1a19cbfb3SGerd Hoffmann /* 2a19cbfb3SGerd Hoffmann * Copyright (C) 2010 Red Hat, Inc. 3a19cbfb3SGerd Hoffmann * 4a19cbfb3SGerd Hoffmann * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann 5a19cbfb3SGerd Hoffmann * maintained by Gerd Hoffmann <kraxel@redhat.com> 6a19cbfb3SGerd Hoffmann * 7a19cbfb3SGerd Hoffmann * This program is free software; you can redistribute it and/or 8a19cbfb3SGerd Hoffmann * modify it under the terms of the GNU General Public License as 9a19cbfb3SGerd Hoffmann * published by the Free Software Foundation; either version 2 or 10a19cbfb3SGerd Hoffmann * (at your option) version 3 of the License. 11a19cbfb3SGerd Hoffmann * 12a19cbfb3SGerd Hoffmann * This program is distributed in the hope that it will be useful, 13a19cbfb3SGerd Hoffmann * but WITHOUT ANY WARRANTY; without even the implied warranty of 14a19cbfb3SGerd Hoffmann * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15a19cbfb3SGerd Hoffmann * GNU General Public License for more details. 16a19cbfb3SGerd Hoffmann * 17a19cbfb3SGerd Hoffmann * You should have received a copy of the GNU General Public License 18a19cbfb3SGerd Hoffmann * along with this program; if not, see <http://www.gnu.org/licenses/>. 19a19cbfb3SGerd Hoffmann */ 20a19cbfb3SGerd Hoffmann 2147df5154SPeter Maydell #include "qemu/osdep.h" 22f0353b0dSPhilippe Mathieu-Daudé #include "qemu/units.h" 23a639ab04SAlon Levy #include <zlib.h> 24a639ab04SAlon Levy 25e688df6bSMarkus Armbruster #include "qapi/error.h" 261de7afc9SPaolo Bonzini #include "qemu/timer.h" 271de7afc9SPaolo Bonzini #include "qemu/queue.h" 285444e768SPaolo Bonzini #include "qemu/atomic.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 31795c40b8SJuan Quintela #include "migration/blocker.h" 32*d6454270SMarkus Armbruster #include "migration/vmstate.h" 33c480bb7dSAlon Levy #include "trace.h" 34a19cbfb3SGerd Hoffmann 3547b43a1fSPaolo Bonzini #include "qxl.h" 36a19cbfb3SGerd Hoffmann 37a19cbfb3SGerd Hoffmann #undef SPICE_RING_CONS_ITEM 380b81c478SAlon Levy #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \ 39a19cbfb3SGerd Hoffmann uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ 40bc5f92e5SMarkus Armbruster if (cons >= ARRAY_SIZE((r)->items)) { \ 410a530548SAlon Levy qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \ 42bc5f92e5SMarkus Armbruster "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \ 430b81c478SAlon Levy ret = NULL; \ 440b81c478SAlon Levy } else { \ 45bc5f92e5SMarkus Armbruster ret = &(r)->items[cons].el; \ 460b81c478SAlon Levy } \ 47a19cbfb3SGerd Hoffmann } 48a19cbfb3SGerd Hoffmann 49a19cbfb3SGerd Hoffmann #undef ALIGN 50a19cbfb3SGerd Hoffmann #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) 51a19cbfb3SGerd Hoffmann 52a19cbfb3SGerd Hoffmann #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" 53a19cbfb3SGerd Hoffmann 54a19cbfb3SGerd Hoffmann #define QXL_MODE(_x, _y, _b, _o) \ 55a19cbfb3SGerd Hoffmann { .x_res = _x, \ 56a19cbfb3SGerd Hoffmann .y_res = _y, \ 57a19cbfb3SGerd Hoffmann .bits = _b, \ 58a19cbfb3SGerd Hoffmann .stride = (_x) * (_b) / 8, \ 59a19cbfb3SGerd Hoffmann .x_mili = PIXEL_SIZE * (_x), \ 60a19cbfb3SGerd Hoffmann .y_mili = PIXEL_SIZE * (_y), \ 61a19cbfb3SGerd Hoffmann .orientation = _o, \ 62a19cbfb3SGerd Hoffmann } 63a19cbfb3SGerd Hoffmann 64a19cbfb3SGerd Hoffmann #define QXL_MODE_16_32(x_res, y_res, orientation) \ 65a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 16, orientation), \ 66a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 32, orientation) 67a19cbfb3SGerd Hoffmann 68a19cbfb3SGerd Hoffmann #define QXL_MODE_EX(x_res, y_res) \ 69a19cbfb3SGerd Hoffmann QXL_MODE_16_32(x_res, y_res, 0), \ 70038c1879SAlon Levy QXL_MODE_16_32(x_res, y_res, 1) 71a19cbfb3SGerd Hoffmann 72a19cbfb3SGerd Hoffmann static QXLMode qxl_modes[] = { 73a19cbfb3SGerd Hoffmann QXL_MODE_EX(640, 480), 74a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 480), 75a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 600), 76a19cbfb3SGerd Hoffmann QXL_MODE_EX(832, 624), 77a19cbfb3SGerd Hoffmann QXL_MODE_EX(960, 640), 78a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 600), 79a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 768), 80a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 864), 81a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 870), 82a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 720), 83a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 760), 84a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 768), 85a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 800), 86a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 960), 87a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 1024), 88a19cbfb3SGerd Hoffmann QXL_MODE_EX(1360, 768), 89a19cbfb3SGerd Hoffmann QXL_MODE_EX(1366, 768), 90a19cbfb3SGerd Hoffmann QXL_MODE_EX(1400, 1050), 91a19cbfb3SGerd Hoffmann QXL_MODE_EX(1440, 900), 92a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 900), 93a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 1200), 94a19cbfb3SGerd Hoffmann QXL_MODE_EX(1680, 1050), 95a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1080), 96a19cbfb3SGerd Hoffmann /* these modes need more than 8 MB video memory */ 97a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1200), 98a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1440), 995c74fb27SGerd Hoffmann QXL_MODE_EX(2000, 2000), 100a19cbfb3SGerd Hoffmann QXL_MODE_EX(2048, 1536), 1015c74fb27SGerd Hoffmann QXL_MODE_EX(2048, 2048), 102a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1440), 103a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1600), 104a19cbfb3SGerd Hoffmann /* these modes need more than 16 MB video memory */ 105a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 2048), 106a19cbfb3SGerd Hoffmann QXL_MODE_EX(2800, 2100), 107a19cbfb3SGerd Hoffmann QXL_MODE_EX(3200, 2400), 10803d9825dSRadim Krčmář /* these modes need more than 32 MB video memory */ 109d4bcb199SGerd Hoffmann QXL_MODE_EX(3840, 2160), /* 4k mainstream */ 110d4bcb199SGerd Hoffmann QXL_MODE_EX(4096, 2160), /* 4k */ 11103d9825dSRadim Krčmář /* these modes need more than 64 MB video memory */ 112d4bcb199SGerd Hoffmann QXL_MODE_EX(7680, 4320), /* 8k mainstream */ 11303d9825dSRadim Krčmář /* these modes need more than 128 MB video memory */ 114d4bcb199SGerd Hoffmann QXL_MODE_EX(8192, 4320), /* 8k */ 115a19cbfb3SGerd Hoffmann }; 116a19cbfb3SGerd Hoffmann 117a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events); 1185ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); 119a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d); 120a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d); 121a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl); 122a19cbfb3SGerd Hoffmann 12315162335SGerd Hoffmann static void qxl_hw_update(void *opaque); 12415162335SGerd Hoffmann 1250a530548SAlon Levy void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) 1262bce0400SGerd Hoffmann { 127917ae08cSAlon Levy trace_qxl_set_guest_bug(qxl->id); 1282bce0400SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_ERROR); 129087e6a42SAlon Levy qxl->guest_bug = 1; 1302bce0400SGerd Hoffmann if (qxl->guestdebug) { 1317635392cSAlon Levy va_list ap; 1327635392cSAlon Levy va_start(ap, msg); 1337635392cSAlon Levy fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); 1347635392cSAlon Levy vfprintf(stderr, msg, ap); 1357635392cSAlon Levy fprintf(stderr, "\n"); 1367635392cSAlon Levy va_end(ap); 1372bce0400SGerd Hoffmann } 1382bce0400SGerd Hoffmann } 1392bce0400SGerd Hoffmann 140087e6a42SAlon Levy static void qxl_clear_guest_bug(PCIQXLDevice *qxl) 141087e6a42SAlon Levy { 142087e6a42SAlon Levy qxl->guest_bug = 0; 143087e6a42SAlon Levy } 144aee32bf3SGerd Hoffmann 145aee32bf3SGerd Hoffmann void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, 146aee32bf3SGerd Hoffmann struct QXLRect *area, struct QXLRect *dirty_rects, 147aee32bf3SGerd Hoffmann uint32_t num_dirty_rects, 1485ff4e36cSAlon Levy uint32_t clear_dirty_region, 1492e1a98c9SAlon Levy qxl_async_io async, struct QXLCookie *cookie) 150aee32bf3SGerd Hoffmann { 151c480bb7dSAlon Levy trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, 152c480bb7dSAlon Levy area->top, area->bottom); 153c480bb7dSAlon Levy trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, 154c480bb7dSAlon Levy clear_dirty_region); 1555ff4e36cSAlon Levy if (async == QXL_SYNC) { 15626defe81SMarc-André Lureau spice_qxl_update_area(&qxl->ssd.qxl, surface_id, area, 1575ff4e36cSAlon Levy dirty_rects, num_dirty_rects, clear_dirty_region); 1585ff4e36cSAlon Levy } else { 1592e1a98c9SAlon Levy assert(cookie != NULL); 1605ff4e36cSAlon Levy spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, 1615dba0d45SPeter Maydell clear_dirty_region, (uintptr_t)cookie); 1625ff4e36cSAlon Levy } 163aee32bf3SGerd Hoffmann } 164aee32bf3SGerd Hoffmann 1655ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, 1665ff4e36cSAlon Levy uint32_t id) 167aee32bf3SGerd Hoffmann { 168c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); 16914898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 17014898cf6SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 17114898cf6SGerd Hoffmann qxl->guest_surfaces.count--; 17214898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 173aee32bf3SGerd Hoffmann } 174aee32bf3SGerd Hoffmann 1755ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, 1765ff4e36cSAlon Levy qxl_async_io async) 1775ff4e36cSAlon Levy { 1782e1a98c9SAlon Levy QXLCookie *cookie; 1792e1a98c9SAlon Levy 180c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); 1815ff4e36cSAlon Levy if (async) { 1822e1a98c9SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1832e1a98c9SAlon Levy QXL_IO_DESTROY_SURFACE_ASYNC); 1842e1a98c9SAlon Levy cookie->u.surface_id = id; 1855dba0d45SPeter Maydell spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); 1865ff4e36cSAlon Levy } else { 18726defe81SMarc-André Lureau spice_qxl_destroy_surface_wait(&qxl->ssd.qxl, id); 188753b8b0dSUri Lublin qxl_spice_destroy_surface_wait_complete(qxl, id); 1895ff4e36cSAlon Levy } 1905ff4e36cSAlon Levy } 1915ff4e36cSAlon Levy 1923e16b9c5SAlon Levy static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) 1933e16b9c5SAlon Levy { 194c480bb7dSAlon Levy trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, 195c480bb7dSAlon Levy qxl->num_free_res); 1962e1a98c9SAlon Levy spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, 1975dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1982e1a98c9SAlon Levy QXL_IO_FLUSH_SURFACES_ASYNC)); 1993e16b9c5SAlon Levy } 2003e16b9c5SAlon Levy 201aee32bf3SGerd Hoffmann void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, 202aee32bf3SGerd Hoffmann uint32_t count) 203aee32bf3SGerd Hoffmann { 204c480bb7dSAlon Levy trace_qxl_spice_loadvm_commands(qxl->id, ext, count); 20526defe81SMarc-André Lureau spice_qxl_loadvm_commands(&qxl->ssd.qxl, ext, count); 206aee32bf3SGerd Hoffmann } 207aee32bf3SGerd Hoffmann 208aee32bf3SGerd Hoffmann void qxl_spice_oom(PCIQXLDevice *qxl) 209aee32bf3SGerd Hoffmann { 210c480bb7dSAlon Levy trace_qxl_spice_oom(qxl->id); 21126defe81SMarc-André Lureau spice_qxl_oom(&qxl->ssd.qxl); 212aee32bf3SGerd Hoffmann } 213aee32bf3SGerd Hoffmann 214aee32bf3SGerd Hoffmann void qxl_spice_reset_memslots(PCIQXLDevice *qxl) 215aee32bf3SGerd Hoffmann { 216c480bb7dSAlon Levy trace_qxl_spice_reset_memslots(qxl->id); 21726defe81SMarc-André Lureau spice_qxl_reset_memslots(&qxl->ssd.qxl); 218aee32bf3SGerd Hoffmann } 219aee32bf3SGerd Hoffmann 2205ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) 221aee32bf3SGerd Hoffmann { 222c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces_complete(qxl->id); 22314898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 224ddd8fdc7SGerd Hoffmann memset(qxl->guest_surfaces.cmds, 0, 2258bb9f51cSAlon Levy sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces); 22614898cf6SGerd Hoffmann qxl->guest_surfaces.count = 0; 22714898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 228aee32bf3SGerd Hoffmann } 229aee32bf3SGerd Hoffmann 2305ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) 2315ff4e36cSAlon Levy { 232c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces(qxl->id, async); 2335ff4e36cSAlon Levy if (async) { 2342e1a98c9SAlon Levy spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, 2355dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2362e1a98c9SAlon Levy QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); 2375ff4e36cSAlon Levy } else { 23826defe81SMarc-André Lureau spice_qxl_destroy_surfaces(&qxl->ssd.qxl); 2395ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 2405ff4e36cSAlon Levy } 2415ff4e36cSAlon Levy } 2425ff4e36cSAlon Levy 243020af1c4SAlon Levy static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay) 244020af1c4SAlon Levy { 245979f7ef8SGerd Hoffmann QXLMonitorsConfig *cfg; 246979f7ef8SGerd Hoffmann 247020af1c4SAlon Levy trace_qxl_spice_monitors_config(qxl->id); 248020af1c4SAlon Levy if (replay) { 249020af1c4SAlon Levy /* 250020af1c4SAlon Levy * don't use QXL_COOKIE_TYPE_IO: 251020af1c4SAlon Levy * - we are not running yet (post_load), we will assert 252020af1c4SAlon Levy * in send_events 253020af1c4SAlon Levy * - this is not a guest io, but a reply, so async_io isn't set. 254020af1c4SAlon Levy */ 255020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 256020af1c4SAlon Levy qxl->guest_monitors_config, 257020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 258020af1c4SAlon Levy (uintptr_t)qxl_cookie_new( 259020af1c4SAlon Levy QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG, 260020af1c4SAlon Levy 0)); 261020af1c4SAlon Levy } else { 262be812c0aSLukáš Hrázký /* >= release 0.12.6, < release 0.14.2 */ 263be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000c06 && SPICE_SERVER_VERSION < 0x000e02 264567161fdSFrediano Ziglio if (qxl->max_outputs) { 265a52b2cbfSFrediano Ziglio spice_qxl_set_max_monitors(&qxl->ssd.qxl, qxl->max_outputs); 266567161fdSFrediano Ziglio } 267567161fdSFrediano Ziglio #endif 268020af1c4SAlon Levy qxl->guest_monitors_config = qxl->ram->monitors_config; 269020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 270020af1c4SAlon Levy qxl->ram->monitors_config, 271020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 272020af1c4SAlon Levy (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 273020af1c4SAlon Levy QXL_IO_MONITORS_CONFIG_ASYNC)); 274020af1c4SAlon Levy } 275979f7ef8SGerd Hoffmann 276979f7ef8SGerd Hoffmann cfg = qxl_phys2virt(qxl, qxl->guest_monitors_config, MEMSLOT_GROUP_GUEST); 2772f99f80cSGerd Hoffmann if (cfg != NULL && cfg->count == 1) { 278979f7ef8SGerd Hoffmann qxl->guest_primary.resized = 1; 279979f7ef8SGerd Hoffmann qxl->guest_head0_width = cfg->heads[0].width; 280979f7ef8SGerd Hoffmann qxl->guest_head0_height = cfg->heads[0].height; 281979f7ef8SGerd Hoffmann } else { 282979f7ef8SGerd Hoffmann qxl->guest_head0_width = 0; 283979f7ef8SGerd Hoffmann qxl->guest_head0_height = 0; 284979f7ef8SGerd Hoffmann } 285020af1c4SAlon Levy } 286020af1c4SAlon Levy 287aee32bf3SGerd Hoffmann void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) 288aee32bf3SGerd Hoffmann { 289c480bb7dSAlon Levy trace_qxl_spice_reset_image_cache(qxl->id); 29026defe81SMarc-André Lureau spice_qxl_reset_image_cache(&qxl->ssd.qxl); 291aee32bf3SGerd Hoffmann } 292aee32bf3SGerd Hoffmann 293aee32bf3SGerd Hoffmann void qxl_spice_reset_cursor(PCIQXLDevice *qxl) 294aee32bf3SGerd Hoffmann { 295c480bb7dSAlon Levy trace_qxl_spice_reset_cursor(qxl->id); 29626defe81SMarc-André Lureau spice_qxl_reset_cursor(&qxl->ssd.qxl); 29730f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 29830f6da66SYonit Halperin qxl->guest_cursor = 0; 29930f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 300958c2bceSGerd Hoffmann if (qxl->ssd.cursor) { 301958c2bceSGerd Hoffmann cursor_put(qxl->ssd.cursor); 302958c2bceSGerd Hoffmann } 303958c2bceSGerd Hoffmann qxl->ssd.cursor = cursor_builtin_hidden(); 304aee32bf3SGerd Hoffmann } 305aee32bf3SGerd Hoffmann 3066f663d7bSGerd Hoffmann static uint32_t qxl_crc32(const uint8_t *p, unsigned len) 3076f663d7bSGerd Hoffmann { 3086f663d7bSGerd Hoffmann /* 3096f663d7bSGerd Hoffmann * zlib xors the seed with 0xffffffff, and xors the result 3106f663d7bSGerd Hoffmann * again with 0xffffffff; Both are not done with linux's crc32, 3116f663d7bSGerd Hoffmann * which we want to be compatible with, so undo that. 3126f663d7bSGerd Hoffmann */ 3136f663d7bSGerd Hoffmann return crc32(0xffffffff, p, len) ^ 0xffffffff; 3146f663d7bSGerd Hoffmann } 3156f663d7bSGerd Hoffmann 316a19cbfb3SGerd Hoffmann static ram_addr_t qxl_rom_size(void) 317a19cbfb3SGerd Hoffmann { 318df45892cSMichael S. Tsirkin #define QXL_REQUIRED_SZ (sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes)) 319df45892cSMichael S. Tsirkin #define QXL_ROM_SZ 8192 32013d1fd44SAlon Levy 321df45892cSMichael S. Tsirkin QEMU_BUILD_BUG_ON(QXL_REQUIRED_SZ > QXL_ROM_SZ); 322df45892cSMichael S. Tsirkin return QXL_ROM_SZ; 323a19cbfb3SGerd Hoffmann } 324a19cbfb3SGerd Hoffmann 325a19cbfb3SGerd Hoffmann static void init_qxl_rom(PCIQXLDevice *d) 326a19cbfb3SGerd Hoffmann { 327b1950430SAvi Kivity QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); 328a19cbfb3SGerd Hoffmann QXLModes *modes = (QXLModes *)(rom + 1); 329a19cbfb3SGerd Hoffmann uint32_t ram_header_size; 330a19cbfb3SGerd Hoffmann uint32_t surface0_area_size; 331a19cbfb3SGerd Hoffmann uint32_t num_pages; 33213d1fd44SAlon Levy uint32_t fb; 33313d1fd44SAlon Levy int i, n; 334a19cbfb3SGerd Hoffmann 335a19cbfb3SGerd Hoffmann memset(rom, 0, d->rom_size); 336a19cbfb3SGerd Hoffmann 337a19cbfb3SGerd Hoffmann rom->magic = cpu_to_le32(QXL_ROM_MAGIC); 338a19cbfb3SGerd Hoffmann rom->id = cpu_to_le32(d->id); 339a19cbfb3SGerd Hoffmann rom->log_level = cpu_to_le32(d->guestdebug); 340a19cbfb3SGerd Hoffmann rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); 341a19cbfb3SGerd Hoffmann 342a19cbfb3SGerd Hoffmann rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; 343a19cbfb3SGerd Hoffmann rom->slot_id_bits = MEMSLOT_SLOT_BITS; 344a19cbfb3SGerd Hoffmann rom->slots_start = 1; 345a19cbfb3SGerd Hoffmann rom->slots_end = NUM_MEMSLOTS - 1; 346ddd8fdc7SGerd Hoffmann rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces); 347a19cbfb3SGerd Hoffmann 34813d1fd44SAlon Levy for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) { 349a19cbfb3SGerd Hoffmann fb = qxl_modes[i].y_res * qxl_modes[i].stride; 35013d1fd44SAlon Levy if (fb > d->vgamem_size) { 35113d1fd44SAlon Levy continue; 352a19cbfb3SGerd Hoffmann } 35313d1fd44SAlon Levy modes->modes[n].id = cpu_to_le32(i); 35413d1fd44SAlon Levy modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res); 35513d1fd44SAlon Levy modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res); 35613d1fd44SAlon Levy modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits); 35713d1fd44SAlon Levy modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride); 35813d1fd44SAlon Levy modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili); 35913d1fd44SAlon Levy modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili); 36013d1fd44SAlon Levy modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation); 36113d1fd44SAlon Levy n++; 362a19cbfb3SGerd Hoffmann } 36313d1fd44SAlon Levy modes->n_modes = cpu_to_le32(n); 364a19cbfb3SGerd Hoffmann 365a19cbfb3SGerd Hoffmann ram_header_size = ALIGN(sizeof(QXLRam), 4096); 36613d1fd44SAlon Levy surface0_area_size = ALIGN(d->vgamem_size, 4096); 367a19cbfb3SGerd Hoffmann num_pages = d->vga.vram_size; 368a19cbfb3SGerd Hoffmann num_pages -= ram_header_size; 369a19cbfb3SGerd Hoffmann num_pages -= surface0_area_size; 3709efc2d8dSGerd Hoffmann num_pages = num_pages / QXL_PAGE_SIZE; 371a19cbfb3SGerd Hoffmann 372876d5163SRadim Krčmář assert(ram_header_size + surface0_area_size <= d->vga.vram_size); 373876d5163SRadim Krčmář 374a19cbfb3SGerd Hoffmann rom->draw_area_offset = cpu_to_le32(0); 375a19cbfb3SGerd Hoffmann rom->surface0_area_size = cpu_to_le32(surface0_area_size); 376a19cbfb3SGerd Hoffmann rom->pages_offset = cpu_to_le32(surface0_area_size); 377a19cbfb3SGerd Hoffmann rom->num_pages = cpu_to_le32(num_pages); 378a19cbfb3SGerd Hoffmann rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); 379a19cbfb3SGerd Hoffmann 3806f663d7bSGerd Hoffmann if (d->xres && d->yres) { 3816f663d7bSGerd Hoffmann /* needs linux kernel 4.12+ to work */ 3826f663d7bSGerd Hoffmann rom->client_monitors_config.count = 1; 3836f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].left = 0; 3846f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].top = 0; 3856f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].right = cpu_to_le32(d->xres); 3866f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].bottom = cpu_to_le32(d->yres); 3876f663d7bSGerd Hoffmann rom->client_monitors_config_crc = qxl_crc32( 3886f663d7bSGerd Hoffmann (const uint8_t *)&rom->client_monitors_config, 3896f663d7bSGerd Hoffmann sizeof(rom->client_monitors_config)); 3906f663d7bSGerd Hoffmann } 3916f663d7bSGerd Hoffmann 392a19cbfb3SGerd Hoffmann d->shadow_rom = *rom; 393a19cbfb3SGerd Hoffmann d->rom = rom; 394a19cbfb3SGerd Hoffmann d->modes = modes; 395a19cbfb3SGerd Hoffmann } 396a19cbfb3SGerd Hoffmann 397a19cbfb3SGerd Hoffmann static void init_qxl_ram(PCIQXLDevice *d) 398a19cbfb3SGerd Hoffmann { 399a19cbfb3SGerd Hoffmann uint8_t *buf; 40094932c95SDaniel P. Berrangé uint32_t prod; 40194932c95SDaniel P. Berrangé QXLReleaseRing *ring; 402a19cbfb3SGerd Hoffmann 403a19cbfb3SGerd Hoffmann buf = d->vga.vram_ptr; 404a19cbfb3SGerd Hoffmann d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); 405a19cbfb3SGerd Hoffmann d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); 406a19cbfb3SGerd Hoffmann d->ram->int_pending = cpu_to_le32(0); 407a19cbfb3SGerd Hoffmann d->ram->int_mask = cpu_to_le32(0); 4089f0f352dSAlon Levy d->ram->update_surface = 0; 409329f97fcSAnthony PERARD d->ram->monitors_config = 0; 410a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cmd_ring); 411a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cursor_ring); 412a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->release_ring); 41394932c95SDaniel P. Berrangé 41494932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 41594932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 41694932c95SDaniel P. Berrangé assert(prod < ARRAY_SIZE(ring->items)); 41794932c95SDaniel P. Berrangé ring->items[prod].el = 0; 41894932c95SDaniel P. Berrangé 419a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 420a19cbfb3SGerd Hoffmann } 421a19cbfb3SGerd Hoffmann 422a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 423b1950430SAvi Kivity static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) 424a19cbfb3SGerd Hoffmann { 425fd4aa979SBlue Swirl memory_region_set_dirty(mr, addr, end - addr); 426a19cbfb3SGerd Hoffmann } 427a19cbfb3SGerd Hoffmann 428a19cbfb3SGerd Hoffmann static void qxl_rom_set_dirty(PCIQXLDevice *qxl) 429a19cbfb3SGerd Hoffmann { 430b1950430SAvi Kivity qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); 431a19cbfb3SGerd Hoffmann } 432a19cbfb3SGerd Hoffmann 433a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 434a19cbfb3SGerd Hoffmann static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) 435a19cbfb3SGerd Hoffmann { 436a19cbfb3SGerd Hoffmann void *base = qxl->vga.vram_ptr; 437a19cbfb3SGerd Hoffmann intptr_t offset; 438a19cbfb3SGerd Hoffmann 439a19cbfb3SGerd Hoffmann offset = ptr - base; 440a19cbfb3SGerd Hoffmann assert(offset < qxl->vga.vram_size); 441b0297b4aSGerd Hoffmann qxl_set_dirty(&qxl->vga.vram, offset, offset + 3); 442a19cbfb3SGerd Hoffmann } 443a19cbfb3SGerd Hoffmann 444a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 445a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl) 446a19cbfb3SGerd Hoffmann { 447b1950430SAvi Kivity ram_addr_t addr = qxl->shadow_rom.ram_header_offset; 448b1950430SAvi Kivity ram_addr_t end = qxl->vga.vram_size; 449b1950430SAvi Kivity qxl_set_dirty(&qxl->vga.vram, addr, end); 450a19cbfb3SGerd Hoffmann } 451a19cbfb3SGerd Hoffmann 452a19cbfb3SGerd Hoffmann /* 453a19cbfb3SGerd Hoffmann * keep track of some command state, for savevm/loadvm. 454a19cbfb3SGerd Hoffmann * called from spice server thread context only 455a19cbfb3SGerd Hoffmann */ 456fae2afb1SAlon Levy static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) 457a19cbfb3SGerd Hoffmann { 458a19cbfb3SGerd Hoffmann switch (le32_to_cpu(ext->cmd.type)) { 459a19cbfb3SGerd Hoffmann case QXL_CMD_SURFACE: 460a19cbfb3SGerd Hoffmann { 461a19cbfb3SGerd Hoffmann QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 462fae2afb1SAlon Levy 463fae2afb1SAlon Levy if (!cmd) { 464fae2afb1SAlon Levy return 1; 465fae2afb1SAlon Levy } 466a19cbfb3SGerd Hoffmann uint32_t id = le32_to_cpu(cmd->surface_id); 46747eddfbfSAlon Levy 468ddd8fdc7SGerd Hoffmann if (id >= qxl->ssd.num_surfaces) { 4690a530548SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id, 470ddd8fdc7SGerd Hoffmann qxl->ssd.num_surfaces); 47147eddfbfSAlon Levy return 1; 47247eddfbfSAlon Levy } 47348f4ba67SAlon Levy if (cmd->type == QXL_SURFACE_CMD_CREATE && 47448f4ba67SAlon Levy (cmd->u.surface_create.stride & 0x03) != 0) { 47548f4ba67SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n", 47648f4ba67SAlon Levy cmd->u.surface_create.stride); 47748f4ba67SAlon Levy return 1; 47848f4ba67SAlon Levy } 47914898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 480a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_CREATE) { 481a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = ext->cmd.data; 482a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count++; 483a19cbfb3SGerd Hoffmann if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) 484a19cbfb3SGerd Hoffmann qxl->guest_surfaces.max = qxl->guest_surfaces.count; 485a19cbfb3SGerd Hoffmann } 486a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_DESTROY) { 487a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 488a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count--; 489a19cbfb3SGerd Hoffmann } 49014898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 491a19cbfb3SGerd Hoffmann break; 492a19cbfb3SGerd Hoffmann } 493a19cbfb3SGerd Hoffmann case QXL_CMD_CURSOR: 494a19cbfb3SGerd Hoffmann { 495a19cbfb3SGerd Hoffmann QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 496fae2afb1SAlon Levy 497fae2afb1SAlon Levy if (!cmd) { 498fae2afb1SAlon Levy return 1; 499fae2afb1SAlon Levy } 500a19cbfb3SGerd Hoffmann if (cmd->type == QXL_CURSOR_SET) { 50130f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 502a19cbfb3SGerd Hoffmann qxl->guest_cursor = ext->cmd.data; 50330f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 504a19cbfb3SGerd Hoffmann } 505dbb5fb8dSGerd Hoffmann if (cmd->type == QXL_CURSOR_HIDE) { 506dbb5fb8dSGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 507dbb5fb8dSGerd Hoffmann qxl->guest_cursor = 0; 508dbb5fb8dSGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 509dbb5fb8dSGerd Hoffmann } 510a19cbfb3SGerd Hoffmann break; 511a19cbfb3SGerd Hoffmann } 512a19cbfb3SGerd Hoffmann } 513fae2afb1SAlon Levy return 0; 514a19cbfb3SGerd Hoffmann } 515a19cbfb3SGerd Hoffmann 516a19cbfb3SGerd Hoffmann /* spice display interface callbacks */ 517a19cbfb3SGerd Hoffmann 518a19cbfb3SGerd Hoffmann static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) 519a19cbfb3SGerd Hoffmann { 520a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 521a19cbfb3SGerd Hoffmann 522c480bb7dSAlon Levy trace_qxl_interface_attach_worker(qxl->id); 523a19cbfb3SGerd Hoffmann } 524a19cbfb3SGerd Hoffmann 525a19cbfb3SGerd Hoffmann static void interface_set_compression_level(QXLInstance *sin, int level) 526a19cbfb3SGerd Hoffmann { 527a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 528a19cbfb3SGerd Hoffmann 529c480bb7dSAlon Levy trace_qxl_interface_set_compression_level(qxl->id, level); 530a19cbfb3SGerd Hoffmann qxl->shadow_rom.compression_level = cpu_to_le32(level); 531a19cbfb3SGerd Hoffmann qxl->rom->compression_level = cpu_to_le32(level); 532a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 533a19cbfb3SGerd Hoffmann } 534a19cbfb3SGerd Hoffmann 535015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 536a19cbfb3SGerd Hoffmann static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time) 537a19cbfb3SGerd Hoffmann { 538a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 539a19cbfb3SGerd Hoffmann 540641381c1SGerd Hoffmann if (!qemu_spice_display_is_running(&qxl->ssd)) { 541641381c1SGerd Hoffmann return; 542641381c1SGerd Hoffmann } 543641381c1SGerd Hoffmann 544c480bb7dSAlon Levy trace_qxl_interface_set_mm_time(qxl->id, mm_time); 545a19cbfb3SGerd Hoffmann qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time); 546a19cbfb3SGerd Hoffmann qxl->rom->mm_clock = cpu_to_le32(mm_time); 547a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 548a19cbfb3SGerd Hoffmann } 549015e02f8SJohn Snow #endif 550a19cbfb3SGerd Hoffmann 551a19cbfb3SGerd Hoffmann static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) 552a19cbfb3SGerd Hoffmann { 553a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 554a19cbfb3SGerd Hoffmann 555c480bb7dSAlon Levy trace_qxl_interface_get_init_info(qxl->id); 556a19cbfb3SGerd Hoffmann info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; 557a19cbfb3SGerd Hoffmann info->memslot_id_bits = MEMSLOT_SLOT_BITS; 558a19cbfb3SGerd Hoffmann info->num_memslots = NUM_MEMSLOTS; 559a19cbfb3SGerd Hoffmann info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; 560a19cbfb3SGerd Hoffmann info->internal_groupslot_id = 0; 5619efc2d8dSGerd Hoffmann info->qxl_ram_size = 5629efc2d8dSGerd Hoffmann le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS; 563ddd8fdc7SGerd Hoffmann info->n_surfaces = qxl->ssd.num_surfaces; 564a19cbfb3SGerd Hoffmann } 565a19cbfb3SGerd Hoffmann 5665b77870cSAlon Levy static const char *qxl_mode_to_string(int mode) 5675b77870cSAlon Levy { 5685b77870cSAlon Levy switch (mode) { 5695b77870cSAlon Levy case QXL_MODE_COMPAT: 5705b77870cSAlon Levy return "compat"; 5715b77870cSAlon Levy case QXL_MODE_NATIVE: 5725b77870cSAlon Levy return "native"; 5735b77870cSAlon Levy case QXL_MODE_UNDEFINED: 5745b77870cSAlon Levy return "undefined"; 5755b77870cSAlon Levy case QXL_MODE_VGA: 5765b77870cSAlon Levy return "vga"; 5775b77870cSAlon Levy } 5785b77870cSAlon Levy return "INVALID"; 5795b77870cSAlon Levy } 5805b77870cSAlon Levy 5818b92e298SAlon Levy static const char *io_port_to_string(uint32_t io_port) 5828b92e298SAlon Levy { 5838b92e298SAlon Levy if (io_port >= QXL_IO_RANGE_SIZE) { 5848b92e298SAlon Levy return "out of range"; 5858b92e298SAlon Levy } 5868b92e298SAlon Levy static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { 5878b92e298SAlon Levy [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", 5888b92e298SAlon Levy [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", 5898b92e298SAlon Levy [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", 5908b92e298SAlon Levy [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", 5918b92e298SAlon Levy [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", 5928b92e298SAlon Levy [QXL_IO_RESET] = "QXL_IO_RESET", 5938b92e298SAlon Levy [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", 5948b92e298SAlon Levy [QXL_IO_LOG] = "QXL_IO_LOG", 5958b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", 5968b92e298SAlon Levy [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", 5978b92e298SAlon Levy [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", 5988b92e298SAlon Levy [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", 5998b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", 6008b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", 6018b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", 6028b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", 6038b92e298SAlon Levy [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", 6048b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", 6058b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", 6068b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", 6078b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", 6088b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] 6098b92e298SAlon Levy = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", 6108b92e298SAlon Levy [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", 6118b92e298SAlon Levy [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", 612020af1c4SAlon Levy [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC", 6138b92e298SAlon Levy }; 6148b92e298SAlon Levy return io_port_to_string[io_port]; 6158b92e298SAlon Levy } 6168b92e298SAlon Levy 617a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 618a19cbfb3SGerd Hoffmann static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) 619a19cbfb3SGerd Hoffmann { 620a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 621a19cbfb3SGerd Hoffmann SimpleSpiceUpdate *update; 622a19cbfb3SGerd Hoffmann QXLCommandRing *ring; 623a19cbfb3SGerd Hoffmann QXLCommand *cmd; 624e0c64d08SGerd Hoffmann int notify, ret; 625a19cbfb3SGerd Hoffmann 626c480bb7dSAlon Levy trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); 627c480bb7dSAlon Levy 628a19cbfb3SGerd Hoffmann switch (qxl->mode) { 629a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 630e0c64d08SGerd Hoffmann ret = false; 631e0c64d08SGerd Hoffmann qemu_mutex_lock(&qxl->ssd.lock); 632b1af98baSGerd Hoffmann update = QTAILQ_FIRST(&qxl->ssd.updates); 633b1af98baSGerd Hoffmann if (update != NULL) { 634b1af98baSGerd Hoffmann QTAILQ_REMOVE(&qxl->ssd.updates, update, next); 635a19cbfb3SGerd Hoffmann *ext = update->ext; 636e0c64d08SGerd Hoffmann ret = true; 637e0c64d08SGerd Hoffmann } 638e0c64d08SGerd Hoffmann qemu_mutex_unlock(&qxl->ssd.lock); 639212496c9SAlon Levy if (ret) { 640c480bb7dSAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 641a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "vga", ext); 642212496c9SAlon Levy } 643e0c64d08SGerd Hoffmann return ret; 644a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 645a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 646a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 647a19cbfb3SGerd Hoffmann ring = &qxl->ram->cmd_ring; 648087e6a42SAlon Levy if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) { 649a19cbfb3SGerd Hoffmann return false; 650a19cbfb3SGerd Hoffmann } 6510b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 6520b81c478SAlon Levy if (!cmd) { 6530b81c478SAlon Levy return false; 6540b81c478SAlon Levy } 655a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 656a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 657a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 658a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 659a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 660a19cbfb3SGerd Hoffmann if (notify) { 661a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); 662a19cbfb3SGerd Hoffmann } 663a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 664a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 665a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "cmd", ext); 66686dbcdd9SGerd Hoffmann { 66786dbcdd9SGerd Hoffmann /* 66886dbcdd9SGerd Hoffmann * Windows 8 drivers place qxl commands in the vram 66986dbcdd9SGerd Hoffmann * (instead of the ram) bar. We can't live migrate such a 67086dbcdd9SGerd Hoffmann * guest, so add a migration blocker in case we detect 67186dbcdd9SGerd Hoffmann * this, to avoid triggering the assert in pre_save(). 67286dbcdd9SGerd Hoffmann * 67386dbcdd9SGerd Hoffmann * https://cgit.freedesktop.org/spice/win32/qxl-wddm-dod/commit/?id=f6e099db39e7d0787f294d5fd0dce328b5210faa 67486dbcdd9SGerd Hoffmann */ 67586dbcdd9SGerd Hoffmann void *msg = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 67686dbcdd9SGerd Hoffmann if (msg != NULL && ( 67786dbcdd9SGerd Hoffmann msg < (void *)qxl->vga.vram_ptr || 67886dbcdd9SGerd Hoffmann msg > ((void *)qxl->vga.vram_ptr + qxl->vga.vram_size))) { 67986dbcdd9SGerd Hoffmann if (!qxl->migration_blocker) { 68086dbcdd9SGerd Hoffmann Error *local_err = NULL; 68186dbcdd9SGerd Hoffmann error_setg(&qxl->migration_blocker, 68286dbcdd9SGerd Hoffmann "qxl: guest bug: command not in ram bar"); 68386dbcdd9SGerd Hoffmann migrate_add_blocker(qxl->migration_blocker, &local_err); 68486dbcdd9SGerd Hoffmann if (local_err) { 68586dbcdd9SGerd Hoffmann error_report_err(local_err); 68686dbcdd9SGerd Hoffmann } 68786dbcdd9SGerd Hoffmann } 68886dbcdd9SGerd Hoffmann } 68986dbcdd9SGerd Hoffmann } 6900b81c478SAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 691a19cbfb3SGerd Hoffmann return true; 692a19cbfb3SGerd Hoffmann default: 693a19cbfb3SGerd Hoffmann return false; 694a19cbfb3SGerd Hoffmann } 695a19cbfb3SGerd Hoffmann } 696a19cbfb3SGerd Hoffmann 697a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 698a19cbfb3SGerd Hoffmann static int interface_req_cmd_notification(QXLInstance *sin) 699a19cbfb3SGerd Hoffmann { 700a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 701a19cbfb3SGerd Hoffmann int wait = 1; 702a19cbfb3SGerd Hoffmann 703c480bb7dSAlon Levy trace_qxl_ring_command_req_notification(qxl->id); 704a19cbfb3SGerd Hoffmann switch (qxl->mode) { 705a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 706a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 707a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 708a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); 709a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 710a19cbfb3SGerd Hoffmann break; 711a19cbfb3SGerd Hoffmann default: 712a19cbfb3SGerd Hoffmann /* nothing */ 713a19cbfb3SGerd Hoffmann break; 714a19cbfb3SGerd Hoffmann } 715a19cbfb3SGerd Hoffmann return wait; 716a19cbfb3SGerd Hoffmann } 717a19cbfb3SGerd Hoffmann 718a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 719a19cbfb3SGerd Hoffmann static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) 720a19cbfb3SGerd Hoffmann { 721a19cbfb3SGerd Hoffmann QXLReleaseRing *ring = &d->ram->release_ring; 72294932c95SDaniel P. Berrangé uint32_t prod; 723a19cbfb3SGerd Hoffmann int notify; 724a19cbfb3SGerd Hoffmann 725a19cbfb3SGerd Hoffmann #define QXL_FREE_BUNCH_SIZE 32 726a19cbfb3SGerd Hoffmann 727a19cbfb3SGerd Hoffmann if (ring->prod - ring->cons + 1 == ring->num_items) { 728a19cbfb3SGerd Hoffmann /* ring full -- can't push */ 729a19cbfb3SGerd Hoffmann return; 730a19cbfb3SGerd Hoffmann } 731a19cbfb3SGerd Hoffmann if (!flush && d->oom_running) { 732a19cbfb3SGerd Hoffmann /* collect everything from oom handler before pushing */ 733a19cbfb3SGerd Hoffmann return; 734a19cbfb3SGerd Hoffmann } 735a19cbfb3SGerd Hoffmann if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { 736a19cbfb3SGerd Hoffmann /* collect a bit more before pushing */ 737a19cbfb3SGerd Hoffmann return; 738a19cbfb3SGerd Hoffmann } 739a19cbfb3SGerd Hoffmann 740a19cbfb3SGerd Hoffmann SPICE_RING_PUSH(ring, notify); 741c480bb7dSAlon Levy trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), 742c480bb7dSAlon Levy d->guest_surfaces.count, d->num_free_res, 743c480bb7dSAlon Levy d->last_release, notify ? "yes" : "no"); 744c480bb7dSAlon Levy trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, 745c480bb7dSAlon Levy ring->num_items, ring->prod, ring->cons); 746a19cbfb3SGerd Hoffmann if (notify) { 747a19cbfb3SGerd Hoffmann qxl_send_events(d, QXL_INTERRUPT_DISPLAY); 748a19cbfb3SGerd Hoffmann } 74994932c95SDaniel P. Berrangé 75094932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 75194932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 75294932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 75394932c95SDaniel P. Berrangé qxl_set_guest_bug(d, "SPICE_RING_PROD_ITEM indices mismatch " 75494932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7550b81c478SAlon Levy return; 7560b81c478SAlon Levy } 75794932c95SDaniel P. Berrangé ring->items[prod].el = 0; 758a19cbfb3SGerd Hoffmann d->num_free_res = 0; 759a19cbfb3SGerd Hoffmann d->last_release = NULL; 760a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 761a19cbfb3SGerd Hoffmann } 762a19cbfb3SGerd Hoffmann 763a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 764a19cbfb3SGerd Hoffmann static void interface_release_resource(QXLInstance *sin, 765c9f88ce3SChih-Min Chao QXLReleaseInfoExt ext) 766a19cbfb3SGerd Hoffmann { 767a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 768a19cbfb3SGerd Hoffmann QXLReleaseRing *ring; 76994932c95SDaniel P. Berrangé uint32_t prod; 77094932c95SDaniel P. Berrangé uint64_t id; 771a19cbfb3SGerd Hoffmann 772d52680fcSPrasad J Pandit if (!ext.info) { 773d52680fcSPrasad J Pandit return; 774d52680fcSPrasad J Pandit } 775a19cbfb3SGerd Hoffmann if (ext.group_id == MEMSLOT_GROUP_HOST) { 776a19cbfb3SGerd Hoffmann /* host group -> vga mode update request */ 777e8e23b7dSGerd Hoffmann QXLCommandExt *cmdext = (void *)(intptr_t)(ext.info->id); 7785643fc01SGerd Hoffmann SimpleSpiceUpdate *update; 7795643fc01SGerd Hoffmann g_assert(cmdext->cmd.type == QXL_CMD_DRAW); 7805643fc01SGerd Hoffmann update = container_of(cmdext, SimpleSpiceUpdate, ext); 7815643fc01SGerd Hoffmann qemu_spice_destroy_update(&qxl->ssd, update); 782a19cbfb3SGerd Hoffmann return; 783a19cbfb3SGerd Hoffmann } 784a19cbfb3SGerd Hoffmann 785a19cbfb3SGerd Hoffmann /* 786a19cbfb3SGerd Hoffmann * ext->info points into guest-visible memory 787a19cbfb3SGerd Hoffmann * pci bar 0, $command.release_info 788a19cbfb3SGerd Hoffmann */ 789a19cbfb3SGerd Hoffmann ring = &qxl->ram->release_ring; 79094932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 79194932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 79294932c95SDaniel P. Berrangé qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " 79394932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7940b81c478SAlon Levy return; 7950b81c478SAlon Levy } 79694932c95SDaniel P. Berrangé if (ring->items[prod].el == 0) { 797a19cbfb3SGerd Hoffmann /* stick head into the ring */ 798a19cbfb3SGerd Hoffmann id = ext.info->id; 799a19cbfb3SGerd Hoffmann ext.info->next = 0; 800a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 80194932c95SDaniel P. Berrangé ring->items[prod].el = id; 802a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 803a19cbfb3SGerd Hoffmann } else { 804a19cbfb3SGerd Hoffmann /* append item to the list */ 805a19cbfb3SGerd Hoffmann qxl->last_release->next = ext.info->id; 806a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &qxl->last_release->next); 807a19cbfb3SGerd Hoffmann ext.info->next = 0; 808a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 809a19cbfb3SGerd Hoffmann } 810a19cbfb3SGerd Hoffmann qxl->last_release = ext.info; 811a19cbfb3SGerd Hoffmann qxl->num_free_res++; 812c480bb7dSAlon Levy trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); 813a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 0); 814a19cbfb3SGerd Hoffmann } 815a19cbfb3SGerd Hoffmann 816a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 817a19cbfb3SGerd Hoffmann static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) 818a19cbfb3SGerd Hoffmann { 819a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 820a19cbfb3SGerd Hoffmann QXLCursorRing *ring; 821a19cbfb3SGerd Hoffmann QXLCommand *cmd; 822a19cbfb3SGerd Hoffmann int notify; 823a19cbfb3SGerd Hoffmann 824c480bb7dSAlon Levy trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); 825c480bb7dSAlon Levy 826a19cbfb3SGerd Hoffmann switch (qxl->mode) { 827a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 828a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 829a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 830a19cbfb3SGerd Hoffmann ring = &qxl->ram->cursor_ring; 831a19cbfb3SGerd Hoffmann if (SPICE_RING_IS_EMPTY(ring)) { 832a19cbfb3SGerd Hoffmann return false; 833a19cbfb3SGerd Hoffmann } 8340b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 8350b81c478SAlon Levy if (!cmd) { 8360b81c478SAlon Levy return false; 8370b81c478SAlon Levy } 838a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 839a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 840a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 841a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 842a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 843a19cbfb3SGerd Hoffmann if (notify) { 844a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); 845a19cbfb3SGerd Hoffmann } 846a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 847a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 848a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "csr", ext); 84960e94e43SGerd Hoffmann if (qxl->have_vga) { 850a19cbfb3SGerd Hoffmann qxl_render_cursor(qxl, ext); 851a19cbfb3SGerd Hoffmann } 852c480bb7dSAlon Levy trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); 853a19cbfb3SGerd Hoffmann return true; 854a19cbfb3SGerd Hoffmann default: 855a19cbfb3SGerd Hoffmann return false; 856a19cbfb3SGerd Hoffmann } 857a19cbfb3SGerd Hoffmann } 858a19cbfb3SGerd Hoffmann 859a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 860a19cbfb3SGerd Hoffmann static int interface_req_cursor_notification(QXLInstance *sin) 861a19cbfb3SGerd Hoffmann { 862a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 863a19cbfb3SGerd Hoffmann int wait = 1; 864a19cbfb3SGerd Hoffmann 865c480bb7dSAlon Levy trace_qxl_ring_cursor_req_notification(qxl->id); 866a19cbfb3SGerd Hoffmann switch (qxl->mode) { 867a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 868a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 869a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 870a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); 871a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 872a19cbfb3SGerd Hoffmann break; 873a19cbfb3SGerd Hoffmann default: 874a19cbfb3SGerd Hoffmann /* nothing */ 875a19cbfb3SGerd Hoffmann break; 876a19cbfb3SGerd Hoffmann } 877a19cbfb3SGerd Hoffmann return wait; 878a19cbfb3SGerd Hoffmann } 879a19cbfb3SGerd Hoffmann 880a19cbfb3SGerd Hoffmann /* called from spice server thread context */ 881a19cbfb3SGerd Hoffmann static void interface_notify_update(QXLInstance *sin, uint32_t update_id) 882a19cbfb3SGerd Hoffmann { 883baeae407SAlon Levy /* 884baeae407SAlon Levy * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in 885baeae407SAlon Levy * use by xf86-video-qxl and is defined out in the qxl windows driver. 886baeae407SAlon Levy * Probably was at some earlier version that is prior to git start (2009), 887baeae407SAlon Levy * and is still guest trigerrable. 888baeae407SAlon Levy */ 889baeae407SAlon Levy fprintf(stderr, "%s: deprecated\n", __func__); 890a19cbfb3SGerd Hoffmann } 891a19cbfb3SGerd Hoffmann 892a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 893a19cbfb3SGerd Hoffmann static int interface_flush_resources(QXLInstance *sin) 894a19cbfb3SGerd Hoffmann { 895a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 896a19cbfb3SGerd Hoffmann int ret; 897a19cbfb3SGerd Hoffmann 898a19cbfb3SGerd Hoffmann ret = qxl->num_free_res; 899a19cbfb3SGerd Hoffmann if (ret) { 900a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 1); 901a19cbfb3SGerd Hoffmann } 902a19cbfb3SGerd Hoffmann return ret; 903a19cbfb3SGerd Hoffmann } 904a19cbfb3SGerd Hoffmann 9055ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *d); 9065ff4e36cSAlon Levy 9075ff4e36cSAlon Levy /* called from spice server thread context only */ 9082e1a98c9SAlon Levy static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) 9095ff4e36cSAlon Levy { 9105ff4e36cSAlon Levy uint32_t current_async; 9115ff4e36cSAlon Levy 9125ff4e36cSAlon Levy qemu_mutex_lock(&qxl->async_lock); 9135ff4e36cSAlon Levy current_async = qxl->current_async; 9145ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 9155ff4e36cSAlon Levy qemu_mutex_unlock(&qxl->async_lock); 9165ff4e36cSAlon Levy 917c480bb7dSAlon Levy trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); 9182e1a98c9SAlon Levy if (!cookie) { 9192e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); 9202e1a98c9SAlon Levy return; 9212e1a98c9SAlon Levy } 9222e1a98c9SAlon Levy if (cookie && current_async != cookie->io) { 9232e1a98c9SAlon Levy fprintf(stderr, 9242fce7edfSAlon Levy "qxl: %s: error: current_async = %d != %" 9252fce7edfSAlon Levy PRId64 " = cookie->io\n", __func__, current_async, cookie->io); 9262e1a98c9SAlon Levy } 9275ff4e36cSAlon Levy switch (current_async) { 92881fb6f15SAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 92981fb6f15SAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 93081fb6f15SAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 93181fb6f15SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 932020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 93381fb6f15SAlon Levy break; 9345ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 9355ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 9365ff4e36cSAlon Levy break; 9375ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 9385ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 9395ff4e36cSAlon Levy break; 9405ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 9412e1a98c9SAlon Levy qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); 9425ff4e36cSAlon Levy break; 94381fb6f15SAlon Levy default: 94481fb6f15SAlon Levy fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__, 94581fb6f15SAlon Levy current_async); 9465ff4e36cSAlon Levy } 9475ff4e36cSAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); 9485ff4e36cSAlon Levy } 9495ff4e36cSAlon Levy 9502e1a98c9SAlon Levy /* called from spice server thread context only */ 95181fb6f15SAlon Levy static void interface_update_area_complete(QXLInstance *sin, 95281fb6f15SAlon Levy uint32_t surface_id, 95381fb6f15SAlon Levy QXLRect *dirty, uint32_t num_updated_rects) 95481fb6f15SAlon Levy { 95581fb6f15SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 95681fb6f15SAlon Levy int i; 95781fb6f15SAlon Levy int qxl_i; 95881fb6f15SAlon Levy 95981fb6f15SAlon Levy qemu_mutex_lock(&qxl->ssd.lock); 9602f5ae772SGerd Hoffmann if (surface_id != 0 || !num_updated_rects || 9612f5ae772SGerd Hoffmann !qxl->render_update_cookie_num) { 96281fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 96381fb6f15SAlon Levy return; 96481fb6f15SAlon Levy } 965c480bb7dSAlon Levy trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, 966c480bb7dSAlon Levy dirty->right, dirty->top, dirty->bottom); 967c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); 96881fb6f15SAlon Levy if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { 96981fb6f15SAlon Levy /* 97081fb6f15SAlon Levy * overflow - treat this as a full update. Not expected to be common. 97181fb6f15SAlon Levy */ 972c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_overflow(qxl->id, 973c480bb7dSAlon Levy QXL_NUM_DIRTY_RECTS); 97481fb6f15SAlon Levy qxl->guest_primary.resized = 1; 97581fb6f15SAlon Levy } 97681fb6f15SAlon Levy if (qxl->guest_primary.resized) { 97781fb6f15SAlon Levy /* 97881fb6f15SAlon Levy * Don't bother copying or scheduling the bh since we will flip 97981fb6f15SAlon Levy * the whole area anyway on completion of the update_area async call 98081fb6f15SAlon Levy */ 98181fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 98281fb6f15SAlon Levy return; 98381fb6f15SAlon Levy } 98481fb6f15SAlon Levy qxl_i = qxl->num_dirty_rects; 98581fb6f15SAlon Levy for (i = 0; i < num_updated_rects; i++) { 98681fb6f15SAlon Levy qxl->dirty[qxl_i++] = dirty[i]; 98781fb6f15SAlon Levy } 98881fb6f15SAlon Levy qxl->num_dirty_rects += num_updated_rects; 989c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, 990c480bb7dSAlon Levy qxl->num_dirty_rects); 99181fb6f15SAlon Levy qemu_bh_schedule(qxl->update_area_bh); 99281fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 99381fb6f15SAlon Levy } 99481fb6f15SAlon Levy 99581fb6f15SAlon Levy /* called from spice server thread context only */ 9962e1a98c9SAlon Levy static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) 9972e1a98c9SAlon Levy { 9982e1a98c9SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 9995dba0d45SPeter Maydell QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; 10002e1a98c9SAlon Levy 10012e1a98c9SAlon Levy switch (cookie->type) { 10022e1a98c9SAlon Levy case QXL_COOKIE_TYPE_IO: 10032e1a98c9SAlon Levy interface_async_complete_io(qxl, cookie); 100481fb6f15SAlon Levy g_free(cookie); 100581fb6f15SAlon Levy break; 100681fb6f15SAlon Levy case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: 100781fb6f15SAlon Levy qxl_render_update_area_done(qxl, cookie); 10082e1a98c9SAlon Levy break; 1009020af1c4SAlon Levy case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG: 1010020af1c4SAlon Levy break; 10112e1a98c9SAlon Levy default: 10122e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", 10132e1a98c9SAlon Levy __func__, cookie->type); 10142e1a98c9SAlon Levy g_free(cookie); 10152e1a98c9SAlon Levy } 101681fb6f15SAlon Levy } 10172e1a98c9SAlon Levy 1018c10018d6SSøren Sandmann Pedersen /* called from spice server thread context only */ 1019c10018d6SSøren Sandmann Pedersen static void interface_set_client_capabilities(QXLInstance *sin, 1020c10018d6SSøren Sandmann Pedersen uint8_t client_present, 1021c10018d6SSøren Sandmann Pedersen uint8_t caps[58]) 1022c10018d6SSøren Sandmann Pedersen { 1023c10018d6SSøren Sandmann Pedersen PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1024c10018d6SSøren Sandmann Pedersen 1025e0ac6097SAlon Levy if (qxl->revision < 4) { 1026e0ac6097SAlon Levy trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id, 1027e0ac6097SAlon Levy qxl->revision); 1028e0ac6097SAlon Levy return; 1029e0ac6097SAlon Levy } 1030e0ac6097SAlon Levy 1031ab902981SHans de Goede if (runstate_check(RUN_STATE_INMIGRATE) || 1032ab902981SHans de Goede runstate_check(RUN_STATE_POSTMIGRATE)) { 1033ab902981SHans de Goede return; 1034ab902981SHans de Goede } 1035ab902981SHans de Goede 1036c10018d6SSøren Sandmann Pedersen qxl->shadow_rom.client_present = client_present; 103708688af0SMarkus Armbruster memcpy(qxl->shadow_rom.client_capabilities, caps, 103808688af0SMarkus Armbruster sizeof(qxl->shadow_rom.client_capabilities)); 1039c10018d6SSøren Sandmann Pedersen qxl->rom->client_present = client_present; 104008688af0SMarkus Armbruster memcpy(qxl->rom->client_capabilities, caps, 104108688af0SMarkus Armbruster sizeof(qxl->rom->client_capabilities)); 1042c10018d6SSøren Sandmann Pedersen qxl_rom_set_dirty(qxl); 1043c10018d6SSøren Sandmann Pedersen 1044c10018d6SSøren Sandmann Pedersen qxl_send_events(qxl, QXL_INTERRUPT_CLIENT); 1045c10018d6SSøren Sandmann Pedersen } 1046c10018d6SSøren Sandmann Pedersen 10476c756502SChristophe Fergeau static bool qxl_rom_monitors_config_changed(QXLRom *rom, 10486c756502SChristophe Fergeau VDAgentMonitorsConfig *monitors_config, 10496c756502SChristophe Fergeau unsigned int max_outputs) 10506c756502SChristophe Fergeau { 10516c756502SChristophe Fergeau int i; 10526c756502SChristophe Fergeau unsigned int monitors_count; 10536c756502SChristophe Fergeau 10546c756502SChristophe Fergeau monitors_count = MIN(monitors_config->num_of_monitors, max_outputs); 10556c756502SChristophe Fergeau 10566c756502SChristophe Fergeau if (rom->client_monitors_config.count != monitors_count) { 10576c756502SChristophe Fergeau return true; 10586c756502SChristophe Fergeau } 10596c756502SChristophe Fergeau 10606c756502SChristophe Fergeau for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 10616c756502SChristophe Fergeau VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 10626c756502SChristophe Fergeau QXLURect *rect = &rom->client_monitors_config.heads[i]; 10636c756502SChristophe Fergeau /* monitor->depth ignored */ 10646c756502SChristophe Fergeau if ((rect->left != monitor->x) || 10656c756502SChristophe Fergeau (rect->top != monitor->y) || 10666c756502SChristophe Fergeau (rect->right != monitor->x + monitor->width) || 10676c756502SChristophe Fergeau (rect->bottom != monitor->y + monitor->height)) { 10686c756502SChristophe Fergeau return true; 10696c756502SChristophe Fergeau } 10706c756502SChristophe Fergeau } 10716c756502SChristophe Fergeau 10726c756502SChristophe Fergeau return false; 10736c756502SChristophe Fergeau } 10746c756502SChristophe Fergeau 1075a639ab04SAlon Levy /* called from main context only */ 1076a639ab04SAlon Levy static int interface_client_monitors_config(QXLInstance *sin, 1077a639ab04SAlon Levy VDAgentMonitorsConfig *monitors_config) 1078a639ab04SAlon Levy { 1079a639ab04SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1080a639ab04SAlon Levy QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar); 1081a639ab04SAlon Levy int i; 1082567161fdSFrediano Ziglio unsigned max_outputs = ARRAY_SIZE(rom->client_monitors_config.heads); 10836c756502SChristophe Fergeau bool config_changed = false; 1084a639ab04SAlon Levy 1085e0ac6097SAlon Levy if (qxl->revision < 4) { 1086e0ac6097SAlon Levy trace_qxl_client_monitors_config_unsupported_by_device(qxl->id, 1087e0ac6097SAlon Levy qxl->revision); 1088e0ac6097SAlon Levy return 0; 1089e0ac6097SAlon Levy } 1090a639ab04SAlon Levy /* 1091a639ab04SAlon Levy * Older windows drivers set int_mask to 0 when their ISR is called, 1092a639ab04SAlon Levy * then later set it to ~0. So it doesn't relate to the actual interrupts 1093a639ab04SAlon Levy * handled. However, they are old, so clearly they don't support this 1094a639ab04SAlon Levy * interrupt 1095a639ab04SAlon Levy */ 1096a639ab04SAlon Levy if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 || 1097a639ab04SAlon Levy !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) { 1098a639ab04SAlon Levy trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id, 1099a639ab04SAlon Levy qxl->ram->int_mask, 1100a639ab04SAlon Levy monitors_config); 1101a639ab04SAlon Levy return 0; 1102a639ab04SAlon Levy } 1103a639ab04SAlon Levy if (!monitors_config) { 1104a639ab04SAlon Levy return 1; 1105a639ab04SAlon Levy } 1106567161fdSFrediano Ziglio 1107567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 1108567161fdSFrediano Ziglio /* limit number of outputs based on setting limit */ 1109567161fdSFrediano Ziglio if (qxl->max_outputs && qxl->max_outputs <= max_outputs) { 1110567161fdSFrediano Ziglio max_outputs = qxl->max_outputs; 1111567161fdSFrediano Ziglio } 1112567161fdSFrediano Ziglio #endif 1113567161fdSFrediano Ziglio 11146c756502SChristophe Fergeau config_changed = qxl_rom_monitors_config_changed(rom, 11156c756502SChristophe Fergeau monitors_config, 11166c756502SChristophe Fergeau max_outputs); 11176c756502SChristophe Fergeau 1118a639ab04SAlon Levy memset(&rom->client_monitors_config, 0, 1119a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1120a639ab04SAlon Levy rom->client_monitors_config.count = monitors_config->num_of_monitors; 1121a639ab04SAlon Levy /* monitors_config->flags ignored */ 1122567161fdSFrediano Ziglio if (rom->client_monitors_config.count >= max_outputs) { 1123a639ab04SAlon Levy trace_qxl_client_monitors_config_capped(qxl->id, 1124a639ab04SAlon Levy monitors_config->num_of_monitors, 1125567161fdSFrediano Ziglio max_outputs); 1126567161fdSFrediano Ziglio rom->client_monitors_config.count = max_outputs; 1127a639ab04SAlon Levy } 1128a639ab04SAlon Levy for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 1129a639ab04SAlon Levy VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 1130a639ab04SAlon Levy QXLURect *rect = &rom->client_monitors_config.heads[i]; 1131a639ab04SAlon Levy /* monitor->depth ignored */ 1132a639ab04SAlon Levy rect->left = monitor->x; 1133a639ab04SAlon Levy rect->top = monitor->y; 1134a639ab04SAlon Levy rect->right = monitor->x + monitor->width; 1135a639ab04SAlon Levy rect->bottom = monitor->y + monitor->height; 1136a639ab04SAlon Levy } 1137a639ab04SAlon Levy rom->client_monitors_config_crc = qxl_crc32( 1138a639ab04SAlon Levy (const uint8_t *)&rom->client_monitors_config, 1139a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1140a639ab04SAlon Levy trace_qxl_client_monitors_config_crc(qxl->id, 1141a639ab04SAlon Levy sizeof(rom->client_monitors_config), 1142a639ab04SAlon Levy rom->client_monitors_config_crc); 1143a639ab04SAlon Levy 1144a639ab04SAlon Levy trace_qxl_interrupt_client_monitors_config(qxl->id, 1145a639ab04SAlon Levy rom->client_monitors_config.count, 1146a639ab04SAlon Levy rom->client_monitors_config.heads); 11476c756502SChristophe Fergeau if (config_changed) { 1148a639ab04SAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG); 11496c756502SChristophe Fergeau } 1150a639ab04SAlon Levy return 1; 1151a639ab04SAlon Levy } 1152a639ab04SAlon Levy 1153a19cbfb3SGerd Hoffmann static const QXLInterface qxl_interface = { 1154a19cbfb3SGerd Hoffmann .base.type = SPICE_INTERFACE_QXL, 1155a19cbfb3SGerd Hoffmann .base.description = "qxl gpu", 1156a19cbfb3SGerd Hoffmann .base.major_version = SPICE_INTERFACE_QXL_MAJOR, 1157a19cbfb3SGerd Hoffmann .base.minor_version = SPICE_INTERFACE_QXL_MINOR, 1158a19cbfb3SGerd Hoffmann 1159a19cbfb3SGerd Hoffmann .attache_worker = interface_attach_worker, 1160a19cbfb3SGerd Hoffmann .set_compression_level = interface_set_compression_level, 1161015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 1162a19cbfb3SGerd Hoffmann .set_mm_time = interface_set_mm_time, 1163015e02f8SJohn Snow #endif 1164a19cbfb3SGerd Hoffmann .get_init_info = interface_get_init_info, 1165a19cbfb3SGerd Hoffmann 1166a19cbfb3SGerd Hoffmann /* the callbacks below are called from spice server thread context */ 1167a19cbfb3SGerd Hoffmann .get_command = interface_get_command, 1168a19cbfb3SGerd Hoffmann .req_cmd_notification = interface_req_cmd_notification, 1169a19cbfb3SGerd Hoffmann .release_resource = interface_release_resource, 1170a19cbfb3SGerd Hoffmann .get_cursor_command = interface_get_cursor_command, 1171a19cbfb3SGerd Hoffmann .req_cursor_notification = interface_req_cursor_notification, 1172a19cbfb3SGerd Hoffmann .notify_update = interface_notify_update, 1173a19cbfb3SGerd Hoffmann .flush_resources = interface_flush_resources, 11745ff4e36cSAlon Levy .async_complete = interface_async_complete, 117581fb6f15SAlon Levy .update_area_complete = interface_update_area_complete, 1176c10018d6SSøren Sandmann Pedersen .set_client_capabilities = interface_set_client_capabilities, 1177a639ab04SAlon Levy .client_monitors_config = interface_client_monitors_config, 1178a19cbfb3SGerd Hoffmann }; 1179a19cbfb3SGerd Hoffmann 118015162335SGerd Hoffmann static const GraphicHwOps qxl_ops = { 118115162335SGerd Hoffmann .gfx_update = qxl_hw_update, 118215162335SGerd Hoffmann }; 118315162335SGerd Hoffmann 1184a19cbfb3SGerd Hoffmann static void qxl_enter_vga_mode(PCIQXLDevice *d) 1185a19cbfb3SGerd Hoffmann { 1186a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_VGA) { 1187a19cbfb3SGerd Hoffmann return; 1188a19cbfb3SGerd Hoffmann } 1189c480bb7dSAlon Levy trace_qxl_enter_vga_mode(d->id); 11900a2b5e3aSHans de Goede spice_qxl_driver_unload(&d->ssd.qxl); 119115162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, d->vga.hw_ops, &d->vga); 11923dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_DEFAULT); 1193a19cbfb3SGerd Hoffmann qemu_spice_create_host_primary(&d->ssd); 1194a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_VGA; 1195a703d3aeSMarc-André Lureau qemu_spice_display_switch(&d->ssd, d->ssd.ds); 11960f7bfd81SAlon Levy vga_dirty_log_start(&d->vga); 11971dbfa005SGerd Hoffmann graphic_hw_update(d->vga.con); 1198a19cbfb3SGerd Hoffmann } 1199a19cbfb3SGerd Hoffmann 1200a19cbfb3SGerd Hoffmann static void qxl_exit_vga_mode(PCIQXLDevice *d) 1201a19cbfb3SGerd Hoffmann { 1202a19cbfb3SGerd Hoffmann if (d->mode != QXL_MODE_VGA) { 1203a19cbfb3SGerd Hoffmann return; 1204a19cbfb3SGerd Hoffmann } 1205c480bb7dSAlon Levy trace_qxl_exit_vga_mode(d->id); 120615162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, &qxl_ops, d); 12073dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_IDLE); 12080f7bfd81SAlon Levy vga_dirty_log_stop(&d->vga); 12095ff4e36cSAlon Levy qxl_destroy_primary(d, QXL_SYNC); 1210a19cbfb3SGerd Hoffmann } 1211a19cbfb3SGerd Hoffmann 121240010aeaSYonit Halperin static void qxl_update_irq(PCIQXLDevice *d) 1213a19cbfb3SGerd Hoffmann { 1214a19cbfb3SGerd Hoffmann uint32_t pending = le32_to_cpu(d->ram->int_pending); 1215a19cbfb3SGerd Hoffmann uint32_t mask = le32_to_cpu(d->ram->int_mask); 1216a19cbfb3SGerd Hoffmann int level = !!(pending & mask); 12179e64f8a3SMarcel Apfelbaum pci_set_irq(&d->pci, level); 1218a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 1219a19cbfb3SGerd Hoffmann } 1220a19cbfb3SGerd Hoffmann 1221a19cbfb3SGerd Hoffmann static void qxl_check_state(PCIQXLDevice *d) 1222a19cbfb3SGerd Hoffmann { 1223a19cbfb3SGerd Hoffmann QXLRam *ram = d->ram; 122471d388d4SYonit Halperin int spice_display_running = qemu_spice_display_is_running(&d->ssd); 1225a19cbfb3SGerd Hoffmann 122671d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); 122771d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); 1228a19cbfb3SGerd Hoffmann } 1229a19cbfb3SGerd Hoffmann 1230a19cbfb3SGerd Hoffmann static void qxl_reset_state(PCIQXLDevice *d) 1231a19cbfb3SGerd Hoffmann { 1232a19cbfb3SGerd Hoffmann QXLRom *rom = d->rom; 1233a19cbfb3SGerd Hoffmann 1234be48e995SYonit Halperin qxl_check_state(d); 1235a19cbfb3SGerd Hoffmann d->shadow_rom.update_id = cpu_to_le32(0); 1236a19cbfb3SGerd Hoffmann *rom = d->shadow_rom; 1237a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1238a19cbfb3SGerd Hoffmann init_qxl_ram(d); 1239a19cbfb3SGerd Hoffmann d->num_free_res = 0; 1240a19cbfb3SGerd Hoffmann d->last_release = NULL; 1241a19cbfb3SGerd Hoffmann memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); 1242f06b8521SAlon Levy qxl_update_irq(d); 1243a19cbfb3SGerd Hoffmann } 1244a19cbfb3SGerd Hoffmann 1245a19cbfb3SGerd Hoffmann static void qxl_soft_reset(PCIQXLDevice *d) 1246a19cbfb3SGerd Hoffmann { 1247c480bb7dSAlon Levy trace_qxl_soft_reset(d->id); 1248a19cbfb3SGerd Hoffmann qxl_check_state(d); 1249087e6a42SAlon Levy qxl_clear_guest_bug(d); 125005fa1c74SGerd Hoffmann qemu_mutex_lock(&d->async_lock); 1251a5f68c22SAlon Levy d->current_async = QXL_UNDEFINED_IO; 125205fa1c74SGerd Hoffmann qemu_mutex_unlock(&d->async_lock); 1253a19cbfb3SGerd Hoffmann 125460e94e43SGerd Hoffmann if (d->have_vga) { 1255a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 1256a19cbfb3SGerd Hoffmann } else { 1257a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 1258a19cbfb3SGerd Hoffmann } 1259a19cbfb3SGerd Hoffmann } 1260a19cbfb3SGerd Hoffmann 1261a19cbfb3SGerd Hoffmann static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) 1262a19cbfb3SGerd Hoffmann { 126375c70e37SGerd Hoffmann bool startstop = qemu_spice_display_is_running(&d->ssd); 126475c70e37SGerd Hoffmann 1265c480bb7dSAlon Levy trace_qxl_hard_reset(d->id, loadvm); 1266a19cbfb3SGerd Hoffmann 126775c70e37SGerd Hoffmann if (startstop) { 126875c70e37SGerd Hoffmann qemu_spice_display_stop(); 126975c70e37SGerd Hoffmann } 127075c70e37SGerd Hoffmann 1271aee32bf3SGerd Hoffmann qxl_spice_reset_cursor(d); 1272aee32bf3SGerd Hoffmann qxl_spice_reset_image_cache(d); 1273a19cbfb3SGerd Hoffmann qxl_reset_surfaces(d); 1274a19cbfb3SGerd Hoffmann qxl_reset_memslots(d); 1275a19cbfb3SGerd Hoffmann 1276a19cbfb3SGerd Hoffmann /* pre loadvm reset must not touch QXLRam. This lives in 1277a19cbfb3SGerd Hoffmann * device memory, is migrated together with RAM and thus 1278a19cbfb3SGerd Hoffmann * already loaded at this point */ 1279a19cbfb3SGerd Hoffmann if (!loadvm) { 1280a19cbfb3SGerd Hoffmann qxl_reset_state(d); 1281a19cbfb3SGerd Hoffmann } 1282a19cbfb3SGerd Hoffmann qemu_spice_create_host_memslot(&d->ssd); 1283a19cbfb3SGerd Hoffmann qxl_soft_reset(d); 128475c70e37SGerd Hoffmann 128586dbcdd9SGerd Hoffmann if (d->migration_blocker) { 128686dbcdd9SGerd Hoffmann migrate_del_blocker(d->migration_blocker); 128786dbcdd9SGerd Hoffmann error_free(d->migration_blocker); 128886dbcdd9SGerd Hoffmann d->migration_blocker = NULL; 128986dbcdd9SGerd Hoffmann } 129086dbcdd9SGerd Hoffmann 129175c70e37SGerd Hoffmann if (startstop) { 129275c70e37SGerd Hoffmann qemu_spice_display_start(); 129375c70e37SGerd Hoffmann } 1294a19cbfb3SGerd Hoffmann } 1295a19cbfb3SGerd Hoffmann 1296a19cbfb3SGerd Hoffmann static void qxl_reset_handler(DeviceState *dev) 1297a19cbfb3SGerd Hoffmann { 1298c69f6c7dSGonglei PCIQXLDevice *d = PCI_QXL(PCI_DEVICE(dev)); 1299c480bb7dSAlon Levy 1300a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1301a19cbfb3SGerd Hoffmann } 1302a19cbfb3SGerd Hoffmann 1303a19cbfb3SGerd Hoffmann static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) 1304a19cbfb3SGerd Hoffmann { 1305a19cbfb3SGerd Hoffmann VGACommonState *vga = opaque; 1306a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); 1307a19cbfb3SGerd Hoffmann 1308c480bb7dSAlon Levy trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); 1309a19cbfb3SGerd Hoffmann if (qxl->mode != QXL_MODE_VGA) { 13105ff4e36cSAlon Levy qxl_destroy_primary(qxl, QXL_SYNC); 1311a19cbfb3SGerd Hoffmann qxl_soft_reset(qxl); 1312a19cbfb3SGerd Hoffmann } 1313a19cbfb3SGerd Hoffmann vga_ioport_write(opaque, addr, val); 1314a19cbfb3SGerd Hoffmann } 1315a19cbfb3SGerd Hoffmann 1316f67ab77aSGerd Hoffmann static const MemoryRegionPortio qxl_vga_portio_list[] = { 1317f67ab77aSGerd Hoffmann { 0x04, 2, 1, .read = vga_ioport_read, 1318f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3b4 */ 1319f67ab77aSGerd Hoffmann { 0x0a, 1, 1, .read = vga_ioport_read, 1320f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3ba */ 1321f67ab77aSGerd Hoffmann { 0x10, 16, 1, .read = vga_ioport_read, 1322f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3c0 */ 1323f67ab77aSGerd Hoffmann { 0x24, 2, 1, .read = vga_ioport_read, 1324f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3d4 */ 1325f67ab77aSGerd Hoffmann { 0x2a, 1, 1, .read = vga_ioport_read, 1326f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3da */ 1327f67ab77aSGerd Hoffmann PORTIO_END_OF_LIST(), 1328f67ab77aSGerd Hoffmann }; 1329f67ab77aSGerd Hoffmann 1330e954ea28SAlon Levy static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, 13315ff4e36cSAlon Levy qxl_async_io async) 1332a19cbfb3SGerd Hoffmann { 1333a19cbfb3SGerd Hoffmann static const int regions[] = { 1334a19cbfb3SGerd Hoffmann QXL_RAM_RANGE_INDEX, 1335a19cbfb3SGerd Hoffmann QXL_VRAM_RANGE_INDEX, 13366f2b175aSGerd Hoffmann QXL_VRAM64_RANGE_INDEX, 1337a19cbfb3SGerd Hoffmann }; 1338a19cbfb3SGerd Hoffmann uint64_t guest_start; 1339a19cbfb3SGerd Hoffmann uint64_t guest_end; 1340a19cbfb3SGerd Hoffmann int pci_region; 1341a19cbfb3SGerd Hoffmann pcibus_t pci_start; 1342a19cbfb3SGerd Hoffmann pcibus_t pci_end; 13433cb5158fSGerd Hoffmann MemoryRegion *mr; 1344a19cbfb3SGerd Hoffmann intptr_t virt_start; 1345a19cbfb3SGerd Hoffmann QXLDevMemSlot memslot; 1346a19cbfb3SGerd Hoffmann int i; 1347a19cbfb3SGerd Hoffmann 1348a19cbfb3SGerd Hoffmann guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); 1349a19cbfb3SGerd Hoffmann guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); 1350a19cbfb3SGerd Hoffmann 1351c480bb7dSAlon Levy trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); 1352a19cbfb3SGerd Hoffmann 1353e954ea28SAlon Levy if (slot_id >= NUM_MEMSLOTS) { 13540a530548SAlon Levy qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__, 1355e954ea28SAlon Levy slot_id, NUM_MEMSLOTS); 1356e954ea28SAlon Levy return 1; 1357e954ea28SAlon Levy } 1358e954ea28SAlon Levy if (guest_start > guest_end) { 13590a530548SAlon Levy qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64 1360e954ea28SAlon Levy " > 0x%" PRIx64, __func__, guest_start, guest_end); 1361e954ea28SAlon Levy return 1; 1362e954ea28SAlon Levy } 1363a19cbfb3SGerd Hoffmann 1364a19cbfb3SGerd Hoffmann for (i = 0; i < ARRAY_SIZE(regions); i++) { 1365a19cbfb3SGerd Hoffmann pci_region = regions[i]; 1366a19cbfb3SGerd Hoffmann pci_start = d->pci.io_regions[pci_region].addr; 1367a19cbfb3SGerd Hoffmann pci_end = pci_start + d->pci.io_regions[pci_region].size; 1368a19cbfb3SGerd Hoffmann /* mapped? */ 1369a19cbfb3SGerd Hoffmann if (pci_start == -1) { 1370a19cbfb3SGerd Hoffmann continue; 1371a19cbfb3SGerd Hoffmann } 1372a19cbfb3SGerd Hoffmann /* start address in range ? */ 1373a19cbfb3SGerd Hoffmann if (guest_start < pci_start || guest_start > pci_end) { 1374a19cbfb3SGerd Hoffmann continue; 1375a19cbfb3SGerd Hoffmann } 1376a19cbfb3SGerd Hoffmann /* end address in range ? */ 1377a19cbfb3SGerd Hoffmann if (guest_end > pci_end) { 1378a19cbfb3SGerd Hoffmann continue; 1379a19cbfb3SGerd Hoffmann } 1380a19cbfb3SGerd Hoffmann /* passed */ 1381a19cbfb3SGerd Hoffmann break; 1382a19cbfb3SGerd Hoffmann } 1383e954ea28SAlon Levy if (i == ARRAY_SIZE(regions)) { 13840a530548SAlon Levy qxl_set_guest_bug(d, "%s: finished loop without match", __func__); 1385e954ea28SAlon Levy return 1; 1386e954ea28SAlon Levy } 1387a19cbfb3SGerd Hoffmann 1388a19cbfb3SGerd Hoffmann switch (pci_region) { 1389a19cbfb3SGerd Hoffmann case QXL_RAM_RANGE_INDEX: 13903cb5158fSGerd Hoffmann mr = &d->vga.vram; 1391a19cbfb3SGerd Hoffmann break; 1392a19cbfb3SGerd Hoffmann case QXL_VRAM_RANGE_INDEX: 13936f2b175aSGerd Hoffmann case 4 /* vram 64bit */: 13943cb5158fSGerd Hoffmann mr = &d->vram_bar; 1395a19cbfb3SGerd Hoffmann break; 1396a19cbfb3SGerd Hoffmann default: 1397a19cbfb3SGerd Hoffmann /* should not happen */ 13980a530548SAlon Levy qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region); 1399e954ea28SAlon Levy return 1; 1400a19cbfb3SGerd Hoffmann } 1401a19cbfb3SGerd Hoffmann 14023cb5158fSGerd Hoffmann virt_start = (intptr_t)memory_region_get_ram_ptr(mr); 1403a19cbfb3SGerd Hoffmann memslot.slot_id = slot_id; 1404a19cbfb3SGerd Hoffmann memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ 1405a19cbfb3SGerd Hoffmann memslot.virt_start = virt_start + (guest_start - pci_start); 1406a19cbfb3SGerd Hoffmann memslot.virt_end = virt_start + (guest_end - pci_start); 1407a19cbfb3SGerd Hoffmann memslot.addr_delta = memslot.virt_start - delta; 1408a19cbfb3SGerd Hoffmann memslot.generation = d->rom->slot_generation = 0; 1409a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1410a19cbfb3SGerd Hoffmann 14115ff4e36cSAlon Levy qemu_spice_add_memslot(&d->ssd, &memslot, async); 14123cb5158fSGerd Hoffmann d->guest_slots[slot_id].mr = mr; 14133cb5158fSGerd Hoffmann d->guest_slots[slot_id].offset = memslot.virt_start - virt_start; 1414a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; 1415a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].delta = delta; 1416a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 1; 1417e954ea28SAlon Levy return 0; 1418a19cbfb3SGerd Hoffmann } 1419a19cbfb3SGerd Hoffmann 1420a19cbfb3SGerd Hoffmann static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) 1421a19cbfb3SGerd Hoffmann { 14225c59d118SGerd Hoffmann qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); 1423a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 0; 1424a19cbfb3SGerd Hoffmann } 1425a19cbfb3SGerd Hoffmann 1426a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d) 1427a19cbfb3SGerd Hoffmann { 1428aee32bf3SGerd Hoffmann qxl_spice_reset_memslots(d); 1429a19cbfb3SGerd Hoffmann memset(&d->guest_slots, 0, sizeof(d->guest_slots)); 1430a19cbfb3SGerd Hoffmann } 1431a19cbfb3SGerd Hoffmann 1432a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d) 1433a19cbfb3SGerd Hoffmann { 1434c480bb7dSAlon Levy trace_qxl_reset_surfaces(d->id); 1435a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 14365ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, QXL_SYNC); 1437a19cbfb3SGerd Hoffmann } 1438a19cbfb3SGerd Hoffmann 1439e25139b3SYonit Halperin /* can be also called from spice server thread context */ 1440726bdf65SGerd Hoffmann static bool qxl_get_check_slot_offset(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 1441726bdf65SGerd Hoffmann uint32_t *s, uint64_t *o) 1442a19cbfb3SGerd Hoffmann { 1443a19cbfb3SGerd Hoffmann uint64_t phys = le64_to_cpu(pqxl); 1444a19cbfb3SGerd Hoffmann uint32_t slot = (phys >> (64 - 8)) & 0xff; 1445a19cbfb3SGerd Hoffmann uint64_t offset = phys & 0xffffffffffff; 1446a19cbfb3SGerd Hoffmann 14474b635c59SAlon Levy if (slot >= NUM_MEMSLOTS) { 14480a530548SAlon Levy qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot, 14490a530548SAlon Levy NUM_MEMSLOTS); 1450726bdf65SGerd Hoffmann return false; 1451a19cbfb3SGerd Hoffmann } 14524b635c59SAlon Levy if (!qxl->guest_slots[slot].active) { 14530a530548SAlon Levy qxl_set_guest_bug(qxl, "inactive slot %d\n", slot); 1454726bdf65SGerd Hoffmann return false; 14554b635c59SAlon Levy } 14564b635c59SAlon Levy if (offset < qxl->guest_slots[slot].delta) { 14570a530548SAlon Levy qxl_set_guest_bug(qxl, 14580a530548SAlon Levy "slot %d offset %"PRIu64" < delta %"PRIu64"\n", 14594b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].delta); 1460726bdf65SGerd Hoffmann return false; 14614b635c59SAlon Levy } 14624b635c59SAlon Levy offset -= qxl->guest_slots[slot].delta; 14634b635c59SAlon Levy if (offset > qxl->guest_slots[slot].size) { 14640a530548SAlon Levy qxl_set_guest_bug(qxl, 14650a530548SAlon Levy "slot %d offset %"PRIu64" > size %"PRIu64"\n", 14664b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].size); 1467726bdf65SGerd Hoffmann return false; 1468726bdf65SGerd Hoffmann } 1469726bdf65SGerd Hoffmann 1470726bdf65SGerd Hoffmann *s = slot; 1471726bdf65SGerd Hoffmann *o = offset; 1472726bdf65SGerd Hoffmann return true; 1473726bdf65SGerd Hoffmann } 1474726bdf65SGerd Hoffmann 1475726bdf65SGerd Hoffmann /* can be also called from spice server thread context */ 1476726bdf65SGerd Hoffmann void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id) 1477726bdf65SGerd Hoffmann { 1478726bdf65SGerd Hoffmann uint64_t offset; 1479726bdf65SGerd Hoffmann uint32_t slot; 14803cb5158fSGerd Hoffmann void *ptr; 1481726bdf65SGerd Hoffmann 1482726bdf65SGerd Hoffmann switch (group_id) { 1483726bdf65SGerd Hoffmann case MEMSLOT_GROUP_HOST: 1484726bdf65SGerd Hoffmann offset = le64_to_cpu(pqxl) & 0xffffffffffff; 1485726bdf65SGerd Hoffmann return (void *)(intptr_t)offset; 1486726bdf65SGerd Hoffmann case MEMSLOT_GROUP_GUEST: 1487726bdf65SGerd Hoffmann if (!qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset)) { 14884b635c59SAlon Levy return NULL; 14894b635c59SAlon Levy } 14903cb5158fSGerd Hoffmann ptr = memory_region_get_ram_ptr(qxl->guest_slots[slot].mr); 14913cb5158fSGerd Hoffmann ptr += qxl->guest_slots[slot].offset; 14923cb5158fSGerd Hoffmann ptr += offset; 14933cb5158fSGerd Hoffmann return ptr; 14944b635c59SAlon Levy } 14954b635c59SAlon Levy return NULL; 1496a19cbfb3SGerd Hoffmann } 1497a19cbfb3SGerd Hoffmann 14985ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) 14995ff4e36cSAlon Levy { 15005ff4e36cSAlon Levy /* for local rendering */ 15015ff4e36cSAlon Levy qxl_render_resize(qxl); 15025ff4e36cSAlon Levy } 15035ff4e36cSAlon Levy 15045ff4e36cSAlon Levy static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, 15055ff4e36cSAlon Levy qxl_async_io async) 1506a19cbfb3SGerd Hoffmann { 1507a19cbfb3SGerd Hoffmann QXLDevSurfaceCreate surface; 1508a19cbfb3SGerd Hoffmann QXLSurfaceCreate *sc = &qxl->guest_primary.surface; 15093761abb1SAlon Levy uint32_t requested_height = le32_to_cpu(sc->height); 151013d1fd44SAlon Levy int requested_stride = le32_to_cpu(sc->stride); 151113d1fd44SAlon Levy 15123761abb1SAlon Levy if (requested_stride == INT32_MIN || 15133761abb1SAlon Levy abs(requested_stride) * (uint64_t)requested_height 15143761abb1SAlon Levy > qxl->vgamem_size) { 15153761abb1SAlon Levy qxl_set_guest_bug(qxl, "%s: requested primary larger than framebuffer" 15163761abb1SAlon Levy " stride %d x height %" PRIu32 " > %" PRIu32, 15173761abb1SAlon Levy __func__, requested_stride, requested_height, 15183761abb1SAlon Levy qxl->vgamem_size); 151913d1fd44SAlon Levy return; 152013d1fd44SAlon Levy } 1521a19cbfb3SGerd Hoffmann 1522ddf9f4b7SAlon Levy if (qxl->mode == QXL_MODE_NATIVE) { 15230a530548SAlon Levy qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE", 1524ddf9f4b7SAlon Levy __func__); 1525ddf9f4b7SAlon Levy } 1526a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(qxl); 1527a19cbfb3SGerd Hoffmann 1528a19cbfb3SGerd Hoffmann surface.format = le32_to_cpu(sc->format); 1529a19cbfb3SGerd Hoffmann surface.height = le32_to_cpu(sc->height); 1530a19cbfb3SGerd Hoffmann surface.mem = le64_to_cpu(sc->mem); 1531a19cbfb3SGerd Hoffmann surface.position = le32_to_cpu(sc->position); 1532a19cbfb3SGerd Hoffmann surface.stride = le32_to_cpu(sc->stride); 1533a19cbfb3SGerd Hoffmann surface.width = le32_to_cpu(sc->width); 1534a19cbfb3SGerd Hoffmann surface.type = le32_to_cpu(sc->type); 1535a19cbfb3SGerd Hoffmann surface.flags = le32_to_cpu(sc->flags); 1536c480bb7dSAlon Levy trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, 1537c480bb7dSAlon Levy sc->format, sc->position); 1538c480bb7dSAlon Levy trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, 1539c480bb7dSAlon Levy sc->flags); 1540a19cbfb3SGerd Hoffmann 154148f4ba67SAlon Levy if ((surface.stride & 0x3) != 0) { 154248f4ba67SAlon Levy qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0", 154348f4ba67SAlon Levy surface.stride); 154448f4ba67SAlon Levy return; 154548f4ba67SAlon Levy } 154648f4ba67SAlon Levy 1547a19cbfb3SGerd Hoffmann surface.mouse_mode = true; 1548a19cbfb3SGerd Hoffmann surface.group_id = MEMSLOT_GROUP_GUEST; 1549a19cbfb3SGerd Hoffmann if (loadvm) { 1550a19cbfb3SGerd Hoffmann surface.flags |= QXL_SURF_FLAG_KEEP_DATA; 1551a19cbfb3SGerd Hoffmann } 1552a19cbfb3SGerd Hoffmann 1553a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_NATIVE; 1554a19cbfb3SGerd Hoffmann qxl->cmdflags = 0; 15555ff4e36cSAlon Levy qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); 1556a19cbfb3SGerd Hoffmann 15575ff4e36cSAlon Levy if (async == QXL_SYNC) { 15585ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 15595ff4e36cSAlon Levy } 1560a19cbfb3SGerd Hoffmann } 1561a19cbfb3SGerd Hoffmann 15625ff4e36cSAlon Levy /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or 15635ff4e36cSAlon Levy * done (in QXL_SYNC case), 0 otherwise. */ 15645ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) 1565a19cbfb3SGerd Hoffmann { 1566a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_UNDEFINED) { 15675ff4e36cSAlon Levy return 0; 1568a19cbfb3SGerd Hoffmann } 1569c480bb7dSAlon Levy trace_qxl_destroy_primary(d->id); 1570a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 15715ff4e36cSAlon Levy qemu_spice_destroy_primary_surface(&d->ssd, 0, async); 157230f6da66SYonit Halperin qxl_spice_reset_cursor(d); 15735ff4e36cSAlon Levy return 1; 1574a19cbfb3SGerd Hoffmann } 1575a19cbfb3SGerd Hoffmann 15769c70434fSGerd Hoffmann static void qxl_set_mode(PCIQXLDevice *d, unsigned int modenr, int loadvm) 1577a19cbfb3SGerd Hoffmann { 1578a19cbfb3SGerd Hoffmann pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1579a19cbfb3SGerd Hoffmann pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; 1580a19cbfb3SGerd Hoffmann QXLMode *mode = d->modes->modes + modenr; 1581a19cbfb3SGerd Hoffmann uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1582a19cbfb3SGerd Hoffmann QXLMemSlot slot = { 1583a19cbfb3SGerd Hoffmann .mem_start = start, 1584a19cbfb3SGerd Hoffmann .mem_end = end 1585a19cbfb3SGerd Hoffmann }; 15869c70434fSGerd Hoffmann 15879c70434fSGerd Hoffmann if (modenr >= d->modes->n_modes) { 15889c70434fSGerd Hoffmann qxl_set_guest_bug(d, "mode number out of range"); 15899c70434fSGerd Hoffmann return; 15909c70434fSGerd Hoffmann } 15919c70434fSGerd Hoffmann 1592a19cbfb3SGerd Hoffmann QXLSurfaceCreate surface = { 1593a19cbfb3SGerd Hoffmann .width = mode->x_res, 1594a19cbfb3SGerd Hoffmann .height = mode->y_res, 1595a19cbfb3SGerd Hoffmann .stride = -mode->x_res * 4, 1596a19cbfb3SGerd Hoffmann .format = SPICE_SURFACE_FMT_32_xRGB, 1597a19cbfb3SGerd Hoffmann .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, 1598a19cbfb3SGerd Hoffmann .mouse_mode = true, 1599a19cbfb3SGerd Hoffmann .mem = devmem + d->shadow_rom.draw_area_offset, 1600a19cbfb3SGerd Hoffmann }; 1601a19cbfb3SGerd Hoffmann 1602c480bb7dSAlon Levy trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, 1603c480bb7dSAlon Levy devmem); 1604a19cbfb3SGerd Hoffmann if (!loadvm) { 1605a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1606a19cbfb3SGerd Hoffmann } 1607a19cbfb3SGerd Hoffmann 1608a19cbfb3SGerd Hoffmann d->guest_slots[0].slot = slot; 1609e954ea28SAlon Levy assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0); 1610a19cbfb3SGerd Hoffmann 1611a19cbfb3SGerd Hoffmann d->guest_primary.surface = surface; 16125ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, QXL_SYNC); 1613a19cbfb3SGerd Hoffmann 1614a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_COMPAT; 1615a19cbfb3SGerd Hoffmann d->cmdflags = QXL_COMMAND_FLAG_COMPAT; 1616a19cbfb3SGerd Hoffmann if (mode->bits == 16) { 1617a19cbfb3SGerd Hoffmann d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; 1618a19cbfb3SGerd Hoffmann } 1619a19cbfb3SGerd Hoffmann d->shadow_rom.mode = cpu_to_le32(modenr); 1620a19cbfb3SGerd Hoffmann d->rom->mode = cpu_to_le32(modenr); 1621a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1622a19cbfb3SGerd Hoffmann } 1623a19cbfb3SGerd Hoffmann 1624a8170e5eSAvi Kivity static void ioport_write(void *opaque, hwaddr addr, 1625b1950430SAvi Kivity uint64_t val, unsigned size) 1626a19cbfb3SGerd Hoffmann { 1627a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 1628b1950430SAvi Kivity uint32_t io_port = addr; 16295ff4e36cSAlon Levy qxl_async_io async = QXL_SYNC; 16305ff4e36cSAlon Levy uint32_t orig_io_port = io_port; 1631a19cbfb3SGerd Hoffmann 1632d96aafcaSAlon Levy if (d->guest_bug && io_port != QXL_IO_RESET) { 1633087e6a42SAlon Levy return; 1634087e6a42SAlon Levy } 1635087e6a42SAlon Levy 1636020af1c4SAlon Levy if (d->revision <= QXL_REVISION_STABLE_V10 && 1637ffe01e59SGerd Hoffmann io_port > QXL_IO_FLUSH_RELEASE) { 1638020af1c4SAlon Levy qxl_set_guest_bug(d, "unsupported io %d for revision %d\n", 1639020af1c4SAlon Levy io_port, d->revision); 1640020af1c4SAlon Levy return; 1641020af1c4SAlon Levy } 1642020af1c4SAlon Levy 1643a19cbfb3SGerd Hoffmann switch (io_port) { 1644a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1645a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1646a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 1647a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 1648a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 164981144d1aSGerd Hoffmann case QXL_IO_UPDATE_IRQ: 1650a3d14054SAlon Levy case QXL_IO_LOG: 16515ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16525ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 1653a19cbfb3SGerd Hoffmann break; 1654a19cbfb3SGerd Hoffmann default: 1655e21a298aSAlon Levy if (d->mode != QXL_MODE_VGA) { 1656a19cbfb3SGerd Hoffmann break; 1657e21a298aSAlon Levy } 1658c480bb7dSAlon Levy trace_qxl_io_unexpected_vga_mode(d->id, 1659917ae08cSAlon Levy addr, val, io_port_to_string(io_port)); 16605ff4e36cSAlon Levy /* be nice to buggy guest drivers */ 16615ff4e36cSAlon Levy if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && 1662020af1c4SAlon Levy io_port < QXL_IO_RANGE_SIZE) { 16635ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 16645ff4e36cSAlon Levy } 1665a19cbfb3SGerd Hoffmann return; 1666a19cbfb3SGerd Hoffmann } 1667a19cbfb3SGerd Hoffmann 16685ff4e36cSAlon Levy /* we change the io_port to avoid ifdeffery in the main switch */ 16695ff4e36cSAlon Levy orig_io_port = io_port; 16705ff4e36cSAlon Levy switch (io_port) { 16715ff4e36cSAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 16725ff4e36cSAlon Levy io_port = QXL_IO_UPDATE_AREA; 16735ff4e36cSAlon Levy goto async_common; 16745ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16755ff4e36cSAlon Levy io_port = QXL_IO_MEMSLOT_ADD; 16765ff4e36cSAlon Levy goto async_common; 16775ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 16785ff4e36cSAlon Levy io_port = QXL_IO_CREATE_PRIMARY; 16795ff4e36cSAlon Levy goto async_common; 16805ff4e36cSAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 16815ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_PRIMARY; 16825ff4e36cSAlon Levy goto async_common; 16835ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 16845ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_SURFACE_WAIT; 16855ff4e36cSAlon Levy goto async_common; 16865ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 16875ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_ALL_SURFACES; 16883e16b9c5SAlon Levy goto async_common; 16893e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 1690020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 16915ff4e36cSAlon Levy async_common: 16925ff4e36cSAlon Levy async = QXL_ASYNC; 16935ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 16945ff4e36cSAlon Levy if (d->current_async != QXL_UNDEFINED_IO) { 16950a530548SAlon Levy qxl_set_guest_bug(d, "%d async started before last (%d) complete", 16965ff4e36cSAlon Levy io_port, d->current_async); 16975ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 16985ff4e36cSAlon Levy return; 16995ff4e36cSAlon Levy } 17005ff4e36cSAlon Levy d->current_async = orig_io_port; 17015ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 17025ff4e36cSAlon Levy break; 17035ff4e36cSAlon Levy default: 17045ff4e36cSAlon Levy break; 17055ff4e36cSAlon Levy } 170618b20385SGerd Hoffmann trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), 170718b20385SGerd Hoffmann addr, io_port_to_string(addr), 170818b20385SGerd Hoffmann val, size, async); 17095ff4e36cSAlon Levy 1710a19cbfb3SGerd Hoffmann switch (io_port) { 1711a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_AREA: 1712a19cbfb3SGerd Hoffmann { 171381fb6f15SAlon Levy QXLCookie *cookie = NULL; 1714a19cbfb3SGerd Hoffmann QXLRect update = d->ram->update_area; 171581fb6f15SAlon Levy 1716ddd8fdc7SGerd Hoffmann if (d->ram->update_surface > d->ssd.num_surfaces) { 1717511b13e2SAlon Levy qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n", 1718511b13e2SAlon Levy d->ram->update_surface); 171936a03e0bSMichael Tokarev break; 1720511b13e2SAlon Levy } 172136a03e0bSMichael Tokarev if (update.left >= update.right || update.top >= update.bottom || 172236a03e0bSMichael Tokarev update.left < 0 || update.top < 0) { 1723511b13e2SAlon Levy qxl_set_guest_bug(d, 1724511b13e2SAlon Levy "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n", 1725511b13e2SAlon Levy update.left, update.top, update.right, update.bottom); 17269e5a25f1SMarc-André Lureau if (update.left == update.right || update.top == update.bottom) { 17279e5a25f1SMarc-André Lureau /* old drivers may provide empty area, keep going */ 17289e5a25f1SMarc-André Lureau qxl_clear_guest_bug(d); 17299e5a25f1SMarc-André Lureau goto cancel_async; 17309e5a25f1SMarc-André Lureau } 1731ccc2960dSDunrong Huang break; 1732ccc2960dSDunrong Huang } 173381fb6f15SAlon Levy if (async == QXL_ASYNC) { 173481fb6f15SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 173581fb6f15SAlon Levy QXL_IO_UPDATE_AREA_ASYNC); 173681fb6f15SAlon Levy cookie->u.area = update; 173781fb6f15SAlon Levy } 1738aee32bf3SGerd Hoffmann qxl_spice_update_area(d, d->ram->update_surface, 173981fb6f15SAlon Levy cookie ? &cookie->u.area : &update, 174081fb6f15SAlon Levy NULL, 0, 0, async, cookie); 1741a19cbfb3SGerd Hoffmann break; 1742a19cbfb3SGerd Hoffmann } 1743a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CMD: 17445c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1745a19cbfb3SGerd Hoffmann break; 1746a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CURSOR: 17475c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1748a19cbfb3SGerd Hoffmann break; 1749a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_IRQ: 175040010aeaSYonit Halperin qxl_update_irq(d); 1751a19cbfb3SGerd Hoffmann break; 1752a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_OOM: 1753a19cbfb3SGerd Hoffmann if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { 1754a19cbfb3SGerd Hoffmann break; 1755a19cbfb3SGerd Hoffmann } 1756a19cbfb3SGerd Hoffmann d->oom_running = 1; 1757aee32bf3SGerd Hoffmann qxl_spice_oom(d); 1758a19cbfb3SGerd Hoffmann d->oom_running = 0; 1759a19cbfb3SGerd Hoffmann break; 1760a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1761a19cbfb3SGerd Hoffmann qxl_set_mode(d, val, 0); 1762a19cbfb3SGerd Hoffmann break; 1763a19cbfb3SGerd Hoffmann case QXL_IO_LOG: 176400f42697SDaniel P. Berrangé if (TRACE_QXL_IO_LOG_ENABLED || d->guestdebug) { 176500f42697SDaniel P. Berrangé /* We cannot trust the guest to NUL terminate d->ram->log_buf */ 176600f42697SDaniel P. Berrangé char *log_buf = g_strndup((const char *)d->ram->log_buf, 176700f42697SDaniel P. Berrangé sizeof(d->ram->log_buf)); 176800f42697SDaniel P. Berrangé trace_qxl_io_log(d->id, log_buf); 1769a19cbfb3SGerd Hoffmann if (d->guestdebug) { 1770a680f7e7SPeter Maydell fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, 177100f42697SDaniel P. Berrangé qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), log_buf); 177200f42697SDaniel P. Berrangé } 177300f42697SDaniel P. Berrangé g_free(log_buf); 1774a19cbfb3SGerd Hoffmann } 1775a19cbfb3SGerd Hoffmann break; 1776a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1777a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1778a19cbfb3SGerd Hoffmann break; 1779a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 17802bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17810a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); 17822bce0400SGerd Hoffmann break; 17832bce0400SGerd Hoffmann } 17842bce0400SGerd Hoffmann if (d->guest_slots[val].active) { 17850a530548SAlon Levy qxl_set_guest_bug(d, 17860a530548SAlon Levy "QXL_IO_MEMSLOT_ADD: memory slot already active"); 17872bce0400SGerd Hoffmann break; 17882bce0400SGerd Hoffmann } 1789a19cbfb3SGerd Hoffmann d->guest_slots[val].slot = d->ram->mem_slot; 17905ff4e36cSAlon Levy qxl_add_memslot(d, val, 0, async); 1791a19cbfb3SGerd Hoffmann break; 1792a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 17932bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17940a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); 17952bce0400SGerd Hoffmann break; 17962bce0400SGerd Hoffmann } 1797a19cbfb3SGerd Hoffmann qxl_del_memslot(d, val); 1798a19cbfb3SGerd Hoffmann break; 1799a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 18002bce0400SGerd Hoffmann if (val != 0) { 18010a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", 18025ff4e36cSAlon Levy async); 18035ff4e36cSAlon Levy goto cancel_async; 18042bce0400SGerd Hoffmann } 1805a19cbfb3SGerd Hoffmann d->guest_primary.surface = d->ram->create_surface; 18065ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, async); 1807a19cbfb3SGerd Hoffmann break; 1808a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_PRIMARY: 18092bce0400SGerd Hoffmann if (val != 0) { 18100a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", 18115ff4e36cSAlon Levy async); 18125ff4e36cSAlon Levy goto cancel_async; 18132bce0400SGerd Hoffmann } 18145ff4e36cSAlon Levy if (!qxl_destroy_primary(d, async)) { 1815c480bb7dSAlon Levy trace_qxl_io_destroy_primary_ignored(d->id, 18165ff4e36cSAlon Levy qxl_mode_to_string(d->mode)); 18175ff4e36cSAlon Levy goto cancel_async; 18185ff4e36cSAlon Levy } 1819a19cbfb3SGerd Hoffmann break; 1820a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_SURFACE_WAIT: 1821ddd8fdc7SGerd Hoffmann if (val >= d->ssd.num_surfaces) { 18220a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" 18235f8daf2eSStefan Weil "%" PRIu64 " >= NUM_SURFACES", async, val); 18245ff4e36cSAlon Levy goto cancel_async; 18255ff4e36cSAlon Levy } 18265ff4e36cSAlon Levy qxl_spice_destroy_surface_wait(d, val, async); 1827a19cbfb3SGerd Hoffmann break; 18283e16b9c5SAlon Levy case QXL_IO_FLUSH_RELEASE: { 18293e16b9c5SAlon Levy QXLReleaseRing *ring = &d->ram->release_ring; 18303e16b9c5SAlon Levy if (ring->prod - ring->cons + 1 == ring->num_items) { 18313e16b9c5SAlon Levy fprintf(stderr, 18323e16b9c5SAlon Levy "ERROR: no flush, full release ring [p%d,%dc]\n", 18333e16b9c5SAlon Levy ring->prod, ring->cons); 18343e16b9c5SAlon Levy } 18353e16b9c5SAlon Levy qxl_push_free_res(d, 1 /* flush */); 18363e16b9c5SAlon Levy break; 18373e16b9c5SAlon Levy } 18383e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 18393e16b9c5SAlon Levy qxl_spice_flush_surfaces_async(d); 18403e16b9c5SAlon Levy break; 1841a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_ALL_SURFACES: 18425ff4e36cSAlon Levy d->mode = QXL_MODE_UNDEFINED; 18435ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, async); 1844a19cbfb3SGerd Hoffmann break; 1845020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 1846020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 0); 1847020af1c4SAlon Levy break; 1848a19cbfb3SGerd Hoffmann default: 18490a530548SAlon Levy qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port); 1850a19cbfb3SGerd Hoffmann } 18515ff4e36cSAlon Levy return; 18525ff4e36cSAlon Levy cancel_async: 18535ff4e36cSAlon Levy if (async) { 18545ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 18555ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 18565ff4e36cSAlon Levy d->current_async = QXL_UNDEFINED_IO; 18575ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 18585ff4e36cSAlon Levy } 1859a19cbfb3SGerd Hoffmann } 1860a19cbfb3SGerd Hoffmann 1861a8170e5eSAvi Kivity static uint64_t ioport_read(void *opaque, hwaddr addr, 1862b1950430SAvi Kivity unsigned size) 1863a19cbfb3SGerd Hoffmann { 1864917ae08cSAlon Levy PCIQXLDevice *qxl = opaque; 1865a19cbfb3SGerd Hoffmann 1866917ae08cSAlon Levy trace_qxl_io_read_unexpected(qxl->id); 1867a19cbfb3SGerd Hoffmann return 0xff; 1868a19cbfb3SGerd Hoffmann } 1869a19cbfb3SGerd Hoffmann 1870b1950430SAvi Kivity static const MemoryRegionOps qxl_io_ops = { 1871b1950430SAvi Kivity .read = ioport_read, 1872b1950430SAvi Kivity .write = ioport_write, 1873b1950430SAvi Kivity .valid = { 1874b1950430SAvi Kivity .min_access_size = 1, 1875b1950430SAvi Kivity .max_access_size = 1, 1876b1950430SAvi Kivity }, 1877a19cbfb3SGerd Hoffmann }; 1878a19cbfb3SGerd Hoffmann 18794a46c99cSGerd Hoffmann static void qxl_update_irq_bh(void *opaque) 1880a19cbfb3SGerd Hoffmann { 1881a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 188240010aeaSYonit Halperin qxl_update_irq(d); 1883a19cbfb3SGerd Hoffmann } 1884a19cbfb3SGerd Hoffmann 1885a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events) 1886a19cbfb3SGerd Hoffmann { 1887a19cbfb3SGerd Hoffmann uint32_t old_pending; 1888a19cbfb3SGerd Hoffmann uint32_t le_events = cpu_to_le32(events); 1889a19cbfb3SGerd Hoffmann 1890917ae08cSAlon Levy trace_qxl_send_events(d->id, events); 1891511aefb0SAlon Levy if (!qemu_spice_display_is_running(&d->ssd)) { 1892511aefb0SAlon Levy /* spice-server tracks guest running state and should not do this */ 1893511aefb0SAlon Levy fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n", 1894511aefb0SAlon Levy __func__); 1895511aefb0SAlon Levy trace_qxl_send_events_vm_stopped(d->id, events); 1896511aefb0SAlon Levy return; 1897511aefb0SAlon Levy } 18985a358b39SPeter Maydell /* 18995a358b39SPeter Maydell * Older versions of Spice forgot to define the QXLRam struct 19005a358b39SPeter Maydell * with the '__aligned__(4)' attribute. clang 7 and newer will 19015a358b39SPeter Maydell * thus warn that atomic_fetch_or(&d->ram->int_pending, ...) 19025a358b39SPeter Maydell * might be a misaligned atomic access, and will generate an 19035a358b39SPeter Maydell * out-of-line call for it, which results in a link error since 19045a358b39SPeter Maydell * we don't currently link against libatomic. 19055a358b39SPeter Maydell * 19065a358b39SPeter Maydell * In fact we set up d->ram in init_qxl_ram() so it always starts 19075a358b39SPeter Maydell * at a 4K boundary, so we know that &d->ram->int_pending is 19085a358b39SPeter Maydell * naturally aligned for a uint32_t. Newer Spice versions 19095a358b39SPeter Maydell * (with Spice commit beda5ec7a6848be20c0cac2a9a8ef2a41e8069c1) 19105a358b39SPeter Maydell * will fix the bug directly. To deal with older versions, 19115a358b39SPeter Maydell * we tell the compiler to assume the address really is aligned. 19125a358b39SPeter Maydell * Any compiler which cares about the misalignment will have 19135a358b39SPeter Maydell * __builtin_assume_aligned. 19145a358b39SPeter Maydell */ 19155a358b39SPeter Maydell #ifdef HAS_ASSUME_ALIGNED 19165a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)__builtin_assume_aligned(P, 4)) 19175a358b39SPeter Maydell #else 19185a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)P) 19195a358b39SPeter Maydell #endif 19205a358b39SPeter Maydell 19215a358b39SPeter Maydell old_pending = atomic_fetch_or(ALIGNED_UINT32_PTR(&d->ram->int_pending), 19225a358b39SPeter Maydell le_events); 1923a19cbfb3SGerd Hoffmann if ((old_pending & le_events) == le_events) { 1924a19cbfb3SGerd Hoffmann return; 1925a19cbfb3SGerd Hoffmann } 19264a46c99cSGerd Hoffmann qemu_bh_schedule(d->update_irq); 1927a19cbfb3SGerd Hoffmann } 1928a19cbfb3SGerd Hoffmann 1929a19cbfb3SGerd Hoffmann /* graphics console */ 1930a19cbfb3SGerd Hoffmann 1931a19cbfb3SGerd Hoffmann static void qxl_hw_update(void *opaque) 1932a19cbfb3SGerd Hoffmann { 1933a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1934a19cbfb3SGerd Hoffmann 1935a19cbfb3SGerd Hoffmann qxl_render_update(qxl); 1936a19cbfb3SGerd Hoffmann } 1937a19cbfb3SGerd Hoffmann 19381331eab2SGerd Hoffmann static void qxl_dirty_one_surface(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 19391331eab2SGerd Hoffmann uint32_t height, int32_t stride) 19401331eab2SGerd Hoffmann { 1941e0127d2eSGerd Hoffmann uint64_t offset, size; 1942e0127d2eSGerd Hoffmann uint32_t slot; 19431331eab2SGerd Hoffmann bool rc; 19441331eab2SGerd Hoffmann 19451331eab2SGerd Hoffmann rc = qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset); 19461331eab2SGerd Hoffmann assert(rc == true); 1947e0127d2eSGerd Hoffmann size = (uint64_t)height * abs(stride); 1948e0127d2eSGerd Hoffmann trace_qxl_surfaces_dirty(qxl->id, offset, size); 19491331eab2SGerd Hoffmann qxl_set_dirty(qxl->guest_slots[slot].mr, 1950e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset, 1951e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset + size); 19521331eab2SGerd Hoffmann } 19531331eab2SGerd Hoffmann 1954e25139b3SYonit Halperin static void qxl_dirty_surfaces(PCIQXLDevice *qxl) 1955e25139b3SYonit Halperin { 1956e25139b3SYonit Halperin int i; 1957e25139b3SYonit Halperin 19582aa9e85cSYonit Halperin if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { 1959e25139b3SYonit Halperin return; 1960e25139b3SYonit Halperin } 1961e25139b3SYonit Halperin 1962e25139b3SYonit Halperin /* dirty the primary surface */ 19631331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, qxl->guest_primary.surface.mem, 19641331eab2SGerd Hoffmann qxl->guest_primary.surface.height, 19651331eab2SGerd Hoffmann qxl->guest_primary.surface.stride); 1966e25139b3SYonit Halperin 1967e25139b3SYonit Halperin /* dirty the off-screen surfaces */ 1968ddd8fdc7SGerd Hoffmann for (i = 0; i < qxl->ssd.num_surfaces; i++) { 1969e25139b3SYonit Halperin QXLSurfaceCmd *cmd; 1970e25139b3SYonit Halperin 1971e25139b3SYonit Halperin if (qxl->guest_surfaces.cmds[i] == 0) { 1972e25139b3SYonit Halperin continue; 1973e25139b3SYonit Halperin } 1974e25139b3SYonit Halperin 1975e25139b3SYonit Halperin cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], 1976e25139b3SYonit Halperin MEMSLOT_GROUP_GUEST); 1977fae2afb1SAlon Levy assert(cmd); 1978e25139b3SYonit Halperin assert(cmd->type == QXL_SURFACE_CMD_CREATE); 19791331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, cmd->u.surface_create.data, 19801331eab2SGerd Hoffmann cmd->u.surface_create.height, 19811331eab2SGerd Hoffmann cmd->u.surface_create.stride); 1982e25139b3SYonit Halperin } 1983e25139b3SYonit Halperin } 1984e25139b3SYonit Halperin 19851dfb4dd9SLuiz Capitulino static void qxl_vm_change_state_handler(void *opaque, int running, 19861dfb4dd9SLuiz Capitulino RunState state) 1987a19cbfb3SGerd Hoffmann { 1988a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1989a19cbfb3SGerd Hoffmann 1990efbf2950SYonit Halperin if (running) { 1991efbf2950SYonit Halperin /* 1992efbf2950SYonit Halperin * if qxl_send_events was called from spice server context before 199340010aeaSYonit Halperin * migration ended, qxl_update_irq for these events might not have been 1994efbf2950SYonit Halperin * called 1995efbf2950SYonit Halperin */ 199640010aeaSYonit Halperin qxl_update_irq(qxl); 1997e25139b3SYonit Halperin } else { 1998e25139b3SYonit Halperin /* make sure surfaces are saved before migration */ 1999e25139b3SYonit Halperin qxl_dirty_surfaces(qxl); 2000a19cbfb3SGerd Hoffmann } 2001a19cbfb3SGerd Hoffmann } 2002a19cbfb3SGerd Hoffmann 2003a19cbfb3SGerd Hoffmann /* display change listener */ 2004a19cbfb3SGerd Hoffmann 20057c20b4a3SGerd Hoffmann static void display_update(DisplayChangeListener *dcl, 20067c20b4a3SGerd Hoffmann int x, int y, int w, int h) 2007a19cbfb3SGerd Hoffmann { 2008c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2009c6c06853SGerd Hoffmann 2010c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2011c6c06853SGerd Hoffmann qemu_spice_display_update(&qxl->ssd, x, y, w, h); 2012a19cbfb3SGerd Hoffmann } 2013a19cbfb3SGerd Hoffmann } 2014a19cbfb3SGerd Hoffmann 2015c12aeb86SGerd Hoffmann static void display_switch(DisplayChangeListener *dcl, 2016c12aeb86SGerd Hoffmann struct DisplaySurface *surface) 2017a19cbfb3SGerd Hoffmann { 2018c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2019c6c06853SGerd Hoffmann 202071874c17SGerd Hoffmann qxl->ssd.ds = surface; 2021c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2022c12aeb86SGerd Hoffmann qemu_spice_display_switch(&qxl->ssd, surface); 2023a19cbfb3SGerd Hoffmann } 2024a19cbfb3SGerd Hoffmann } 2025a19cbfb3SGerd Hoffmann 2026bc2ed970SGerd Hoffmann static void display_refresh(DisplayChangeListener *dcl) 2027a19cbfb3SGerd Hoffmann { 2028c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2029c6c06853SGerd Hoffmann 2030c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2031c6c06853SGerd Hoffmann qemu_spice_display_refresh(&qxl->ssd); 2032a19cbfb3SGerd Hoffmann } 2033a19cbfb3SGerd Hoffmann } 2034a19cbfb3SGerd Hoffmann 20357c20b4a3SGerd Hoffmann static DisplayChangeListenerOps display_listener_ops = { 20367c20b4a3SGerd Hoffmann .dpy_name = "spice/qxl", 2037a93a4a22SGerd Hoffmann .dpy_gfx_update = display_update, 2038c12aeb86SGerd Hoffmann .dpy_gfx_switch = display_switch, 2039a19cbfb3SGerd Hoffmann .dpy_refresh = display_refresh, 2040a19cbfb3SGerd Hoffmann }; 2041a19cbfb3SGerd Hoffmann 204213d1fd44SAlon Levy static void qxl_init_ramsize(PCIQXLDevice *qxl) 2043a974192cSGerd Hoffmann { 204413d1fd44SAlon Levy /* vga mode framebuffer / primary surface (bar 0, first part) */ 204513d1fd44SAlon Levy if (qxl->vgamem_size_mb < 8) { 204613d1fd44SAlon Levy qxl->vgamem_size_mb = 8; 204713d1fd44SAlon Levy } 2048876d5163SRadim Krčmář /* XXX: we round vgamem_size_mb up to a nearest power of two and it must be 2049876d5163SRadim Krčmář * less than vga_common_init()'s maximum on qxl->vga.vram_size (512 now). 2050876d5163SRadim Krčmář */ 2051876d5163SRadim Krčmář if (qxl->vgamem_size_mb > 256) { 2052876d5163SRadim Krčmář qxl->vgamem_size_mb = 256; 2053876d5163SRadim Krčmář } 2054f0353b0dSPhilippe Mathieu-Daudé qxl->vgamem_size = qxl->vgamem_size_mb * MiB; 205513d1fd44SAlon Levy 205613d1fd44SAlon Levy /* vga ram (bar 0, total) */ 2057017438eeSGerd Hoffmann if (qxl->ram_size_mb != -1) { 2058f0353b0dSPhilippe Mathieu-Daudé qxl->vga.vram_size = qxl->ram_size_mb * MiB; 2059017438eeSGerd Hoffmann } 206013d1fd44SAlon Levy if (qxl->vga.vram_size < qxl->vgamem_size * 2) { 206113d1fd44SAlon Levy qxl->vga.vram_size = qxl->vgamem_size * 2; 2062a974192cSGerd Hoffmann } 2063a974192cSGerd Hoffmann 20646f2b175aSGerd Hoffmann /* vram32 (surfaces, 32bit, bar 1) */ 20656f2b175aSGerd Hoffmann if (qxl->vram32_size_mb != -1) { 2066f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size = qxl->vram32_size_mb * MiB; 20676f2b175aSGerd Hoffmann } 20686f2b175aSGerd Hoffmann if (qxl->vram32_size < 4096) { 20696f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20706f2b175aSGerd Hoffmann } 20716f2b175aSGerd Hoffmann 20726f2b175aSGerd Hoffmann /* vram (surfaces, 64bit, bar 4+5) */ 2073017438eeSGerd Hoffmann if (qxl->vram_size_mb != -1) { 2074f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size = (uint64_t)qxl->vram_size_mb * MiB; 2075017438eeSGerd Hoffmann } 20766f2b175aSGerd Hoffmann if (qxl->vram_size < qxl->vram32_size) { 20776f2b175aSGerd Hoffmann qxl->vram_size = qxl->vram32_size; 2078a974192cSGerd Hoffmann } 2079a974192cSGerd Hoffmann 20806f2b175aSGerd Hoffmann if (qxl->revision == 1) { 20816f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20826f2b175aSGerd Hoffmann qxl->vram_size = 4096; 20836f2b175aSGerd Hoffmann } 2084bb7443f6SRadim Krčmář qxl->vgamem_size = pow2ceil(qxl->vgamem_size); 2085bb7443f6SRadim Krčmář qxl->vga.vram_size = pow2ceil(qxl->vga.vram_size); 2086bb7443f6SRadim Krčmář qxl->vram32_size = pow2ceil(qxl->vram32_size); 2087bb7443f6SRadim Krčmář qxl->vram_size = pow2ceil(qxl->vram_size); 2088a974192cSGerd Hoffmann } 2089a974192cSGerd Hoffmann 2090042a24dbSMarkus Armbruster static void qxl_realize_common(PCIQXLDevice *qxl, Error **errp) 2091a19cbfb3SGerd Hoffmann { 2092a19cbfb3SGerd Hoffmann uint8_t* config = qxl->pci.config; 2093a19cbfb3SGerd Hoffmann uint32_t pci_device_rev; 2094a19cbfb3SGerd Hoffmann uint32_t io_size; 2095a19cbfb3SGerd Hoffmann 209647025a01SPaolo Bonzini qemu_spice_display_init_common(&qxl->ssd); 2097a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_UNDEFINED; 2098a19cbfb3SGerd Hoffmann qxl->num_memslots = NUM_MEMSLOTS; 209914898cf6SGerd Hoffmann qemu_mutex_init(&qxl->track_lock); 21005ff4e36cSAlon Levy qemu_mutex_init(&qxl->async_lock); 21015ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 2102087e6a42SAlon Levy qxl->guest_bug = 0; 2103a19cbfb3SGerd Hoffmann 2104a19cbfb3SGerd Hoffmann switch (qxl->revision) { 2105a19cbfb3SGerd Hoffmann case 1: /* spice 0.4 -- qxl-1 */ 2106a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V04; 21073f6297b9SUri Lublin io_size = 8; 2108a19cbfb3SGerd Hoffmann break; 2109a19cbfb3SGerd Hoffmann case 2: /* spice 0.6 -- qxl-2 */ 2110a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V06; 21113f6297b9SUri Lublin io_size = 16; 2112a19cbfb3SGerd Hoffmann break; 21139197a7c8SGerd Hoffmann case 3: /* qxl-3 */ 2114020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V10; 2115020af1c4SAlon Levy io_size = 32; /* PCI region size must be pow2 */ 2116020af1c4SAlon Levy break; 2117020af1c4SAlon Levy case 4: /* qxl-4 */ 2118020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V12; 2119bb7443f6SRadim Krčmář io_size = pow2ceil(QXL_IO_RANGE_SIZE); 21209197a7c8SGerd Hoffmann break; 212136839d35SAlon Levy default: 2122042a24dbSMarkus Armbruster error_setg(errp, "Invalid revision %d for qxl device (max %d)", 212336839d35SAlon Levy qxl->revision, QXL_DEFAULT_REVISION); 2124042a24dbSMarkus Armbruster return; 2125a19cbfb3SGerd Hoffmann } 2126a19cbfb3SGerd Hoffmann 2127a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); 2128a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); 2129a19cbfb3SGerd Hoffmann 2130a19cbfb3SGerd Hoffmann qxl->rom_size = qxl_rom_size(); 2131ce66d778SPeter Maydell memory_region_init_ram(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom", 2132f8ed85acSMarkus Armbruster qxl->rom_size, &error_fatal); 2133a19cbfb3SGerd Hoffmann init_qxl_rom(qxl); 2134a19cbfb3SGerd Hoffmann init_qxl_ram(qxl); 2135a19cbfb3SGerd Hoffmann 2136ddd8fdc7SGerd Hoffmann qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces); 2137ce66d778SPeter Maydell memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram", 2138f8ed85acSMarkus Armbruster qxl->vram_size, &error_fatal); 21393eadad55SPaolo Bonzini memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32", 21403eadad55SPaolo Bonzini &qxl->vram_bar, 0, qxl->vram32_size); 2141a19cbfb3SGerd Hoffmann 21423eadad55SPaolo Bonzini memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl, 2143b1950430SAvi Kivity "qxl-ioports", io_size); 214460e94e43SGerd Hoffmann if (qxl->have_vga) { 2145b1950430SAvi Kivity vga_dirty_log_start(&qxl->vga); 2146b1950430SAvi Kivity } 2147bd8f2f5dSJan Kiszka memory_region_set_flush_coalesced(&qxl->io_bar); 2148a19cbfb3SGerd Hoffmann 2149a19cbfb3SGerd Hoffmann 2150e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, 2151b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); 2152a19cbfb3SGerd Hoffmann 2153e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, 2154b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); 2155b1950430SAvi Kivity 2156e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, 2157b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); 2158b1950430SAvi Kivity 2159e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, 21606f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); 21616f2b175aSGerd Hoffmann 21626f2b175aSGerd Hoffmann if (qxl->vram32_size < qxl->vram_size) { 21636f2b175aSGerd Hoffmann /* 21646f2b175aSGerd Hoffmann * Make the 64bit vram bar show up only in case it is 21656f2b175aSGerd Hoffmann * configured to be larger than the 32bit vram bar. 21666f2b175aSGerd Hoffmann */ 21676f2b175aSGerd Hoffmann pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, 21686f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY | 21696f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_TYPE_64 | 21706f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, 21716f2b175aSGerd Hoffmann &qxl->vram_bar); 21726f2b175aSGerd Hoffmann } 21736f2b175aSGerd Hoffmann 21746f2b175aSGerd Hoffmann /* print pci bar details */ 2175f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "ram/%s: %" PRId64 " MB [region 0]\n", 217660e94e43SGerd Hoffmann qxl->have_vga ? "pri" : "sec", qxl->vga.vram_size / MiB); 2177f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/32: %" PRIx64 " MB [region 1]\n", 2178f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size / MiB); 2179f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/64: %" PRIx64 " MB %s\n", 2180f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size / MiB, 21816f2b175aSGerd Hoffmann qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); 2182a19cbfb3SGerd Hoffmann 2183a19cbfb3SGerd Hoffmann qxl->ssd.qxl.base.sif = &qxl_interface.base; 21849fa03286SGerd Hoffmann if (qemu_spice_add_display_interface(&qxl->ssd.qxl, qxl->vga.con) != 0) { 2185042a24dbSMarkus Armbruster error_setg(errp, "qxl interface %d.%d not supported by spice-server", 2186e25a0651SAlon Levy SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR); 2187042a24dbSMarkus Armbruster return; 2188e25a0651SAlon Levy } 2189be812c0aSLukáš Hrázký 2190be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000e02 /* release 0.14.2 */ 2191be812c0aSLukáš Hrázký char device_address[256] = ""; 2192be812c0aSLukáš Hrázký if (qemu_spice_fill_device_address(qxl->vga.con, device_address, 256)) { 2193be812c0aSLukáš Hrázký spice_qxl_set_device_info(&qxl->ssd.qxl, 2194be812c0aSLukáš Hrázký device_address, 2195be812c0aSLukáš Hrázký 0, 2196be812c0aSLukáš Hrázký qxl->max_outputs); 2197be812c0aSLukáš Hrázký } 2198be812c0aSLukáš Hrázký #endif 2199be812c0aSLukáš Hrázký 2200a19cbfb3SGerd Hoffmann qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); 2201a19cbfb3SGerd Hoffmann 22024a46c99cSGerd Hoffmann qxl->update_irq = qemu_bh_new(qxl_update_irq_bh, qxl); 2203a19cbfb3SGerd Hoffmann qxl_reset_state(qxl); 2204a19cbfb3SGerd Hoffmann 220581fb6f15SAlon Levy qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl); 22060b2824e5SGerd Hoffmann qxl->ssd.cursor_bh = qemu_bh_new(qemu_spice_cursor_refresh_bh, &qxl->ssd); 2207a19cbfb3SGerd Hoffmann } 2208a19cbfb3SGerd Hoffmann 2209042a24dbSMarkus Armbruster static void qxl_realize_primary(PCIDevice *dev, Error **errp) 2210a19cbfb3SGerd Hoffmann { 2211c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2212a19cbfb3SGerd Hoffmann VGACommonState *vga = &qxl->vga; 2213042a24dbSMarkus Armbruster Error *local_err = NULL; 2214a19cbfb3SGerd Hoffmann 221513d1fd44SAlon Levy qxl_init_ramsize(qxl); 221654a85d46SGerd Hoffmann vga->vbe_size = qxl->vgamem_size; 2217f0353b0dSPhilippe Mathieu-Daudé vga->vram_size_mb = qxl->vga.vram_size / MiB; 22181fcfdc43SGerd Hoffmann vga_common_init(vga, OBJECT(dev)); 2219712f0cc7SPaolo Bonzini vga_init(vga, OBJECT(dev), 2220712f0cc7SPaolo Bonzini pci_address_space(dev), pci_address_space_io(dev), false); 2221848696bfSKirill Batuzov portio_list_init(&qxl->vga_port_list, OBJECT(dev), qxl_vga_portio_list, 2222db10ca90SPaolo Bonzini vga, "vga"); 2223848696bfSKirill Batuzov portio_list_set_flush_coalesced(&qxl->vga_port_list); 2224848696bfSKirill Batuzov portio_list_add(&qxl->vga_port_list, pci_address_space_io(dev), 0x3b0); 222560e94e43SGerd Hoffmann qxl->have_vga = true; 2226a19cbfb3SGerd Hoffmann 22275643706aSGerd Hoffmann vga->con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 222860e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(vga->con); /* == channel_id */ 222960e94e43SGerd Hoffmann if (qxl->id != 0) { 223060e94e43SGerd Hoffmann error_setg(errp, "primary qxl-vga device must be console 0 " 223160e94e43SGerd Hoffmann "(first display device on the command line)"); 223260e94e43SGerd Hoffmann return; 223360e94e43SGerd Hoffmann } 2234a19cbfb3SGerd Hoffmann 2235042a24dbSMarkus Armbruster qxl_realize_common(qxl, &local_err); 2236042a24dbSMarkus Armbruster if (local_err) { 2237042a24dbSMarkus Armbruster error_propagate(errp, local_err); 2238042a24dbSMarkus Armbruster return; 2239bdd4df33SGerd Hoffmann } 2240bdd4df33SGerd Hoffmann 22417c20b4a3SGerd Hoffmann qxl->ssd.dcl.ops = &display_listener_ops; 2242284d1c6bSGerd Hoffmann qxl->ssd.dcl.con = vga->con; 22435209089fSGerd Hoffmann register_displaychangelistener(&qxl->ssd.dcl); 2244a19cbfb3SGerd Hoffmann } 2245a19cbfb3SGerd Hoffmann 2246042a24dbSMarkus Armbruster static void qxl_realize_secondary(PCIDevice *dev, Error **errp) 2247a19cbfb3SGerd Hoffmann { 2248c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2249a19cbfb3SGerd Hoffmann 225013d1fd44SAlon Levy qxl_init_ramsize(qxl); 2251ce66d778SPeter Maydell memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram", 2252f8ed85acSMarkus Armbruster qxl->vga.vram_size, &error_fatal); 2253b1950430SAvi Kivity qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); 22545643706aSGerd Hoffmann qxl->vga.con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 225560e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(qxl->vga.con); /* == channel_id */ 2256a19cbfb3SGerd Hoffmann 2257042a24dbSMarkus Armbruster qxl_realize_common(qxl, errp); 2258a19cbfb3SGerd Hoffmann } 2259a19cbfb3SGerd Hoffmann 226044b1ff31SDr. David Alan Gilbert static int qxl_pre_save(void *opaque) 2261a19cbfb3SGerd Hoffmann { 2262a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2263a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2264a19cbfb3SGerd Hoffmann 2265c480bb7dSAlon Levy trace_qxl_pre_save(d->id); 2266a19cbfb3SGerd Hoffmann if (d->last_release == NULL) { 2267a19cbfb3SGerd Hoffmann d->last_release_offset = 0; 2268a19cbfb3SGerd Hoffmann } else { 2269a19cbfb3SGerd Hoffmann d->last_release_offset = (uint8_t *)d->last_release - ram_start; 2270a19cbfb3SGerd Hoffmann } 2271a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 227244b1ff31SDr. David Alan Gilbert 227344b1ff31SDr. David Alan Gilbert return 0; 2274a19cbfb3SGerd Hoffmann } 2275a19cbfb3SGerd Hoffmann 2276a19cbfb3SGerd Hoffmann static int qxl_pre_load(void *opaque) 2277a19cbfb3SGerd Hoffmann { 2278a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2279a19cbfb3SGerd Hoffmann 2280c480bb7dSAlon Levy trace_qxl_pre_load(d->id); 2281a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 1); 2282a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(d); 2283a19cbfb3SGerd Hoffmann return 0; 2284a19cbfb3SGerd Hoffmann } 2285a19cbfb3SGerd Hoffmann 228654825d2eSAlon Levy static void qxl_create_memslots(PCIQXLDevice *d) 228754825d2eSAlon Levy { 228854825d2eSAlon Levy int i; 228954825d2eSAlon Levy 229054825d2eSAlon Levy for (i = 0; i < NUM_MEMSLOTS; i++) { 229154825d2eSAlon Levy if (!d->guest_slots[i].active) { 229254825d2eSAlon Levy continue; 229354825d2eSAlon Levy } 229454825d2eSAlon Levy qxl_add_memslot(d, i, 0, QXL_SYNC); 229554825d2eSAlon Levy } 229654825d2eSAlon Levy } 229754825d2eSAlon Levy 2298a19cbfb3SGerd Hoffmann static int qxl_post_load(void *opaque, int version) 2299a19cbfb3SGerd Hoffmann { 2300a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2301a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2302a19cbfb3SGerd Hoffmann QXLCommandExt *cmds; 230354825d2eSAlon Levy int in, out, newmode; 2304a19cbfb3SGerd Hoffmann 2305a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 2306a19cbfb3SGerd Hoffmann if (d->last_release_offset == 0) { 2307a19cbfb3SGerd Hoffmann d->last_release = NULL; 2308a19cbfb3SGerd Hoffmann } else { 2309a19cbfb3SGerd Hoffmann d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); 2310a19cbfb3SGerd Hoffmann } 2311a19cbfb3SGerd Hoffmann 2312a19cbfb3SGerd Hoffmann d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); 2313a19cbfb3SGerd Hoffmann 2314c480bb7dSAlon Levy trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); 2315a19cbfb3SGerd Hoffmann newmode = d->mode; 2316a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 231754825d2eSAlon Levy 2318a19cbfb3SGerd Hoffmann switch (newmode) { 2319a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 2320fa98efe9SYonit Halperin qxl_create_memslots(d); 2321a19cbfb3SGerd Hoffmann break; 2322a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 232354825d2eSAlon Levy qxl_create_memslots(d); 2324a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 2325a19cbfb3SGerd Hoffmann break; 2326a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 232754825d2eSAlon Levy qxl_create_memslots(d); 23285ff4e36cSAlon Levy qxl_create_guest_primary(d, 1, QXL_SYNC); 2329a19cbfb3SGerd Hoffmann 2330a19cbfb3SGerd Hoffmann /* replay surface-create and cursor-set commands */ 23319de68637SMarkus Armbruster cmds = g_new0(QXLCommandExt, d->ssd.num_surfaces + 1); 2332ddd8fdc7SGerd Hoffmann for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) { 2333a19cbfb3SGerd Hoffmann if (d->guest_surfaces.cmds[in] == 0) { 2334a19cbfb3SGerd Hoffmann continue; 2335a19cbfb3SGerd Hoffmann } 2336a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_surfaces.cmds[in]; 2337a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_SURFACE; 2338a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2339a19cbfb3SGerd Hoffmann out++; 2340a19cbfb3SGerd Hoffmann } 234130f6da66SYonit Halperin if (d->guest_cursor) { 2342a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_cursor; 2343a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_CURSOR; 2344a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2345a19cbfb3SGerd Hoffmann out++; 234630f6da66SYonit Halperin } 2347aee32bf3SGerd Hoffmann qxl_spice_loadvm_commands(d, cmds, out); 23487267c094SAnthony Liguori g_free(cmds); 2349020af1c4SAlon Levy if (d->guest_monitors_config) { 2350020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 1); 2351020af1c4SAlon Levy } 2352a19cbfb3SGerd Hoffmann break; 2353a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 235454825d2eSAlon Levy /* note: no need to call qxl_create_memslots, qxl_set_mode 235554825d2eSAlon Levy * creates the mem slot. */ 2356a19cbfb3SGerd Hoffmann qxl_set_mode(d, d->shadow_rom.mode, 1); 2357a19cbfb3SGerd Hoffmann break; 2358a19cbfb3SGerd Hoffmann } 2359a19cbfb3SGerd Hoffmann return 0; 2360a19cbfb3SGerd Hoffmann } 2361a19cbfb3SGerd Hoffmann 2362b67737a6SGerd Hoffmann #define QXL_SAVE_VERSION 21 2363a19cbfb3SGerd Hoffmann 2364020af1c4SAlon Levy static bool qxl_monitors_config_needed(void *opaque) 2365020af1c4SAlon Levy { 2366020af1c4SAlon Levy PCIQXLDevice *qxl = opaque; 2367020af1c4SAlon Levy 2368020af1c4SAlon Levy return qxl->guest_monitors_config != 0; 2369020af1c4SAlon Levy } 2370020af1c4SAlon Levy 2371020af1c4SAlon Levy 2372a19cbfb3SGerd Hoffmann static VMStateDescription qxl_memslot = { 2373a19cbfb3SGerd Hoffmann .name = "qxl-memslot", 2374a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2375a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2376a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2377a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_start, struct guest_slots), 2378a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_end, struct guest_slots), 2379a19cbfb3SGerd Hoffmann VMSTATE_UINT32(active, struct guest_slots), 2380a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2381a19cbfb3SGerd Hoffmann } 2382a19cbfb3SGerd Hoffmann }; 2383a19cbfb3SGerd Hoffmann 2384a19cbfb3SGerd Hoffmann static VMStateDescription qxl_surface = { 2385a19cbfb3SGerd Hoffmann .name = "qxl-surface", 2386a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2387a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2388a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2389a19cbfb3SGerd Hoffmann VMSTATE_UINT32(width, QXLSurfaceCreate), 2390a19cbfb3SGerd Hoffmann VMSTATE_UINT32(height, QXLSurfaceCreate), 2391a19cbfb3SGerd Hoffmann VMSTATE_INT32(stride, QXLSurfaceCreate), 2392a19cbfb3SGerd Hoffmann VMSTATE_UINT32(format, QXLSurfaceCreate), 2393a19cbfb3SGerd Hoffmann VMSTATE_UINT32(position, QXLSurfaceCreate), 2394a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), 2395a19cbfb3SGerd Hoffmann VMSTATE_UINT32(flags, QXLSurfaceCreate), 2396a19cbfb3SGerd Hoffmann VMSTATE_UINT32(type, QXLSurfaceCreate), 2397a19cbfb3SGerd Hoffmann VMSTATE_UINT64(mem, QXLSurfaceCreate), 2398a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2399a19cbfb3SGerd Hoffmann } 2400a19cbfb3SGerd Hoffmann }; 2401a19cbfb3SGerd Hoffmann 2402020af1c4SAlon Levy static VMStateDescription qxl_vmstate_monitors_config = { 2403020af1c4SAlon Levy .name = "qxl/monitors-config", 2404020af1c4SAlon Levy .version_id = 1, 2405020af1c4SAlon Levy .minimum_version_id = 1, 24065cd8cadaSJuan Quintela .needed = qxl_monitors_config_needed, 2407020af1c4SAlon Levy .fields = (VMStateField[]) { 2408020af1c4SAlon Levy VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice), 2409020af1c4SAlon Levy VMSTATE_END_OF_LIST() 2410020af1c4SAlon Levy }, 2411020af1c4SAlon Levy }; 2412020af1c4SAlon Levy 2413a19cbfb3SGerd Hoffmann static VMStateDescription qxl_vmstate = { 2414a19cbfb3SGerd Hoffmann .name = "qxl", 2415a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2416a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2417a19cbfb3SGerd Hoffmann .pre_save = qxl_pre_save, 2418a19cbfb3SGerd Hoffmann .pre_load = qxl_pre_load, 2419a19cbfb3SGerd Hoffmann .post_load = qxl_post_load, 2420a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2421a19cbfb3SGerd Hoffmann VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), 2422a19cbfb3SGerd Hoffmann VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), 2423a19cbfb3SGerd Hoffmann VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), 2424a19cbfb3SGerd Hoffmann VMSTATE_UINT32(num_free_res, PCIQXLDevice), 2425a19cbfb3SGerd Hoffmann VMSTATE_UINT32(last_release_offset, PCIQXLDevice), 2426a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mode, PCIQXLDevice), 2427a19cbfb3SGerd Hoffmann VMSTATE_UINT32(ssd.unique, PCIQXLDevice), 2428d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice, NULL), 2429b67737a6SGerd Hoffmann VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, 2430b67737a6SGerd Hoffmann qxl_memslot, struct guest_slots), 2431b67737a6SGerd Hoffmann VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, 2432b67737a6SGerd Hoffmann qxl_surface, QXLSurfaceCreate), 2433d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice, NULL), 2434ddd8fdc7SGerd Hoffmann VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice, 2435ddd8fdc7SGerd Hoffmann ssd.num_surfaces, 0, 2436b67737a6SGerd Hoffmann vmstate_info_uint64, uint64_t), 2437b67737a6SGerd Hoffmann VMSTATE_UINT64(guest_cursor, PCIQXLDevice), 2438a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2439a19cbfb3SGerd Hoffmann }, 24405cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 24415cd8cadaSJuan Quintela &qxl_vmstate_monitors_config, 24425cd8cadaSJuan Quintela NULL 2443020af1c4SAlon Levy } 2444a19cbfb3SGerd Hoffmann }; 2445a19cbfb3SGerd Hoffmann 244678e60ba5SGerd Hoffmann static Property qxl_properties[] = { 2447f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, 64 * MiB), 2448f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("vram_size", PCIQXLDevice, vram32_size, 64 * MiB), 244978e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, 245078e60ba5SGerd Hoffmann QXL_DEFAULT_REVISION), 245178e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), 245278e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), 245378e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), 2454017438eeSGerd Hoffmann DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), 245579ce3567SAlon Levy DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), 245679ce3567SAlon Levy DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), 24579e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16), 2458ddd8fdc7SGerd Hoffmann DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024), 2459567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 2460567161fdSFrediano Ziglio DEFINE_PROP_UINT16("max_outputs", PCIQXLDevice, max_outputs, 0), 2461567161fdSFrediano Ziglio #endif 24626f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("xres", PCIQXLDevice, xres, 0), 24636f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("yres", PCIQXLDevice, yres, 0), 24641fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIQXLDevice, vga.global_vmstate, false), 246578e60ba5SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 246678e60ba5SGerd Hoffmann }; 246778e60ba5SGerd Hoffmann 2468c69f6c7dSGonglei static void qxl_pci_class_init(ObjectClass *klass, void *data) 2469c69f6c7dSGonglei { 2470c69f6c7dSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 2471c69f6c7dSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 2472c69f6c7dSGonglei 2473c69f6c7dSGonglei k->vendor_id = REDHAT_PCI_VENDOR_ID; 2474c69f6c7dSGonglei k->device_id = QXL_DEVICE_ID_STABLE; 2475c69f6c7dSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 2476c69f6c7dSGonglei dc->reset = qxl_reset_handler; 2477c69f6c7dSGonglei dc->vmsd = &qxl_vmstate; 2478c69f6c7dSGonglei dc->props = qxl_properties; 2479c69f6c7dSGonglei } 2480c69f6c7dSGonglei 2481c69f6c7dSGonglei static const TypeInfo qxl_pci_type_info = { 2482c69f6c7dSGonglei .name = TYPE_PCI_QXL, 2483c69f6c7dSGonglei .parent = TYPE_PCI_DEVICE, 2484c69f6c7dSGonglei .instance_size = sizeof(PCIQXLDevice), 2485c69f6c7dSGonglei .abstract = true, 2486c69f6c7dSGonglei .class_init = qxl_pci_class_init, 2487fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 2488fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 2489fd3b02c8SEduardo Habkost { }, 2490fd3b02c8SEduardo Habkost }, 2491c69f6c7dSGonglei }; 2492c69f6c7dSGonglei 249340021f08SAnthony Liguori static void qxl_primary_class_init(ObjectClass *klass, void *data) 249440021f08SAnthony Liguori { 249539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 249640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 249740021f08SAnthony Liguori 2498042a24dbSMarkus Armbruster k->realize = qxl_realize_primary; 249940021f08SAnthony Liguori k->romfile = "vgabios-qxl.bin"; 250040021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 250139bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (primary, vga compatible)"; 25022897ae02SIgor Mammedov dc->hotpluggable = false; 250340021f08SAnthony Liguori } 250440021f08SAnthony Liguori 25058c43a6f0SAndreas Färber static const TypeInfo qxl_primary_info = { 250640021f08SAnthony Liguori .name = "qxl-vga", 2507c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 250840021f08SAnthony Liguori .class_init = qxl_primary_class_init, 2509a19cbfb3SGerd Hoffmann }; 2510a19cbfb3SGerd Hoffmann 251140021f08SAnthony Liguori static void qxl_secondary_class_init(ObjectClass *klass, void *data) 251240021f08SAnthony Liguori { 251339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 251440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 251540021f08SAnthony Liguori 2516042a24dbSMarkus Armbruster k->realize = qxl_realize_secondary; 251740021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_OTHER; 251839bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (secondary)"; 251940021f08SAnthony Liguori } 252040021f08SAnthony Liguori 25218c43a6f0SAndreas Färber static const TypeInfo qxl_secondary_info = { 252240021f08SAnthony Liguori .name = "qxl", 2523c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 252440021f08SAnthony Liguori .class_init = qxl_secondary_class_init, 2525a19cbfb3SGerd Hoffmann }; 2526a19cbfb3SGerd Hoffmann 252783f7d43aSAndreas Färber static void qxl_register_types(void) 2528a19cbfb3SGerd Hoffmann { 2529c69f6c7dSGonglei type_register_static(&qxl_pci_type_info); 253039bffca2SAnthony Liguori type_register_static(&qxl_primary_info); 253139bffca2SAnthony Liguori type_register_static(&qxl_secondary_info); 2532a19cbfb3SGerd Hoffmann } 2533a19cbfb3SGerd Hoffmann 253483f7d43aSAndreas Färber type_init(qxl_register_types) 2535