1a19cbfb3SGerd Hoffmann /* 2a19cbfb3SGerd Hoffmann * Copyright (C) 2010 Red Hat, Inc. 3a19cbfb3SGerd Hoffmann * 4a19cbfb3SGerd Hoffmann * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann 5a19cbfb3SGerd Hoffmann * maintained by Gerd Hoffmann <kraxel@redhat.com> 6a19cbfb3SGerd Hoffmann * 7a19cbfb3SGerd Hoffmann * This program is free software; you can redistribute it and/or 8a19cbfb3SGerd Hoffmann * modify it under the terms of the GNU General Public License as 9a19cbfb3SGerd Hoffmann * published by the Free Software Foundation; either version 2 or 10a19cbfb3SGerd Hoffmann * (at your option) version 3 of the License. 11a19cbfb3SGerd Hoffmann * 12a19cbfb3SGerd Hoffmann * This program is distributed in the hope that it will be useful, 13a19cbfb3SGerd Hoffmann * but WITHOUT ANY WARRANTY; without even the implied warranty of 14a19cbfb3SGerd Hoffmann * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15a19cbfb3SGerd Hoffmann * GNU General Public License for more details. 16a19cbfb3SGerd Hoffmann * 17a19cbfb3SGerd Hoffmann * You should have received a copy of the GNU General Public License 18a19cbfb3SGerd Hoffmann * along with this program; if not, see <http://www.gnu.org/licenses/>. 19a19cbfb3SGerd Hoffmann */ 20a19cbfb3SGerd Hoffmann 2147df5154SPeter Maydell #include "qemu/osdep.h" 22f0353b0dSPhilippe Mathieu-Daudé #include "qemu/units.h" 23a639ab04SAlon Levy #include <zlib.h> 24a639ab04SAlon Levy 25e688df6bSMarkus Armbruster #include "qapi/error.h" 26a19cbfb3SGerd Hoffmann #include "qemu-common.h" 271de7afc9SPaolo Bonzini #include "qemu/timer.h" 281de7afc9SPaolo Bonzini #include "qemu/queue.h" 295444e768SPaolo Bonzini #include "qemu/atomic.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 31795c40b8SJuan Quintela #include "migration/blocker.h" 32c480bb7dSAlon Levy #include "trace.h" 33a19cbfb3SGerd Hoffmann 3447b43a1fSPaolo Bonzini #include "qxl.h" 35a19cbfb3SGerd Hoffmann 360b81c478SAlon Levy /* 370b81c478SAlon Levy * NOTE: SPICE_RING_PROD_ITEM accesses memory on the pci bar and as 380b81c478SAlon Levy * such can be changed by the guest, so to avoid a guest trigerrable 390a530548SAlon Levy * abort we just qxl_set_guest_bug and set the return to NULL. Still 400b81c478SAlon Levy * it may happen as a result of emulator bug as well. 410b81c478SAlon Levy */ 42a19cbfb3SGerd Hoffmann #undef SPICE_RING_PROD_ITEM 430b81c478SAlon Levy #define SPICE_RING_PROD_ITEM(qxl, r, ret) { \ 44a19cbfb3SGerd Hoffmann uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \ 45bc5f92e5SMarkus Armbruster if (prod >= ARRAY_SIZE((r)->items)) { \ 460a530548SAlon Levy qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " \ 47bc5f92e5SMarkus Armbruster "%u >= %zu", prod, ARRAY_SIZE((r)->items)); \ 480b81c478SAlon Levy ret = NULL; \ 490b81c478SAlon Levy } else { \ 50bc5f92e5SMarkus Armbruster ret = &(r)->items[prod].el; \ 510b81c478SAlon Levy } \ 52a19cbfb3SGerd Hoffmann } 53a19cbfb3SGerd Hoffmann 54a19cbfb3SGerd Hoffmann #undef SPICE_RING_CONS_ITEM 550b81c478SAlon Levy #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \ 56a19cbfb3SGerd Hoffmann uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ 57bc5f92e5SMarkus Armbruster if (cons >= ARRAY_SIZE((r)->items)) { \ 580a530548SAlon Levy qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \ 59bc5f92e5SMarkus Armbruster "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \ 600b81c478SAlon Levy ret = NULL; \ 610b81c478SAlon Levy } else { \ 62bc5f92e5SMarkus Armbruster ret = &(r)->items[cons].el; \ 630b81c478SAlon Levy } \ 64a19cbfb3SGerd Hoffmann } 65a19cbfb3SGerd Hoffmann 66a19cbfb3SGerd Hoffmann #undef ALIGN 67a19cbfb3SGerd Hoffmann #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) 68a19cbfb3SGerd Hoffmann 69a19cbfb3SGerd Hoffmann #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" 70a19cbfb3SGerd Hoffmann 71a19cbfb3SGerd Hoffmann #define QXL_MODE(_x, _y, _b, _o) \ 72a19cbfb3SGerd Hoffmann { .x_res = _x, \ 73a19cbfb3SGerd Hoffmann .y_res = _y, \ 74a19cbfb3SGerd Hoffmann .bits = _b, \ 75a19cbfb3SGerd Hoffmann .stride = (_x) * (_b) / 8, \ 76a19cbfb3SGerd Hoffmann .x_mili = PIXEL_SIZE * (_x), \ 77a19cbfb3SGerd Hoffmann .y_mili = PIXEL_SIZE * (_y), \ 78a19cbfb3SGerd Hoffmann .orientation = _o, \ 79a19cbfb3SGerd Hoffmann } 80a19cbfb3SGerd Hoffmann 81a19cbfb3SGerd Hoffmann #define QXL_MODE_16_32(x_res, y_res, orientation) \ 82a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 16, orientation), \ 83a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 32, orientation) 84a19cbfb3SGerd Hoffmann 85a19cbfb3SGerd Hoffmann #define QXL_MODE_EX(x_res, y_res) \ 86a19cbfb3SGerd Hoffmann QXL_MODE_16_32(x_res, y_res, 0), \ 87038c1879SAlon Levy QXL_MODE_16_32(x_res, y_res, 1) 88a19cbfb3SGerd Hoffmann 89a19cbfb3SGerd Hoffmann static QXLMode qxl_modes[] = { 90a19cbfb3SGerd Hoffmann QXL_MODE_EX(640, 480), 91a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 480), 92a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 600), 93a19cbfb3SGerd Hoffmann QXL_MODE_EX(832, 624), 94a19cbfb3SGerd Hoffmann QXL_MODE_EX(960, 640), 95a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 600), 96a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 768), 97a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 864), 98a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 870), 99a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 720), 100a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 760), 101a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 768), 102a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 800), 103a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 960), 104a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 1024), 105a19cbfb3SGerd Hoffmann QXL_MODE_EX(1360, 768), 106a19cbfb3SGerd Hoffmann QXL_MODE_EX(1366, 768), 107a19cbfb3SGerd Hoffmann QXL_MODE_EX(1400, 1050), 108a19cbfb3SGerd Hoffmann QXL_MODE_EX(1440, 900), 109a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 900), 110a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 1200), 111a19cbfb3SGerd Hoffmann QXL_MODE_EX(1680, 1050), 112a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1080), 113a19cbfb3SGerd Hoffmann /* these modes need more than 8 MB video memory */ 114a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1200), 115a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1440), 1165c74fb27SGerd Hoffmann QXL_MODE_EX(2000, 2000), 117a19cbfb3SGerd Hoffmann QXL_MODE_EX(2048, 1536), 1185c74fb27SGerd Hoffmann QXL_MODE_EX(2048, 2048), 119a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1440), 120a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1600), 121a19cbfb3SGerd Hoffmann /* these modes need more than 16 MB video memory */ 122a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 2048), 123a19cbfb3SGerd Hoffmann QXL_MODE_EX(2800, 2100), 124a19cbfb3SGerd Hoffmann QXL_MODE_EX(3200, 2400), 12503d9825dSRadim Krčmář /* these modes need more than 32 MB video memory */ 126d4bcb199SGerd Hoffmann QXL_MODE_EX(3840, 2160), /* 4k mainstream */ 127d4bcb199SGerd Hoffmann QXL_MODE_EX(4096, 2160), /* 4k */ 12803d9825dSRadim Krčmář /* these modes need more than 64 MB video memory */ 129d4bcb199SGerd Hoffmann QXL_MODE_EX(7680, 4320), /* 8k mainstream */ 13003d9825dSRadim Krčmář /* these modes need more than 128 MB video memory */ 131d4bcb199SGerd Hoffmann QXL_MODE_EX(8192, 4320), /* 8k */ 132a19cbfb3SGerd Hoffmann }; 133a19cbfb3SGerd Hoffmann 134a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events); 1355ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); 136a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d); 137a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d); 138a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl); 139a19cbfb3SGerd Hoffmann 14015162335SGerd Hoffmann static void qxl_hw_update(void *opaque); 14115162335SGerd Hoffmann 1420a530548SAlon Levy void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) 1432bce0400SGerd Hoffmann { 144917ae08cSAlon Levy trace_qxl_set_guest_bug(qxl->id); 1452bce0400SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_ERROR); 146087e6a42SAlon Levy qxl->guest_bug = 1; 1472bce0400SGerd Hoffmann if (qxl->guestdebug) { 1487635392cSAlon Levy va_list ap; 1497635392cSAlon Levy va_start(ap, msg); 1507635392cSAlon Levy fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); 1517635392cSAlon Levy vfprintf(stderr, msg, ap); 1527635392cSAlon Levy fprintf(stderr, "\n"); 1537635392cSAlon Levy va_end(ap); 1542bce0400SGerd Hoffmann } 1552bce0400SGerd Hoffmann } 1562bce0400SGerd Hoffmann 157087e6a42SAlon Levy static void qxl_clear_guest_bug(PCIQXLDevice *qxl) 158087e6a42SAlon Levy { 159087e6a42SAlon Levy qxl->guest_bug = 0; 160087e6a42SAlon Levy } 161aee32bf3SGerd Hoffmann 162aee32bf3SGerd Hoffmann void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, 163aee32bf3SGerd Hoffmann struct QXLRect *area, struct QXLRect *dirty_rects, 164aee32bf3SGerd Hoffmann uint32_t num_dirty_rects, 1655ff4e36cSAlon Levy uint32_t clear_dirty_region, 1662e1a98c9SAlon Levy qxl_async_io async, struct QXLCookie *cookie) 167aee32bf3SGerd Hoffmann { 168c480bb7dSAlon Levy trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, 169c480bb7dSAlon Levy area->top, area->bottom); 170c480bb7dSAlon Levy trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, 171c480bb7dSAlon Levy clear_dirty_region); 1725ff4e36cSAlon Levy if (async == QXL_SYNC) { 17326defe81SMarc-André Lureau spice_qxl_update_area(&qxl->ssd.qxl, surface_id, area, 1745ff4e36cSAlon Levy dirty_rects, num_dirty_rects, clear_dirty_region); 1755ff4e36cSAlon Levy } else { 1762e1a98c9SAlon Levy assert(cookie != NULL); 1775ff4e36cSAlon Levy spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, 1785dba0d45SPeter Maydell clear_dirty_region, (uintptr_t)cookie); 1795ff4e36cSAlon Levy } 180aee32bf3SGerd Hoffmann } 181aee32bf3SGerd Hoffmann 1825ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, 1835ff4e36cSAlon Levy uint32_t id) 184aee32bf3SGerd Hoffmann { 185c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); 18614898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 18714898cf6SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 18814898cf6SGerd Hoffmann qxl->guest_surfaces.count--; 18914898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 190aee32bf3SGerd Hoffmann } 191aee32bf3SGerd Hoffmann 1925ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, 1935ff4e36cSAlon Levy qxl_async_io async) 1945ff4e36cSAlon Levy { 1952e1a98c9SAlon Levy QXLCookie *cookie; 1962e1a98c9SAlon Levy 197c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); 1985ff4e36cSAlon Levy if (async) { 1992e1a98c9SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2002e1a98c9SAlon Levy QXL_IO_DESTROY_SURFACE_ASYNC); 2012e1a98c9SAlon Levy cookie->u.surface_id = id; 2025dba0d45SPeter Maydell spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); 2035ff4e36cSAlon Levy } else { 20426defe81SMarc-André Lureau spice_qxl_destroy_surface_wait(&qxl->ssd.qxl, id); 205753b8b0dSUri Lublin qxl_spice_destroy_surface_wait_complete(qxl, id); 2065ff4e36cSAlon Levy } 2075ff4e36cSAlon Levy } 2085ff4e36cSAlon Levy 2093e16b9c5SAlon Levy static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) 2103e16b9c5SAlon Levy { 211c480bb7dSAlon Levy trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, 212c480bb7dSAlon Levy qxl->num_free_res); 2132e1a98c9SAlon Levy spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, 2145dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2152e1a98c9SAlon Levy QXL_IO_FLUSH_SURFACES_ASYNC)); 2163e16b9c5SAlon Levy } 2173e16b9c5SAlon Levy 218aee32bf3SGerd Hoffmann void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, 219aee32bf3SGerd Hoffmann uint32_t count) 220aee32bf3SGerd Hoffmann { 221c480bb7dSAlon Levy trace_qxl_spice_loadvm_commands(qxl->id, ext, count); 22226defe81SMarc-André Lureau spice_qxl_loadvm_commands(&qxl->ssd.qxl, ext, count); 223aee32bf3SGerd Hoffmann } 224aee32bf3SGerd Hoffmann 225aee32bf3SGerd Hoffmann void qxl_spice_oom(PCIQXLDevice *qxl) 226aee32bf3SGerd Hoffmann { 227c480bb7dSAlon Levy trace_qxl_spice_oom(qxl->id); 22826defe81SMarc-André Lureau spice_qxl_oom(&qxl->ssd.qxl); 229aee32bf3SGerd Hoffmann } 230aee32bf3SGerd Hoffmann 231aee32bf3SGerd Hoffmann void qxl_spice_reset_memslots(PCIQXLDevice *qxl) 232aee32bf3SGerd Hoffmann { 233c480bb7dSAlon Levy trace_qxl_spice_reset_memslots(qxl->id); 23426defe81SMarc-André Lureau spice_qxl_reset_memslots(&qxl->ssd.qxl); 235aee32bf3SGerd Hoffmann } 236aee32bf3SGerd Hoffmann 2375ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) 238aee32bf3SGerd Hoffmann { 239c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces_complete(qxl->id); 24014898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 241ddd8fdc7SGerd Hoffmann memset(qxl->guest_surfaces.cmds, 0, 2428bb9f51cSAlon Levy sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces); 24314898cf6SGerd Hoffmann qxl->guest_surfaces.count = 0; 24414898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 245aee32bf3SGerd Hoffmann } 246aee32bf3SGerd Hoffmann 2475ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) 2485ff4e36cSAlon Levy { 249c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces(qxl->id, async); 2505ff4e36cSAlon Levy if (async) { 2512e1a98c9SAlon Levy spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, 2525dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2532e1a98c9SAlon Levy QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); 2545ff4e36cSAlon Levy } else { 25526defe81SMarc-André Lureau spice_qxl_destroy_surfaces(&qxl->ssd.qxl); 2565ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 2575ff4e36cSAlon Levy } 2585ff4e36cSAlon Levy } 2595ff4e36cSAlon Levy 260020af1c4SAlon Levy static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay) 261020af1c4SAlon Levy { 262979f7ef8SGerd Hoffmann QXLMonitorsConfig *cfg; 263979f7ef8SGerd Hoffmann 264020af1c4SAlon Levy trace_qxl_spice_monitors_config(qxl->id); 265020af1c4SAlon Levy if (replay) { 266020af1c4SAlon Levy /* 267020af1c4SAlon Levy * don't use QXL_COOKIE_TYPE_IO: 268020af1c4SAlon Levy * - we are not running yet (post_load), we will assert 269020af1c4SAlon Levy * in send_events 270020af1c4SAlon Levy * - this is not a guest io, but a reply, so async_io isn't set. 271020af1c4SAlon Levy */ 272020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 273020af1c4SAlon Levy qxl->guest_monitors_config, 274020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 275020af1c4SAlon Levy (uintptr_t)qxl_cookie_new( 276020af1c4SAlon Levy QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG, 277020af1c4SAlon Levy 0)); 278020af1c4SAlon Levy } else { 279be812c0aSLukáš Hrázký /* >= release 0.12.6, < release 0.14.2 */ 280be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000c06 && SPICE_SERVER_VERSION < 0x000e02 281567161fdSFrediano Ziglio if (qxl->max_outputs) { 282a52b2cbfSFrediano Ziglio spice_qxl_set_max_monitors(&qxl->ssd.qxl, qxl->max_outputs); 283567161fdSFrediano Ziglio } 284567161fdSFrediano Ziglio #endif 285020af1c4SAlon Levy qxl->guest_monitors_config = qxl->ram->monitors_config; 286020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 287020af1c4SAlon Levy qxl->ram->monitors_config, 288020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 289020af1c4SAlon Levy (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 290020af1c4SAlon Levy QXL_IO_MONITORS_CONFIG_ASYNC)); 291020af1c4SAlon Levy } 292979f7ef8SGerd Hoffmann 293979f7ef8SGerd Hoffmann cfg = qxl_phys2virt(qxl, qxl->guest_monitors_config, MEMSLOT_GROUP_GUEST); 2942f99f80cSGerd Hoffmann if (cfg != NULL && cfg->count == 1) { 295979f7ef8SGerd Hoffmann qxl->guest_primary.resized = 1; 296979f7ef8SGerd Hoffmann qxl->guest_head0_width = cfg->heads[0].width; 297979f7ef8SGerd Hoffmann qxl->guest_head0_height = cfg->heads[0].height; 298979f7ef8SGerd Hoffmann } else { 299979f7ef8SGerd Hoffmann qxl->guest_head0_width = 0; 300979f7ef8SGerd Hoffmann qxl->guest_head0_height = 0; 301979f7ef8SGerd Hoffmann } 302020af1c4SAlon Levy } 303020af1c4SAlon Levy 304aee32bf3SGerd Hoffmann void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) 305aee32bf3SGerd Hoffmann { 306c480bb7dSAlon Levy trace_qxl_spice_reset_image_cache(qxl->id); 30726defe81SMarc-André Lureau spice_qxl_reset_image_cache(&qxl->ssd.qxl); 308aee32bf3SGerd Hoffmann } 309aee32bf3SGerd Hoffmann 310aee32bf3SGerd Hoffmann void qxl_spice_reset_cursor(PCIQXLDevice *qxl) 311aee32bf3SGerd Hoffmann { 312c480bb7dSAlon Levy trace_qxl_spice_reset_cursor(qxl->id); 31326defe81SMarc-André Lureau spice_qxl_reset_cursor(&qxl->ssd.qxl); 31430f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 31530f6da66SYonit Halperin qxl->guest_cursor = 0; 31630f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 317958c2bceSGerd Hoffmann if (qxl->ssd.cursor) { 318958c2bceSGerd Hoffmann cursor_put(qxl->ssd.cursor); 319958c2bceSGerd Hoffmann } 320958c2bceSGerd Hoffmann qxl->ssd.cursor = cursor_builtin_hidden(); 321aee32bf3SGerd Hoffmann } 322aee32bf3SGerd Hoffmann 3236f663d7bSGerd Hoffmann static uint32_t qxl_crc32(const uint8_t *p, unsigned len) 3246f663d7bSGerd Hoffmann { 3256f663d7bSGerd Hoffmann /* 3266f663d7bSGerd Hoffmann * zlib xors the seed with 0xffffffff, and xors the result 3276f663d7bSGerd Hoffmann * again with 0xffffffff; Both are not done with linux's crc32, 3286f663d7bSGerd Hoffmann * which we want to be compatible with, so undo that. 3296f663d7bSGerd Hoffmann */ 3306f663d7bSGerd Hoffmann return crc32(0xffffffff, p, len) ^ 0xffffffff; 3316f663d7bSGerd Hoffmann } 3326f663d7bSGerd Hoffmann 333a19cbfb3SGerd Hoffmann static ram_addr_t qxl_rom_size(void) 334a19cbfb3SGerd Hoffmann { 335df45892cSMichael S. Tsirkin #define QXL_REQUIRED_SZ (sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes)) 336df45892cSMichael S. Tsirkin #define QXL_ROM_SZ 8192 33713d1fd44SAlon Levy 338df45892cSMichael S. Tsirkin QEMU_BUILD_BUG_ON(QXL_REQUIRED_SZ > QXL_ROM_SZ); 339df45892cSMichael S. Tsirkin return QXL_ROM_SZ; 340a19cbfb3SGerd Hoffmann } 341a19cbfb3SGerd Hoffmann 342a19cbfb3SGerd Hoffmann static void init_qxl_rom(PCIQXLDevice *d) 343a19cbfb3SGerd Hoffmann { 344b1950430SAvi Kivity QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); 345a19cbfb3SGerd Hoffmann QXLModes *modes = (QXLModes *)(rom + 1); 346a19cbfb3SGerd Hoffmann uint32_t ram_header_size; 347a19cbfb3SGerd Hoffmann uint32_t surface0_area_size; 348a19cbfb3SGerd Hoffmann uint32_t num_pages; 34913d1fd44SAlon Levy uint32_t fb; 35013d1fd44SAlon Levy int i, n; 351a19cbfb3SGerd Hoffmann 352a19cbfb3SGerd Hoffmann memset(rom, 0, d->rom_size); 353a19cbfb3SGerd Hoffmann 354a19cbfb3SGerd Hoffmann rom->magic = cpu_to_le32(QXL_ROM_MAGIC); 355a19cbfb3SGerd Hoffmann rom->id = cpu_to_le32(d->id); 356a19cbfb3SGerd Hoffmann rom->log_level = cpu_to_le32(d->guestdebug); 357a19cbfb3SGerd Hoffmann rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); 358a19cbfb3SGerd Hoffmann 359a19cbfb3SGerd Hoffmann rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; 360a19cbfb3SGerd Hoffmann rom->slot_id_bits = MEMSLOT_SLOT_BITS; 361a19cbfb3SGerd Hoffmann rom->slots_start = 1; 362a19cbfb3SGerd Hoffmann rom->slots_end = NUM_MEMSLOTS - 1; 363ddd8fdc7SGerd Hoffmann rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces); 364a19cbfb3SGerd Hoffmann 36513d1fd44SAlon Levy for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) { 366a19cbfb3SGerd Hoffmann fb = qxl_modes[i].y_res * qxl_modes[i].stride; 36713d1fd44SAlon Levy if (fb > d->vgamem_size) { 36813d1fd44SAlon Levy continue; 369a19cbfb3SGerd Hoffmann } 37013d1fd44SAlon Levy modes->modes[n].id = cpu_to_le32(i); 37113d1fd44SAlon Levy modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res); 37213d1fd44SAlon Levy modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res); 37313d1fd44SAlon Levy modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits); 37413d1fd44SAlon Levy modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride); 37513d1fd44SAlon Levy modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili); 37613d1fd44SAlon Levy modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili); 37713d1fd44SAlon Levy modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation); 37813d1fd44SAlon Levy n++; 379a19cbfb3SGerd Hoffmann } 38013d1fd44SAlon Levy modes->n_modes = cpu_to_le32(n); 381a19cbfb3SGerd Hoffmann 382a19cbfb3SGerd Hoffmann ram_header_size = ALIGN(sizeof(QXLRam), 4096); 38313d1fd44SAlon Levy surface0_area_size = ALIGN(d->vgamem_size, 4096); 384a19cbfb3SGerd Hoffmann num_pages = d->vga.vram_size; 385a19cbfb3SGerd Hoffmann num_pages -= ram_header_size; 386a19cbfb3SGerd Hoffmann num_pages -= surface0_area_size; 3879efc2d8dSGerd Hoffmann num_pages = num_pages / QXL_PAGE_SIZE; 388a19cbfb3SGerd Hoffmann 389876d5163SRadim Krčmář assert(ram_header_size + surface0_area_size <= d->vga.vram_size); 390876d5163SRadim Krčmář 391a19cbfb3SGerd Hoffmann rom->draw_area_offset = cpu_to_le32(0); 392a19cbfb3SGerd Hoffmann rom->surface0_area_size = cpu_to_le32(surface0_area_size); 393a19cbfb3SGerd Hoffmann rom->pages_offset = cpu_to_le32(surface0_area_size); 394a19cbfb3SGerd Hoffmann rom->num_pages = cpu_to_le32(num_pages); 395a19cbfb3SGerd Hoffmann rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); 396a19cbfb3SGerd Hoffmann 3976f663d7bSGerd Hoffmann if (d->xres && d->yres) { 3986f663d7bSGerd Hoffmann /* needs linux kernel 4.12+ to work */ 3996f663d7bSGerd Hoffmann rom->client_monitors_config.count = 1; 4006f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].left = 0; 4016f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].top = 0; 4026f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].right = cpu_to_le32(d->xres); 4036f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].bottom = cpu_to_le32(d->yres); 4046f663d7bSGerd Hoffmann rom->client_monitors_config_crc = qxl_crc32( 4056f663d7bSGerd Hoffmann (const uint8_t *)&rom->client_monitors_config, 4066f663d7bSGerd Hoffmann sizeof(rom->client_monitors_config)); 4076f663d7bSGerd Hoffmann } 4086f663d7bSGerd Hoffmann 409a19cbfb3SGerd Hoffmann d->shadow_rom = *rom; 410a19cbfb3SGerd Hoffmann d->rom = rom; 411a19cbfb3SGerd Hoffmann d->modes = modes; 412a19cbfb3SGerd Hoffmann } 413a19cbfb3SGerd Hoffmann 414a19cbfb3SGerd Hoffmann static void init_qxl_ram(PCIQXLDevice *d) 415a19cbfb3SGerd Hoffmann { 416a19cbfb3SGerd Hoffmann uint8_t *buf; 417a19cbfb3SGerd Hoffmann uint64_t *item; 418a19cbfb3SGerd Hoffmann 419a19cbfb3SGerd Hoffmann buf = d->vga.vram_ptr; 420a19cbfb3SGerd Hoffmann d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); 421a19cbfb3SGerd Hoffmann d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); 422a19cbfb3SGerd Hoffmann d->ram->int_pending = cpu_to_le32(0); 423a19cbfb3SGerd Hoffmann d->ram->int_mask = cpu_to_le32(0); 4249f0f352dSAlon Levy d->ram->update_surface = 0; 425329f97fcSAnthony PERARD d->ram->monitors_config = 0; 426a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cmd_ring); 427a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cursor_ring); 428a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->release_ring); 4290b81c478SAlon Levy SPICE_RING_PROD_ITEM(d, &d->ram->release_ring, item); 4300b81c478SAlon Levy assert(item); 431a19cbfb3SGerd Hoffmann *item = 0; 432a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 433a19cbfb3SGerd Hoffmann } 434a19cbfb3SGerd Hoffmann 435a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 436b1950430SAvi Kivity static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) 437a19cbfb3SGerd Hoffmann { 438fd4aa979SBlue Swirl memory_region_set_dirty(mr, addr, end - addr); 439a19cbfb3SGerd Hoffmann } 440a19cbfb3SGerd Hoffmann 441a19cbfb3SGerd Hoffmann static void qxl_rom_set_dirty(PCIQXLDevice *qxl) 442a19cbfb3SGerd Hoffmann { 443b1950430SAvi Kivity qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); 444a19cbfb3SGerd Hoffmann } 445a19cbfb3SGerd Hoffmann 446a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 447a19cbfb3SGerd Hoffmann static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) 448a19cbfb3SGerd Hoffmann { 449a19cbfb3SGerd Hoffmann void *base = qxl->vga.vram_ptr; 450a19cbfb3SGerd Hoffmann intptr_t offset; 451a19cbfb3SGerd Hoffmann 452a19cbfb3SGerd Hoffmann offset = ptr - base; 453a19cbfb3SGerd Hoffmann assert(offset < qxl->vga.vram_size); 454b0297b4aSGerd Hoffmann qxl_set_dirty(&qxl->vga.vram, offset, offset + 3); 455a19cbfb3SGerd Hoffmann } 456a19cbfb3SGerd Hoffmann 457a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 458a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl) 459a19cbfb3SGerd Hoffmann { 460b1950430SAvi Kivity ram_addr_t addr = qxl->shadow_rom.ram_header_offset; 461b1950430SAvi Kivity ram_addr_t end = qxl->vga.vram_size; 462b1950430SAvi Kivity qxl_set_dirty(&qxl->vga.vram, addr, end); 463a19cbfb3SGerd Hoffmann } 464a19cbfb3SGerd Hoffmann 465a19cbfb3SGerd Hoffmann /* 466a19cbfb3SGerd Hoffmann * keep track of some command state, for savevm/loadvm. 467a19cbfb3SGerd Hoffmann * called from spice server thread context only 468a19cbfb3SGerd Hoffmann */ 469fae2afb1SAlon Levy static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) 470a19cbfb3SGerd Hoffmann { 471a19cbfb3SGerd Hoffmann switch (le32_to_cpu(ext->cmd.type)) { 472a19cbfb3SGerd Hoffmann case QXL_CMD_SURFACE: 473a19cbfb3SGerd Hoffmann { 474a19cbfb3SGerd Hoffmann QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 475fae2afb1SAlon Levy 476fae2afb1SAlon Levy if (!cmd) { 477fae2afb1SAlon Levy return 1; 478fae2afb1SAlon Levy } 479a19cbfb3SGerd Hoffmann uint32_t id = le32_to_cpu(cmd->surface_id); 48047eddfbfSAlon Levy 481ddd8fdc7SGerd Hoffmann if (id >= qxl->ssd.num_surfaces) { 4820a530548SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id, 483ddd8fdc7SGerd Hoffmann qxl->ssd.num_surfaces); 48447eddfbfSAlon Levy return 1; 48547eddfbfSAlon Levy } 48648f4ba67SAlon Levy if (cmd->type == QXL_SURFACE_CMD_CREATE && 48748f4ba67SAlon Levy (cmd->u.surface_create.stride & 0x03) != 0) { 48848f4ba67SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n", 48948f4ba67SAlon Levy cmd->u.surface_create.stride); 49048f4ba67SAlon Levy return 1; 49148f4ba67SAlon Levy } 49214898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 493a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_CREATE) { 494a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = ext->cmd.data; 495a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count++; 496a19cbfb3SGerd Hoffmann if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) 497a19cbfb3SGerd Hoffmann qxl->guest_surfaces.max = qxl->guest_surfaces.count; 498a19cbfb3SGerd Hoffmann } 499a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_DESTROY) { 500a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 501a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count--; 502a19cbfb3SGerd Hoffmann } 50314898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 504a19cbfb3SGerd Hoffmann break; 505a19cbfb3SGerd Hoffmann } 506a19cbfb3SGerd Hoffmann case QXL_CMD_CURSOR: 507a19cbfb3SGerd Hoffmann { 508a19cbfb3SGerd Hoffmann QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 509fae2afb1SAlon Levy 510fae2afb1SAlon Levy if (!cmd) { 511fae2afb1SAlon Levy return 1; 512fae2afb1SAlon Levy } 513a19cbfb3SGerd Hoffmann if (cmd->type == QXL_CURSOR_SET) { 51430f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 515a19cbfb3SGerd Hoffmann qxl->guest_cursor = ext->cmd.data; 51630f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 517a19cbfb3SGerd Hoffmann } 518dbb5fb8dSGerd Hoffmann if (cmd->type == QXL_CURSOR_HIDE) { 519dbb5fb8dSGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 520dbb5fb8dSGerd Hoffmann qxl->guest_cursor = 0; 521dbb5fb8dSGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 522dbb5fb8dSGerd Hoffmann } 523a19cbfb3SGerd Hoffmann break; 524a19cbfb3SGerd Hoffmann } 525a19cbfb3SGerd Hoffmann } 526fae2afb1SAlon Levy return 0; 527a19cbfb3SGerd Hoffmann } 528a19cbfb3SGerd Hoffmann 529a19cbfb3SGerd Hoffmann /* spice display interface callbacks */ 530a19cbfb3SGerd Hoffmann 531a19cbfb3SGerd Hoffmann static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) 532a19cbfb3SGerd Hoffmann { 533a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 534a19cbfb3SGerd Hoffmann 535c480bb7dSAlon Levy trace_qxl_interface_attach_worker(qxl->id); 536a19cbfb3SGerd Hoffmann } 537a19cbfb3SGerd Hoffmann 538a19cbfb3SGerd Hoffmann static void interface_set_compression_level(QXLInstance *sin, int level) 539a19cbfb3SGerd Hoffmann { 540a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 541a19cbfb3SGerd Hoffmann 542c480bb7dSAlon Levy trace_qxl_interface_set_compression_level(qxl->id, level); 543a19cbfb3SGerd Hoffmann qxl->shadow_rom.compression_level = cpu_to_le32(level); 544a19cbfb3SGerd Hoffmann qxl->rom->compression_level = cpu_to_le32(level); 545a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 546a19cbfb3SGerd Hoffmann } 547a19cbfb3SGerd Hoffmann 548015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 549a19cbfb3SGerd Hoffmann static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time) 550a19cbfb3SGerd Hoffmann { 551a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 552a19cbfb3SGerd Hoffmann 553641381c1SGerd Hoffmann if (!qemu_spice_display_is_running(&qxl->ssd)) { 554641381c1SGerd Hoffmann return; 555641381c1SGerd Hoffmann } 556641381c1SGerd Hoffmann 557c480bb7dSAlon Levy trace_qxl_interface_set_mm_time(qxl->id, mm_time); 558a19cbfb3SGerd Hoffmann qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time); 559a19cbfb3SGerd Hoffmann qxl->rom->mm_clock = cpu_to_le32(mm_time); 560a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 561a19cbfb3SGerd Hoffmann } 562015e02f8SJohn Snow #endif 563a19cbfb3SGerd Hoffmann 564a19cbfb3SGerd Hoffmann static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) 565a19cbfb3SGerd Hoffmann { 566a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 567a19cbfb3SGerd Hoffmann 568c480bb7dSAlon Levy trace_qxl_interface_get_init_info(qxl->id); 569a19cbfb3SGerd Hoffmann info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; 570a19cbfb3SGerd Hoffmann info->memslot_id_bits = MEMSLOT_SLOT_BITS; 571a19cbfb3SGerd Hoffmann info->num_memslots = NUM_MEMSLOTS; 572a19cbfb3SGerd Hoffmann info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; 573a19cbfb3SGerd Hoffmann info->internal_groupslot_id = 0; 5749efc2d8dSGerd Hoffmann info->qxl_ram_size = 5759efc2d8dSGerd Hoffmann le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS; 576ddd8fdc7SGerd Hoffmann info->n_surfaces = qxl->ssd.num_surfaces; 577a19cbfb3SGerd Hoffmann } 578a19cbfb3SGerd Hoffmann 5795b77870cSAlon Levy static const char *qxl_mode_to_string(int mode) 5805b77870cSAlon Levy { 5815b77870cSAlon Levy switch (mode) { 5825b77870cSAlon Levy case QXL_MODE_COMPAT: 5835b77870cSAlon Levy return "compat"; 5845b77870cSAlon Levy case QXL_MODE_NATIVE: 5855b77870cSAlon Levy return "native"; 5865b77870cSAlon Levy case QXL_MODE_UNDEFINED: 5875b77870cSAlon Levy return "undefined"; 5885b77870cSAlon Levy case QXL_MODE_VGA: 5895b77870cSAlon Levy return "vga"; 5905b77870cSAlon Levy } 5915b77870cSAlon Levy return "INVALID"; 5925b77870cSAlon Levy } 5935b77870cSAlon Levy 5948b92e298SAlon Levy static const char *io_port_to_string(uint32_t io_port) 5958b92e298SAlon Levy { 5968b92e298SAlon Levy if (io_port >= QXL_IO_RANGE_SIZE) { 5978b92e298SAlon Levy return "out of range"; 5988b92e298SAlon Levy } 5998b92e298SAlon Levy static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { 6008b92e298SAlon Levy [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", 6018b92e298SAlon Levy [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", 6028b92e298SAlon Levy [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", 6038b92e298SAlon Levy [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", 6048b92e298SAlon Levy [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", 6058b92e298SAlon Levy [QXL_IO_RESET] = "QXL_IO_RESET", 6068b92e298SAlon Levy [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", 6078b92e298SAlon Levy [QXL_IO_LOG] = "QXL_IO_LOG", 6088b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", 6098b92e298SAlon Levy [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", 6108b92e298SAlon Levy [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", 6118b92e298SAlon Levy [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", 6128b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", 6138b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", 6148b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", 6158b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", 6168b92e298SAlon Levy [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", 6178b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", 6188b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", 6198b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", 6208b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", 6218b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] 6228b92e298SAlon Levy = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", 6238b92e298SAlon Levy [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", 6248b92e298SAlon Levy [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", 625020af1c4SAlon Levy [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC", 6268b92e298SAlon Levy }; 6278b92e298SAlon Levy return io_port_to_string[io_port]; 6288b92e298SAlon Levy } 6298b92e298SAlon Levy 630a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 631a19cbfb3SGerd Hoffmann static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) 632a19cbfb3SGerd Hoffmann { 633a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 634a19cbfb3SGerd Hoffmann SimpleSpiceUpdate *update; 635a19cbfb3SGerd Hoffmann QXLCommandRing *ring; 636a19cbfb3SGerd Hoffmann QXLCommand *cmd; 637e0c64d08SGerd Hoffmann int notify, ret; 638a19cbfb3SGerd Hoffmann 639c480bb7dSAlon Levy trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); 640c480bb7dSAlon Levy 641a19cbfb3SGerd Hoffmann switch (qxl->mode) { 642a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 643e0c64d08SGerd Hoffmann ret = false; 644e0c64d08SGerd Hoffmann qemu_mutex_lock(&qxl->ssd.lock); 645b1af98baSGerd Hoffmann update = QTAILQ_FIRST(&qxl->ssd.updates); 646b1af98baSGerd Hoffmann if (update != NULL) { 647b1af98baSGerd Hoffmann QTAILQ_REMOVE(&qxl->ssd.updates, update, next); 648a19cbfb3SGerd Hoffmann *ext = update->ext; 649e0c64d08SGerd Hoffmann ret = true; 650e0c64d08SGerd Hoffmann } 651e0c64d08SGerd Hoffmann qemu_mutex_unlock(&qxl->ssd.lock); 652212496c9SAlon Levy if (ret) { 653c480bb7dSAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 654a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "vga", ext); 655212496c9SAlon Levy } 656e0c64d08SGerd Hoffmann return ret; 657a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 658a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 659a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 660a19cbfb3SGerd Hoffmann ring = &qxl->ram->cmd_ring; 661087e6a42SAlon Levy if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) { 662a19cbfb3SGerd Hoffmann return false; 663a19cbfb3SGerd Hoffmann } 6640b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 6650b81c478SAlon Levy if (!cmd) { 6660b81c478SAlon Levy return false; 6670b81c478SAlon Levy } 668a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 669a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 670a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 671a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 672a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 673a19cbfb3SGerd Hoffmann if (notify) { 674a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); 675a19cbfb3SGerd Hoffmann } 676a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 677a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 678a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "cmd", ext); 67986dbcdd9SGerd Hoffmann { 68086dbcdd9SGerd Hoffmann /* 68186dbcdd9SGerd Hoffmann * Windows 8 drivers place qxl commands in the vram 68286dbcdd9SGerd Hoffmann * (instead of the ram) bar. We can't live migrate such a 68386dbcdd9SGerd Hoffmann * guest, so add a migration blocker in case we detect 68486dbcdd9SGerd Hoffmann * this, to avoid triggering the assert in pre_save(). 68586dbcdd9SGerd Hoffmann * 68686dbcdd9SGerd Hoffmann * https://cgit.freedesktop.org/spice/win32/qxl-wddm-dod/commit/?id=f6e099db39e7d0787f294d5fd0dce328b5210faa 68786dbcdd9SGerd Hoffmann */ 68886dbcdd9SGerd Hoffmann void *msg = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 68986dbcdd9SGerd Hoffmann if (msg != NULL && ( 69086dbcdd9SGerd Hoffmann msg < (void *)qxl->vga.vram_ptr || 69186dbcdd9SGerd Hoffmann msg > ((void *)qxl->vga.vram_ptr + qxl->vga.vram_size))) { 69286dbcdd9SGerd Hoffmann if (!qxl->migration_blocker) { 69386dbcdd9SGerd Hoffmann Error *local_err = NULL; 69486dbcdd9SGerd Hoffmann error_setg(&qxl->migration_blocker, 69586dbcdd9SGerd Hoffmann "qxl: guest bug: command not in ram bar"); 69686dbcdd9SGerd Hoffmann migrate_add_blocker(qxl->migration_blocker, &local_err); 69786dbcdd9SGerd Hoffmann if (local_err) { 69886dbcdd9SGerd Hoffmann error_report_err(local_err); 69986dbcdd9SGerd Hoffmann } 70086dbcdd9SGerd Hoffmann } 70186dbcdd9SGerd Hoffmann } 70286dbcdd9SGerd Hoffmann } 7030b81c478SAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 704a19cbfb3SGerd Hoffmann return true; 705a19cbfb3SGerd Hoffmann default: 706a19cbfb3SGerd Hoffmann return false; 707a19cbfb3SGerd Hoffmann } 708a19cbfb3SGerd Hoffmann } 709a19cbfb3SGerd Hoffmann 710a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 711a19cbfb3SGerd Hoffmann static int interface_req_cmd_notification(QXLInstance *sin) 712a19cbfb3SGerd Hoffmann { 713a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 714a19cbfb3SGerd Hoffmann int wait = 1; 715a19cbfb3SGerd Hoffmann 716c480bb7dSAlon Levy trace_qxl_ring_command_req_notification(qxl->id); 717a19cbfb3SGerd Hoffmann switch (qxl->mode) { 718a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 719a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 720a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 721a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); 722a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 723a19cbfb3SGerd Hoffmann break; 724a19cbfb3SGerd Hoffmann default: 725a19cbfb3SGerd Hoffmann /* nothing */ 726a19cbfb3SGerd Hoffmann break; 727a19cbfb3SGerd Hoffmann } 728a19cbfb3SGerd Hoffmann return wait; 729a19cbfb3SGerd Hoffmann } 730a19cbfb3SGerd Hoffmann 731a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 732a19cbfb3SGerd Hoffmann static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) 733a19cbfb3SGerd Hoffmann { 734a19cbfb3SGerd Hoffmann QXLReleaseRing *ring = &d->ram->release_ring; 735a19cbfb3SGerd Hoffmann uint64_t *item; 736a19cbfb3SGerd Hoffmann int notify; 737a19cbfb3SGerd Hoffmann 738a19cbfb3SGerd Hoffmann #define QXL_FREE_BUNCH_SIZE 32 739a19cbfb3SGerd Hoffmann 740a19cbfb3SGerd Hoffmann if (ring->prod - ring->cons + 1 == ring->num_items) { 741a19cbfb3SGerd Hoffmann /* ring full -- can't push */ 742a19cbfb3SGerd Hoffmann return; 743a19cbfb3SGerd Hoffmann } 744a19cbfb3SGerd Hoffmann if (!flush && d->oom_running) { 745a19cbfb3SGerd Hoffmann /* collect everything from oom handler before pushing */ 746a19cbfb3SGerd Hoffmann return; 747a19cbfb3SGerd Hoffmann } 748a19cbfb3SGerd Hoffmann if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { 749a19cbfb3SGerd Hoffmann /* collect a bit more before pushing */ 750a19cbfb3SGerd Hoffmann return; 751a19cbfb3SGerd Hoffmann } 752a19cbfb3SGerd Hoffmann 753a19cbfb3SGerd Hoffmann SPICE_RING_PUSH(ring, notify); 754c480bb7dSAlon Levy trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), 755c480bb7dSAlon Levy d->guest_surfaces.count, d->num_free_res, 756c480bb7dSAlon Levy d->last_release, notify ? "yes" : "no"); 757c480bb7dSAlon Levy trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, 758c480bb7dSAlon Levy ring->num_items, ring->prod, ring->cons); 759a19cbfb3SGerd Hoffmann if (notify) { 760a19cbfb3SGerd Hoffmann qxl_send_events(d, QXL_INTERRUPT_DISPLAY); 761a19cbfb3SGerd Hoffmann } 7620b81c478SAlon Levy SPICE_RING_PROD_ITEM(d, ring, item); 7630b81c478SAlon Levy if (!item) { 7640b81c478SAlon Levy return; 7650b81c478SAlon Levy } 766a19cbfb3SGerd Hoffmann *item = 0; 767a19cbfb3SGerd Hoffmann d->num_free_res = 0; 768a19cbfb3SGerd Hoffmann d->last_release = NULL; 769a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 770a19cbfb3SGerd Hoffmann } 771a19cbfb3SGerd Hoffmann 772a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 773a19cbfb3SGerd Hoffmann static void interface_release_resource(QXLInstance *sin, 774c9f88ce3SChih-Min Chao QXLReleaseInfoExt ext) 775a19cbfb3SGerd Hoffmann { 776a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 777a19cbfb3SGerd Hoffmann QXLReleaseRing *ring; 778a19cbfb3SGerd Hoffmann uint64_t *item, id; 779a19cbfb3SGerd Hoffmann 780*d52680fcSPrasad J Pandit if (!ext.info) { 781*d52680fcSPrasad J Pandit return; 782*d52680fcSPrasad J Pandit } 783a19cbfb3SGerd Hoffmann if (ext.group_id == MEMSLOT_GROUP_HOST) { 784a19cbfb3SGerd Hoffmann /* host group -> vga mode update request */ 785e8e23b7dSGerd Hoffmann QXLCommandExt *cmdext = (void *)(intptr_t)(ext.info->id); 7865643fc01SGerd Hoffmann SimpleSpiceUpdate *update; 7875643fc01SGerd Hoffmann g_assert(cmdext->cmd.type == QXL_CMD_DRAW); 7885643fc01SGerd Hoffmann update = container_of(cmdext, SimpleSpiceUpdate, ext); 7895643fc01SGerd Hoffmann qemu_spice_destroy_update(&qxl->ssd, update); 790a19cbfb3SGerd Hoffmann return; 791a19cbfb3SGerd Hoffmann } 792a19cbfb3SGerd Hoffmann 793a19cbfb3SGerd Hoffmann /* 794a19cbfb3SGerd Hoffmann * ext->info points into guest-visible memory 795a19cbfb3SGerd Hoffmann * pci bar 0, $command.release_info 796a19cbfb3SGerd Hoffmann */ 797a19cbfb3SGerd Hoffmann ring = &qxl->ram->release_ring; 7980b81c478SAlon Levy SPICE_RING_PROD_ITEM(qxl, ring, item); 7990b81c478SAlon Levy if (!item) { 8000b81c478SAlon Levy return; 8010b81c478SAlon Levy } 802a19cbfb3SGerd Hoffmann if (*item == 0) { 803a19cbfb3SGerd Hoffmann /* stick head into the ring */ 804a19cbfb3SGerd Hoffmann id = ext.info->id; 805a19cbfb3SGerd Hoffmann ext.info->next = 0; 806a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 807a19cbfb3SGerd Hoffmann *item = id; 808a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 809a19cbfb3SGerd Hoffmann } else { 810a19cbfb3SGerd Hoffmann /* append item to the list */ 811a19cbfb3SGerd Hoffmann qxl->last_release->next = ext.info->id; 812a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &qxl->last_release->next); 813a19cbfb3SGerd Hoffmann ext.info->next = 0; 814a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 815a19cbfb3SGerd Hoffmann } 816a19cbfb3SGerd Hoffmann qxl->last_release = ext.info; 817a19cbfb3SGerd Hoffmann qxl->num_free_res++; 818c480bb7dSAlon Levy trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); 819a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 0); 820a19cbfb3SGerd Hoffmann } 821a19cbfb3SGerd Hoffmann 822a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 823a19cbfb3SGerd Hoffmann static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) 824a19cbfb3SGerd Hoffmann { 825a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 826a19cbfb3SGerd Hoffmann QXLCursorRing *ring; 827a19cbfb3SGerd Hoffmann QXLCommand *cmd; 828a19cbfb3SGerd Hoffmann int notify; 829a19cbfb3SGerd Hoffmann 830c480bb7dSAlon Levy trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); 831c480bb7dSAlon Levy 832a19cbfb3SGerd Hoffmann switch (qxl->mode) { 833a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 834a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 835a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 836a19cbfb3SGerd Hoffmann ring = &qxl->ram->cursor_ring; 837a19cbfb3SGerd Hoffmann if (SPICE_RING_IS_EMPTY(ring)) { 838a19cbfb3SGerd Hoffmann return false; 839a19cbfb3SGerd Hoffmann } 8400b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 8410b81c478SAlon Levy if (!cmd) { 8420b81c478SAlon Levy return false; 8430b81c478SAlon Levy } 844a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 845a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 846a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 847a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 848a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 849a19cbfb3SGerd Hoffmann if (notify) { 850a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); 851a19cbfb3SGerd Hoffmann } 852a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 853a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 854a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "csr", ext); 85560e94e43SGerd Hoffmann if (qxl->have_vga) { 856a19cbfb3SGerd Hoffmann qxl_render_cursor(qxl, ext); 857a19cbfb3SGerd Hoffmann } 858c480bb7dSAlon Levy trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); 859a19cbfb3SGerd Hoffmann return true; 860a19cbfb3SGerd Hoffmann default: 861a19cbfb3SGerd Hoffmann return false; 862a19cbfb3SGerd Hoffmann } 863a19cbfb3SGerd Hoffmann } 864a19cbfb3SGerd Hoffmann 865a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 866a19cbfb3SGerd Hoffmann static int interface_req_cursor_notification(QXLInstance *sin) 867a19cbfb3SGerd Hoffmann { 868a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 869a19cbfb3SGerd Hoffmann int wait = 1; 870a19cbfb3SGerd Hoffmann 871c480bb7dSAlon Levy trace_qxl_ring_cursor_req_notification(qxl->id); 872a19cbfb3SGerd Hoffmann switch (qxl->mode) { 873a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 874a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 875a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 876a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); 877a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 878a19cbfb3SGerd Hoffmann break; 879a19cbfb3SGerd Hoffmann default: 880a19cbfb3SGerd Hoffmann /* nothing */ 881a19cbfb3SGerd Hoffmann break; 882a19cbfb3SGerd Hoffmann } 883a19cbfb3SGerd Hoffmann return wait; 884a19cbfb3SGerd Hoffmann } 885a19cbfb3SGerd Hoffmann 886a19cbfb3SGerd Hoffmann /* called from spice server thread context */ 887a19cbfb3SGerd Hoffmann static void interface_notify_update(QXLInstance *sin, uint32_t update_id) 888a19cbfb3SGerd Hoffmann { 889baeae407SAlon Levy /* 890baeae407SAlon Levy * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in 891baeae407SAlon Levy * use by xf86-video-qxl and is defined out in the qxl windows driver. 892baeae407SAlon Levy * Probably was at some earlier version that is prior to git start (2009), 893baeae407SAlon Levy * and is still guest trigerrable. 894baeae407SAlon Levy */ 895baeae407SAlon Levy fprintf(stderr, "%s: deprecated\n", __func__); 896a19cbfb3SGerd Hoffmann } 897a19cbfb3SGerd Hoffmann 898a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 899a19cbfb3SGerd Hoffmann static int interface_flush_resources(QXLInstance *sin) 900a19cbfb3SGerd Hoffmann { 901a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 902a19cbfb3SGerd Hoffmann int ret; 903a19cbfb3SGerd Hoffmann 904a19cbfb3SGerd Hoffmann ret = qxl->num_free_res; 905a19cbfb3SGerd Hoffmann if (ret) { 906a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 1); 907a19cbfb3SGerd Hoffmann } 908a19cbfb3SGerd Hoffmann return ret; 909a19cbfb3SGerd Hoffmann } 910a19cbfb3SGerd Hoffmann 9115ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *d); 9125ff4e36cSAlon Levy 9135ff4e36cSAlon Levy /* called from spice server thread context only */ 9142e1a98c9SAlon Levy static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) 9155ff4e36cSAlon Levy { 9165ff4e36cSAlon Levy uint32_t current_async; 9175ff4e36cSAlon Levy 9185ff4e36cSAlon Levy qemu_mutex_lock(&qxl->async_lock); 9195ff4e36cSAlon Levy current_async = qxl->current_async; 9205ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 9215ff4e36cSAlon Levy qemu_mutex_unlock(&qxl->async_lock); 9225ff4e36cSAlon Levy 923c480bb7dSAlon Levy trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); 9242e1a98c9SAlon Levy if (!cookie) { 9252e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); 9262e1a98c9SAlon Levy return; 9272e1a98c9SAlon Levy } 9282e1a98c9SAlon Levy if (cookie && current_async != cookie->io) { 9292e1a98c9SAlon Levy fprintf(stderr, 9302fce7edfSAlon Levy "qxl: %s: error: current_async = %d != %" 9312fce7edfSAlon Levy PRId64 " = cookie->io\n", __func__, current_async, cookie->io); 9322e1a98c9SAlon Levy } 9335ff4e36cSAlon Levy switch (current_async) { 93481fb6f15SAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 93581fb6f15SAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 93681fb6f15SAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 93781fb6f15SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 938020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 93981fb6f15SAlon Levy break; 9405ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 9415ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 9425ff4e36cSAlon Levy break; 9435ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 9445ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 9455ff4e36cSAlon Levy break; 9465ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 9472e1a98c9SAlon Levy qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); 9485ff4e36cSAlon Levy break; 94981fb6f15SAlon Levy default: 95081fb6f15SAlon Levy fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__, 95181fb6f15SAlon Levy current_async); 9525ff4e36cSAlon Levy } 9535ff4e36cSAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); 9545ff4e36cSAlon Levy } 9555ff4e36cSAlon Levy 9562e1a98c9SAlon Levy /* called from spice server thread context only */ 95781fb6f15SAlon Levy static void interface_update_area_complete(QXLInstance *sin, 95881fb6f15SAlon Levy uint32_t surface_id, 95981fb6f15SAlon Levy QXLRect *dirty, uint32_t num_updated_rects) 96081fb6f15SAlon Levy { 96181fb6f15SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 96281fb6f15SAlon Levy int i; 96381fb6f15SAlon Levy int qxl_i; 96481fb6f15SAlon Levy 96581fb6f15SAlon Levy qemu_mutex_lock(&qxl->ssd.lock); 9662f5ae772SGerd Hoffmann if (surface_id != 0 || !num_updated_rects || 9672f5ae772SGerd Hoffmann !qxl->render_update_cookie_num) { 96881fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 96981fb6f15SAlon Levy return; 97081fb6f15SAlon Levy } 971c480bb7dSAlon Levy trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, 972c480bb7dSAlon Levy dirty->right, dirty->top, dirty->bottom); 973c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); 97481fb6f15SAlon Levy if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { 97581fb6f15SAlon Levy /* 97681fb6f15SAlon Levy * overflow - treat this as a full update. Not expected to be common. 97781fb6f15SAlon Levy */ 978c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_overflow(qxl->id, 979c480bb7dSAlon Levy QXL_NUM_DIRTY_RECTS); 98081fb6f15SAlon Levy qxl->guest_primary.resized = 1; 98181fb6f15SAlon Levy } 98281fb6f15SAlon Levy if (qxl->guest_primary.resized) { 98381fb6f15SAlon Levy /* 98481fb6f15SAlon Levy * Don't bother copying or scheduling the bh since we will flip 98581fb6f15SAlon Levy * the whole area anyway on completion of the update_area async call 98681fb6f15SAlon Levy */ 98781fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 98881fb6f15SAlon Levy return; 98981fb6f15SAlon Levy } 99081fb6f15SAlon Levy qxl_i = qxl->num_dirty_rects; 99181fb6f15SAlon Levy for (i = 0; i < num_updated_rects; i++) { 99281fb6f15SAlon Levy qxl->dirty[qxl_i++] = dirty[i]; 99381fb6f15SAlon Levy } 99481fb6f15SAlon Levy qxl->num_dirty_rects += num_updated_rects; 995c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, 996c480bb7dSAlon Levy qxl->num_dirty_rects); 99781fb6f15SAlon Levy qemu_bh_schedule(qxl->update_area_bh); 99881fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 99981fb6f15SAlon Levy } 100081fb6f15SAlon Levy 100181fb6f15SAlon Levy /* called from spice server thread context only */ 10022e1a98c9SAlon Levy static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) 10032e1a98c9SAlon Levy { 10042e1a98c9SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 10055dba0d45SPeter Maydell QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; 10062e1a98c9SAlon Levy 10072e1a98c9SAlon Levy switch (cookie->type) { 10082e1a98c9SAlon Levy case QXL_COOKIE_TYPE_IO: 10092e1a98c9SAlon Levy interface_async_complete_io(qxl, cookie); 101081fb6f15SAlon Levy g_free(cookie); 101181fb6f15SAlon Levy break; 101281fb6f15SAlon Levy case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: 101381fb6f15SAlon Levy qxl_render_update_area_done(qxl, cookie); 10142e1a98c9SAlon Levy break; 1015020af1c4SAlon Levy case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG: 1016020af1c4SAlon Levy break; 10172e1a98c9SAlon Levy default: 10182e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", 10192e1a98c9SAlon Levy __func__, cookie->type); 10202e1a98c9SAlon Levy g_free(cookie); 10212e1a98c9SAlon Levy } 102281fb6f15SAlon Levy } 10232e1a98c9SAlon Levy 1024c10018d6SSøren Sandmann Pedersen /* called from spice server thread context only */ 1025c10018d6SSøren Sandmann Pedersen static void interface_set_client_capabilities(QXLInstance *sin, 1026c10018d6SSøren Sandmann Pedersen uint8_t client_present, 1027c10018d6SSøren Sandmann Pedersen uint8_t caps[58]) 1028c10018d6SSøren Sandmann Pedersen { 1029c10018d6SSøren Sandmann Pedersen PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1030c10018d6SSøren Sandmann Pedersen 1031e0ac6097SAlon Levy if (qxl->revision < 4) { 1032e0ac6097SAlon Levy trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id, 1033e0ac6097SAlon Levy qxl->revision); 1034e0ac6097SAlon Levy return; 1035e0ac6097SAlon Levy } 1036e0ac6097SAlon Levy 1037ab902981SHans de Goede if (runstate_check(RUN_STATE_INMIGRATE) || 1038ab902981SHans de Goede runstate_check(RUN_STATE_POSTMIGRATE)) { 1039ab902981SHans de Goede return; 1040ab902981SHans de Goede } 1041ab902981SHans de Goede 1042c10018d6SSøren Sandmann Pedersen qxl->shadow_rom.client_present = client_present; 104308688af0SMarkus Armbruster memcpy(qxl->shadow_rom.client_capabilities, caps, 104408688af0SMarkus Armbruster sizeof(qxl->shadow_rom.client_capabilities)); 1045c10018d6SSøren Sandmann Pedersen qxl->rom->client_present = client_present; 104608688af0SMarkus Armbruster memcpy(qxl->rom->client_capabilities, caps, 104708688af0SMarkus Armbruster sizeof(qxl->rom->client_capabilities)); 1048c10018d6SSøren Sandmann Pedersen qxl_rom_set_dirty(qxl); 1049c10018d6SSøren Sandmann Pedersen 1050c10018d6SSøren Sandmann Pedersen qxl_send_events(qxl, QXL_INTERRUPT_CLIENT); 1051c10018d6SSøren Sandmann Pedersen } 1052c10018d6SSøren Sandmann Pedersen 10536c756502SChristophe Fergeau static bool qxl_rom_monitors_config_changed(QXLRom *rom, 10546c756502SChristophe Fergeau VDAgentMonitorsConfig *monitors_config, 10556c756502SChristophe Fergeau unsigned int max_outputs) 10566c756502SChristophe Fergeau { 10576c756502SChristophe Fergeau int i; 10586c756502SChristophe Fergeau unsigned int monitors_count; 10596c756502SChristophe Fergeau 10606c756502SChristophe Fergeau monitors_count = MIN(monitors_config->num_of_monitors, max_outputs); 10616c756502SChristophe Fergeau 10626c756502SChristophe Fergeau if (rom->client_monitors_config.count != monitors_count) { 10636c756502SChristophe Fergeau return true; 10646c756502SChristophe Fergeau } 10656c756502SChristophe Fergeau 10666c756502SChristophe Fergeau for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 10676c756502SChristophe Fergeau VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 10686c756502SChristophe Fergeau QXLURect *rect = &rom->client_monitors_config.heads[i]; 10696c756502SChristophe Fergeau /* monitor->depth ignored */ 10706c756502SChristophe Fergeau if ((rect->left != monitor->x) || 10716c756502SChristophe Fergeau (rect->top != monitor->y) || 10726c756502SChristophe Fergeau (rect->right != monitor->x + monitor->width) || 10736c756502SChristophe Fergeau (rect->bottom != monitor->y + monitor->height)) { 10746c756502SChristophe Fergeau return true; 10756c756502SChristophe Fergeau } 10766c756502SChristophe Fergeau } 10776c756502SChristophe Fergeau 10786c756502SChristophe Fergeau return false; 10796c756502SChristophe Fergeau } 10806c756502SChristophe Fergeau 1081a639ab04SAlon Levy /* called from main context only */ 1082a639ab04SAlon Levy static int interface_client_monitors_config(QXLInstance *sin, 1083a639ab04SAlon Levy VDAgentMonitorsConfig *monitors_config) 1084a639ab04SAlon Levy { 1085a639ab04SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1086a639ab04SAlon Levy QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar); 1087a639ab04SAlon Levy int i; 1088567161fdSFrediano Ziglio unsigned max_outputs = ARRAY_SIZE(rom->client_monitors_config.heads); 10896c756502SChristophe Fergeau bool config_changed = false; 1090a639ab04SAlon Levy 1091e0ac6097SAlon Levy if (qxl->revision < 4) { 1092e0ac6097SAlon Levy trace_qxl_client_monitors_config_unsupported_by_device(qxl->id, 1093e0ac6097SAlon Levy qxl->revision); 1094e0ac6097SAlon Levy return 0; 1095e0ac6097SAlon Levy } 1096a639ab04SAlon Levy /* 1097a639ab04SAlon Levy * Older windows drivers set int_mask to 0 when their ISR is called, 1098a639ab04SAlon Levy * then later set it to ~0. So it doesn't relate to the actual interrupts 1099a639ab04SAlon Levy * handled. However, they are old, so clearly they don't support this 1100a639ab04SAlon Levy * interrupt 1101a639ab04SAlon Levy */ 1102a639ab04SAlon Levy if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 || 1103a639ab04SAlon Levy !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) { 1104a639ab04SAlon Levy trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id, 1105a639ab04SAlon Levy qxl->ram->int_mask, 1106a639ab04SAlon Levy monitors_config); 1107a639ab04SAlon Levy return 0; 1108a639ab04SAlon Levy } 1109a639ab04SAlon Levy if (!monitors_config) { 1110a639ab04SAlon Levy return 1; 1111a639ab04SAlon Levy } 1112567161fdSFrediano Ziglio 1113567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 1114567161fdSFrediano Ziglio /* limit number of outputs based on setting limit */ 1115567161fdSFrediano Ziglio if (qxl->max_outputs && qxl->max_outputs <= max_outputs) { 1116567161fdSFrediano Ziglio max_outputs = qxl->max_outputs; 1117567161fdSFrediano Ziglio } 1118567161fdSFrediano Ziglio #endif 1119567161fdSFrediano Ziglio 11206c756502SChristophe Fergeau config_changed = qxl_rom_monitors_config_changed(rom, 11216c756502SChristophe Fergeau monitors_config, 11226c756502SChristophe Fergeau max_outputs); 11236c756502SChristophe Fergeau 1124a639ab04SAlon Levy memset(&rom->client_monitors_config, 0, 1125a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1126a639ab04SAlon Levy rom->client_monitors_config.count = monitors_config->num_of_monitors; 1127a639ab04SAlon Levy /* monitors_config->flags ignored */ 1128567161fdSFrediano Ziglio if (rom->client_monitors_config.count >= max_outputs) { 1129a639ab04SAlon Levy trace_qxl_client_monitors_config_capped(qxl->id, 1130a639ab04SAlon Levy monitors_config->num_of_monitors, 1131567161fdSFrediano Ziglio max_outputs); 1132567161fdSFrediano Ziglio rom->client_monitors_config.count = max_outputs; 1133a639ab04SAlon Levy } 1134a639ab04SAlon Levy for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 1135a639ab04SAlon Levy VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 1136a639ab04SAlon Levy QXLURect *rect = &rom->client_monitors_config.heads[i]; 1137a639ab04SAlon Levy /* monitor->depth ignored */ 1138a639ab04SAlon Levy rect->left = monitor->x; 1139a639ab04SAlon Levy rect->top = monitor->y; 1140a639ab04SAlon Levy rect->right = monitor->x + monitor->width; 1141a639ab04SAlon Levy rect->bottom = monitor->y + monitor->height; 1142a639ab04SAlon Levy } 1143a639ab04SAlon Levy rom->client_monitors_config_crc = qxl_crc32( 1144a639ab04SAlon Levy (const uint8_t *)&rom->client_monitors_config, 1145a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1146a639ab04SAlon Levy trace_qxl_client_monitors_config_crc(qxl->id, 1147a639ab04SAlon Levy sizeof(rom->client_monitors_config), 1148a639ab04SAlon Levy rom->client_monitors_config_crc); 1149a639ab04SAlon Levy 1150a639ab04SAlon Levy trace_qxl_interrupt_client_monitors_config(qxl->id, 1151a639ab04SAlon Levy rom->client_monitors_config.count, 1152a639ab04SAlon Levy rom->client_monitors_config.heads); 11536c756502SChristophe Fergeau if (config_changed) { 1154a639ab04SAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG); 11556c756502SChristophe Fergeau } 1156a639ab04SAlon Levy return 1; 1157a639ab04SAlon Levy } 1158a639ab04SAlon Levy 1159a19cbfb3SGerd Hoffmann static const QXLInterface qxl_interface = { 1160a19cbfb3SGerd Hoffmann .base.type = SPICE_INTERFACE_QXL, 1161a19cbfb3SGerd Hoffmann .base.description = "qxl gpu", 1162a19cbfb3SGerd Hoffmann .base.major_version = SPICE_INTERFACE_QXL_MAJOR, 1163a19cbfb3SGerd Hoffmann .base.minor_version = SPICE_INTERFACE_QXL_MINOR, 1164a19cbfb3SGerd Hoffmann 1165a19cbfb3SGerd Hoffmann .attache_worker = interface_attach_worker, 1166a19cbfb3SGerd Hoffmann .set_compression_level = interface_set_compression_level, 1167015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 1168a19cbfb3SGerd Hoffmann .set_mm_time = interface_set_mm_time, 1169015e02f8SJohn Snow #endif 1170a19cbfb3SGerd Hoffmann .get_init_info = interface_get_init_info, 1171a19cbfb3SGerd Hoffmann 1172a19cbfb3SGerd Hoffmann /* the callbacks below are called from spice server thread context */ 1173a19cbfb3SGerd Hoffmann .get_command = interface_get_command, 1174a19cbfb3SGerd Hoffmann .req_cmd_notification = interface_req_cmd_notification, 1175a19cbfb3SGerd Hoffmann .release_resource = interface_release_resource, 1176a19cbfb3SGerd Hoffmann .get_cursor_command = interface_get_cursor_command, 1177a19cbfb3SGerd Hoffmann .req_cursor_notification = interface_req_cursor_notification, 1178a19cbfb3SGerd Hoffmann .notify_update = interface_notify_update, 1179a19cbfb3SGerd Hoffmann .flush_resources = interface_flush_resources, 11805ff4e36cSAlon Levy .async_complete = interface_async_complete, 118181fb6f15SAlon Levy .update_area_complete = interface_update_area_complete, 1182c10018d6SSøren Sandmann Pedersen .set_client_capabilities = interface_set_client_capabilities, 1183a639ab04SAlon Levy .client_monitors_config = interface_client_monitors_config, 1184a19cbfb3SGerd Hoffmann }; 1185a19cbfb3SGerd Hoffmann 118615162335SGerd Hoffmann static const GraphicHwOps qxl_ops = { 118715162335SGerd Hoffmann .gfx_update = qxl_hw_update, 118815162335SGerd Hoffmann }; 118915162335SGerd Hoffmann 1190a19cbfb3SGerd Hoffmann static void qxl_enter_vga_mode(PCIQXLDevice *d) 1191a19cbfb3SGerd Hoffmann { 1192a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_VGA) { 1193a19cbfb3SGerd Hoffmann return; 1194a19cbfb3SGerd Hoffmann } 1195c480bb7dSAlon Levy trace_qxl_enter_vga_mode(d->id); 11960a2b5e3aSHans de Goede spice_qxl_driver_unload(&d->ssd.qxl); 119715162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, d->vga.hw_ops, &d->vga); 11983dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_DEFAULT); 1199a19cbfb3SGerd Hoffmann qemu_spice_create_host_primary(&d->ssd); 1200a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_VGA; 1201a703d3aeSMarc-André Lureau qemu_spice_display_switch(&d->ssd, d->ssd.ds); 12020f7bfd81SAlon Levy vga_dirty_log_start(&d->vga); 12031dbfa005SGerd Hoffmann graphic_hw_update(d->vga.con); 1204a19cbfb3SGerd Hoffmann } 1205a19cbfb3SGerd Hoffmann 1206a19cbfb3SGerd Hoffmann static void qxl_exit_vga_mode(PCIQXLDevice *d) 1207a19cbfb3SGerd Hoffmann { 1208a19cbfb3SGerd Hoffmann if (d->mode != QXL_MODE_VGA) { 1209a19cbfb3SGerd Hoffmann return; 1210a19cbfb3SGerd Hoffmann } 1211c480bb7dSAlon Levy trace_qxl_exit_vga_mode(d->id); 121215162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, &qxl_ops, d); 12133dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_IDLE); 12140f7bfd81SAlon Levy vga_dirty_log_stop(&d->vga); 12155ff4e36cSAlon Levy qxl_destroy_primary(d, QXL_SYNC); 1216a19cbfb3SGerd Hoffmann } 1217a19cbfb3SGerd Hoffmann 121840010aeaSYonit Halperin static void qxl_update_irq(PCIQXLDevice *d) 1219a19cbfb3SGerd Hoffmann { 1220a19cbfb3SGerd Hoffmann uint32_t pending = le32_to_cpu(d->ram->int_pending); 1221a19cbfb3SGerd Hoffmann uint32_t mask = le32_to_cpu(d->ram->int_mask); 1222a19cbfb3SGerd Hoffmann int level = !!(pending & mask); 12239e64f8a3SMarcel Apfelbaum pci_set_irq(&d->pci, level); 1224a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 1225a19cbfb3SGerd Hoffmann } 1226a19cbfb3SGerd Hoffmann 1227a19cbfb3SGerd Hoffmann static void qxl_check_state(PCIQXLDevice *d) 1228a19cbfb3SGerd Hoffmann { 1229a19cbfb3SGerd Hoffmann QXLRam *ram = d->ram; 123071d388d4SYonit Halperin int spice_display_running = qemu_spice_display_is_running(&d->ssd); 1231a19cbfb3SGerd Hoffmann 123271d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); 123371d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); 1234a19cbfb3SGerd Hoffmann } 1235a19cbfb3SGerd Hoffmann 1236a19cbfb3SGerd Hoffmann static void qxl_reset_state(PCIQXLDevice *d) 1237a19cbfb3SGerd Hoffmann { 1238a19cbfb3SGerd Hoffmann QXLRom *rom = d->rom; 1239a19cbfb3SGerd Hoffmann 1240be48e995SYonit Halperin qxl_check_state(d); 1241a19cbfb3SGerd Hoffmann d->shadow_rom.update_id = cpu_to_le32(0); 1242a19cbfb3SGerd Hoffmann *rom = d->shadow_rom; 1243a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1244a19cbfb3SGerd Hoffmann init_qxl_ram(d); 1245a19cbfb3SGerd Hoffmann d->num_free_res = 0; 1246a19cbfb3SGerd Hoffmann d->last_release = NULL; 1247a19cbfb3SGerd Hoffmann memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); 1248f06b8521SAlon Levy qxl_update_irq(d); 1249a19cbfb3SGerd Hoffmann } 1250a19cbfb3SGerd Hoffmann 1251a19cbfb3SGerd Hoffmann static void qxl_soft_reset(PCIQXLDevice *d) 1252a19cbfb3SGerd Hoffmann { 1253c480bb7dSAlon Levy trace_qxl_soft_reset(d->id); 1254a19cbfb3SGerd Hoffmann qxl_check_state(d); 1255087e6a42SAlon Levy qxl_clear_guest_bug(d); 125605fa1c74SGerd Hoffmann qemu_mutex_lock(&d->async_lock); 1257a5f68c22SAlon Levy d->current_async = QXL_UNDEFINED_IO; 125805fa1c74SGerd Hoffmann qemu_mutex_unlock(&d->async_lock); 1259a19cbfb3SGerd Hoffmann 126060e94e43SGerd Hoffmann if (d->have_vga) { 1261a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 1262a19cbfb3SGerd Hoffmann } else { 1263a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 1264a19cbfb3SGerd Hoffmann } 1265a19cbfb3SGerd Hoffmann } 1266a19cbfb3SGerd Hoffmann 1267a19cbfb3SGerd Hoffmann static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) 1268a19cbfb3SGerd Hoffmann { 126975c70e37SGerd Hoffmann bool startstop = qemu_spice_display_is_running(&d->ssd); 127075c70e37SGerd Hoffmann 1271c480bb7dSAlon Levy trace_qxl_hard_reset(d->id, loadvm); 1272a19cbfb3SGerd Hoffmann 127375c70e37SGerd Hoffmann if (startstop) { 127475c70e37SGerd Hoffmann qemu_spice_display_stop(); 127575c70e37SGerd Hoffmann } 127675c70e37SGerd Hoffmann 1277aee32bf3SGerd Hoffmann qxl_spice_reset_cursor(d); 1278aee32bf3SGerd Hoffmann qxl_spice_reset_image_cache(d); 1279a19cbfb3SGerd Hoffmann qxl_reset_surfaces(d); 1280a19cbfb3SGerd Hoffmann qxl_reset_memslots(d); 1281a19cbfb3SGerd Hoffmann 1282a19cbfb3SGerd Hoffmann /* pre loadvm reset must not touch QXLRam. This lives in 1283a19cbfb3SGerd Hoffmann * device memory, is migrated together with RAM and thus 1284a19cbfb3SGerd Hoffmann * already loaded at this point */ 1285a19cbfb3SGerd Hoffmann if (!loadvm) { 1286a19cbfb3SGerd Hoffmann qxl_reset_state(d); 1287a19cbfb3SGerd Hoffmann } 1288a19cbfb3SGerd Hoffmann qemu_spice_create_host_memslot(&d->ssd); 1289a19cbfb3SGerd Hoffmann qxl_soft_reset(d); 129075c70e37SGerd Hoffmann 129186dbcdd9SGerd Hoffmann if (d->migration_blocker) { 129286dbcdd9SGerd Hoffmann migrate_del_blocker(d->migration_blocker); 129386dbcdd9SGerd Hoffmann error_free(d->migration_blocker); 129486dbcdd9SGerd Hoffmann d->migration_blocker = NULL; 129586dbcdd9SGerd Hoffmann } 129686dbcdd9SGerd Hoffmann 129775c70e37SGerd Hoffmann if (startstop) { 129875c70e37SGerd Hoffmann qemu_spice_display_start(); 129975c70e37SGerd Hoffmann } 1300a19cbfb3SGerd Hoffmann } 1301a19cbfb3SGerd Hoffmann 1302a19cbfb3SGerd Hoffmann static void qxl_reset_handler(DeviceState *dev) 1303a19cbfb3SGerd Hoffmann { 1304c69f6c7dSGonglei PCIQXLDevice *d = PCI_QXL(PCI_DEVICE(dev)); 1305c480bb7dSAlon Levy 1306a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1307a19cbfb3SGerd Hoffmann } 1308a19cbfb3SGerd Hoffmann 1309a19cbfb3SGerd Hoffmann static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) 1310a19cbfb3SGerd Hoffmann { 1311a19cbfb3SGerd Hoffmann VGACommonState *vga = opaque; 1312a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); 1313a19cbfb3SGerd Hoffmann 1314c480bb7dSAlon Levy trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); 1315a19cbfb3SGerd Hoffmann if (qxl->mode != QXL_MODE_VGA) { 13165ff4e36cSAlon Levy qxl_destroy_primary(qxl, QXL_SYNC); 1317a19cbfb3SGerd Hoffmann qxl_soft_reset(qxl); 1318a19cbfb3SGerd Hoffmann } 1319a19cbfb3SGerd Hoffmann vga_ioport_write(opaque, addr, val); 1320a19cbfb3SGerd Hoffmann } 1321a19cbfb3SGerd Hoffmann 1322f67ab77aSGerd Hoffmann static const MemoryRegionPortio qxl_vga_portio_list[] = { 1323f67ab77aSGerd Hoffmann { 0x04, 2, 1, .read = vga_ioport_read, 1324f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3b4 */ 1325f67ab77aSGerd Hoffmann { 0x0a, 1, 1, .read = vga_ioport_read, 1326f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3ba */ 1327f67ab77aSGerd Hoffmann { 0x10, 16, 1, .read = vga_ioport_read, 1328f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3c0 */ 1329f67ab77aSGerd Hoffmann { 0x24, 2, 1, .read = vga_ioport_read, 1330f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3d4 */ 1331f67ab77aSGerd Hoffmann { 0x2a, 1, 1, .read = vga_ioport_read, 1332f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3da */ 1333f67ab77aSGerd Hoffmann PORTIO_END_OF_LIST(), 1334f67ab77aSGerd Hoffmann }; 1335f67ab77aSGerd Hoffmann 1336e954ea28SAlon Levy static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, 13375ff4e36cSAlon Levy qxl_async_io async) 1338a19cbfb3SGerd Hoffmann { 1339a19cbfb3SGerd Hoffmann static const int regions[] = { 1340a19cbfb3SGerd Hoffmann QXL_RAM_RANGE_INDEX, 1341a19cbfb3SGerd Hoffmann QXL_VRAM_RANGE_INDEX, 13426f2b175aSGerd Hoffmann QXL_VRAM64_RANGE_INDEX, 1343a19cbfb3SGerd Hoffmann }; 1344a19cbfb3SGerd Hoffmann uint64_t guest_start; 1345a19cbfb3SGerd Hoffmann uint64_t guest_end; 1346a19cbfb3SGerd Hoffmann int pci_region; 1347a19cbfb3SGerd Hoffmann pcibus_t pci_start; 1348a19cbfb3SGerd Hoffmann pcibus_t pci_end; 13493cb5158fSGerd Hoffmann MemoryRegion *mr; 1350a19cbfb3SGerd Hoffmann intptr_t virt_start; 1351a19cbfb3SGerd Hoffmann QXLDevMemSlot memslot; 1352a19cbfb3SGerd Hoffmann int i; 1353a19cbfb3SGerd Hoffmann 1354a19cbfb3SGerd Hoffmann guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); 1355a19cbfb3SGerd Hoffmann guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); 1356a19cbfb3SGerd Hoffmann 1357c480bb7dSAlon Levy trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); 1358a19cbfb3SGerd Hoffmann 1359e954ea28SAlon Levy if (slot_id >= NUM_MEMSLOTS) { 13600a530548SAlon Levy qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__, 1361e954ea28SAlon Levy slot_id, NUM_MEMSLOTS); 1362e954ea28SAlon Levy return 1; 1363e954ea28SAlon Levy } 1364e954ea28SAlon Levy if (guest_start > guest_end) { 13650a530548SAlon Levy qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64 1366e954ea28SAlon Levy " > 0x%" PRIx64, __func__, guest_start, guest_end); 1367e954ea28SAlon Levy return 1; 1368e954ea28SAlon Levy } 1369a19cbfb3SGerd Hoffmann 1370a19cbfb3SGerd Hoffmann for (i = 0; i < ARRAY_SIZE(regions); i++) { 1371a19cbfb3SGerd Hoffmann pci_region = regions[i]; 1372a19cbfb3SGerd Hoffmann pci_start = d->pci.io_regions[pci_region].addr; 1373a19cbfb3SGerd Hoffmann pci_end = pci_start + d->pci.io_regions[pci_region].size; 1374a19cbfb3SGerd Hoffmann /* mapped? */ 1375a19cbfb3SGerd Hoffmann if (pci_start == -1) { 1376a19cbfb3SGerd Hoffmann continue; 1377a19cbfb3SGerd Hoffmann } 1378a19cbfb3SGerd Hoffmann /* start address in range ? */ 1379a19cbfb3SGerd Hoffmann if (guest_start < pci_start || guest_start > pci_end) { 1380a19cbfb3SGerd Hoffmann continue; 1381a19cbfb3SGerd Hoffmann } 1382a19cbfb3SGerd Hoffmann /* end address in range ? */ 1383a19cbfb3SGerd Hoffmann if (guest_end > pci_end) { 1384a19cbfb3SGerd Hoffmann continue; 1385a19cbfb3SGerd Hoffmann } 1386a19cbfb3SGerd Hoffmann /* passed */ 1387a19cbfb3SGerd Hoffmann break; 1388a19cbfb3SGerd Hoffmann } 1389e954ea28SAlon Levy if (i == ARRAY_SIZE(regions)) { 13900a530548SAlon Levy qxl_set_guest_bug(d, "%s: finished loop without match", __func__); 1391e954ea28SAlon Levy return 1; 1392e954ea28SAlon Levy } 1393a19cbfb3SGerd Hoffmann 1394a19cbfb3SGerd Hoffmann switch (pci_region) { 1395a19cbfb3SGerd Hoffmann case QXL_RAM_RANGE_INDEX: 13963cb5158fSGerd Hoffmann mr = &d->vga.vram; 1397a19cbfb3SGerd Hoffmann break; 1398a19cbfb3SGerd Hoffmann case QXL_VRAM_RANGE_INDEX: 13996f2b175aSGerd Hoffmann case 4 /* vram 64bit */: 14003cb5158fSGerd Hoffmann mr = &d->vram_bar; 1401a19cbfb3SGerd Hoffmann break; 1402a19cbfb3SGerd Hoffmann default: 1403a19cbfb3SGerd Hoffmann /* should not happen */ 14040a530548SAlon Levy qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region); 1405e954ea28SAlon Levy return 1; 1406a19cbfb3SGerd Hoffmann } 1407a19cbfb3SGerd Hoffmann 14083cb5158fSGerd Hoffmann virt_start = (intptr_t)memory_region_get_ram_ptr(mr); 1409a19cbfb3SGerd Hoffmann memslot.slot_id = slot_id; 1410a19cbfb3SGerd Hoffmann memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ 1411a19cbfb3SGerd Hoffmann memslot.virt_start = virt_start + (guest_start - pci_start); 1412a19cbfb3SGerd Hoffmann memslot.virt_end = virt_start + (guest_end - pci_start); 1413a19cbfb3SGerd Hoffmann memslot.addr_delta = memslot.virt_start - delta; 1414a19cbfb3SGerd Hoffmann memslot.generation = d->rom->slot_generation = 0; 1415a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1416a19cbfb3SGerd Hoffmann 14175ff4e36cSAlon Levy qemu_spice_add_memslot(&d->ssd, &memslot, async); 14183cb5158fSGerd Hoffmann d->guest_slots[slot_id].mr = mr; 14193cb5158fSGerd Hoffmann d->guest_slots[slot_id].offset = memslot.virt_start - virt_start; 1420a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; 1421a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].delta = delta; 1422a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 1; 1423e954ea28SAlon Levy return 0; 1424a19cbfb3SGerd Hoffmann } 1425a19cbfb3SGerd Hoffmann 1426a19cbfb3SGerd Hoffmann static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) 1427a19cbfb3SGerd Hoffmann { 14285c59d118SGerd Hoffmann qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); 1429a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 0; 1430a19cbfb3SGerd Hoffmann } 1431a19cbfb3SGerd Hoffmann 1432a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d) 1433a19cbfb3SGerd Hoffmann { 1434aee32bf3SGerd Hoffmann qxl_spice_reset_memslots(d); 1435a19cbfb3SGerd Hoffmann memset(&d->guest_slots, 0, sizeof(d->guest_slots)); 1436a19cbfb3SGerd Hoffmann } 1437a19cbfb3SGerd Hoffmann 1438a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d) 1439a19cbfb3SGerd Hoffmann { 1440c480bb7dSAlon Levy trace_qxl_reset_surfaces(d->id); 1441a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 14425ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, QXL_SYNC); 1443a19cbfb3SGerd Hoffmann } 1444a19cbfb3SGerd Hoffmann 1445e25139b3SYonit Halperin /* can be also called from spice server thread context */ 1446726bdf65SGerd Hoffmann static bool qxl_get_check_slot_offset(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 1447726bdf65SGerd Hoffmann uint32_t *s, uint64_t *o) 1448a19cbfb3SGerd Hoffmann { 1449a19cbfb3SGerd Hoffmann uint64_t phys = le64_to_cpu(pqxl); 1450a19cbfb3SGerd Hoffmann uint32_t slot = (phys >> (64 - 8)) & 0xff; 1451a19cbfb3SGerd Hoffmann uint64_t offset = phys & 0xffffffffffff; 1452a19cbfb3SGerd Hoffmann 14534b635c59SAlon Levy if (slot >= NUM_MEMSLOTS) { 14540a530548SAlon Levy qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot, 14550a530548SAlon Levy NUM_MEMSLOTS); 1456726bdf65SGerd Hoffmann return false; 1457a19cbfb3SGerd Hoffmann } 14584b635c59SAlon Levy if (!qxl->guest_slots[slot].active) { 14590a530548SAlon Levy qxl_set_guest_bug(qxl, "inactive slot %d\n", slot); 1460726bdf65SGerd Hoffmann return false; 14614b635c59SAlon Levy } 14624b635c59SAlon Levy if (offset < qxl->guest_slots[slot].delta) { 14630a530548SAlon Levy qxl_set_guest_bug(qxl, 14640a530548SAlon Levy "slot %d offset %"PRIu64" < delta %"PRIu64"\n", 14654b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].delta); 1466726bdf65SGerd Hoffmann return false; 14674b635c59SAlon Levy } 14684b635c59SAlon Levy offset -= qxl->guest_slots[slot].delta; 14694b635c59SAlon Levy if (offset > qxl->guest_slots[slot].size) { 14700a530548SAlon Levy qxl_set_guest_bug(qxl, 14710a530548SAlon Levy "slot %d offset %"PRIu64" > size %"PRIu64"\n", 14724b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].size); 1473726bdf65SGerd Hoffmann return false; 1474726bdf65SGerd Hoffmann } 1475726bdf65SGerd Hoffmann 1476726bdf65SGerd Hoffmann *s = slot; 1477726bdf65SGerd Hoffmann *o = offset; 1478726bdf65SGerd Hoffmann return true; 1479726bdf65SGerd Hoffmann } 1480726bdf65SGerd Hoffmann 1481726bdf65SGerd Hoffmann /* can be also called from spice server thread context */ 1482726bdf65SGerd Hoffmann void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id) 1483726bdf65SGerd Hoffmann { 1484726bdf65SGerd Hoffmann uint64_t offset; 1485726bdf65SGerd Hoffmann uint32_t slot; 14863cb5158fSGerd Hoffmann void *ptr; 1487726bdf65SGerd Hoffmann 1488726bdf65SGerd Hoffmann switch (group_id) { 1489726bdf65SGerd Hoffmann case MEMSLOT_GROUP_HOST: 1490726bdf65SGerd Hoffmann offset = le64_to_cpu(pqxl) & 0xffffffffffff; 1491726bdf65SGerd Hoffmann return (void *)(intptr_t)offset; 1492726bdf65SGerd Hoffmann case MEMSLOT_GROUP_GUEST: 1493726bdf65SGerd Hoffmann if (!qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset)) { 14944b635c59SAlon Levy return NULL; 14954b635c59SAlon Levy } 14963cb5158fSGerd Hoffmann ptr = memory_region_get_ram_ptr(qxl->guest_slots[slot].mr); 14973cb5158fSGerd Hoffmann ptr += qxl->guest_slots[slot].offset; 14983cb5158fSGerd Hoffmann ptr += offset; 14993cb5158fSGerd Hoffmann return ptr; 15004b635c59SAlon Levy } 15014b635c59SAlon Levy return NULL; 1502a19cbfb3SGerd Hoffmann } 1503a19cbfb3SGerd Hoffmann 15045ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) 15055ff4e36cSAlon Levy { 15065ff4e36cSAlon Levy /* for local rendering */ 15075ff4e36cSAlon Levy qxl_render_resize(qxl); 15085ff4e36cSAlon Levy } 15095ff4e36cSAlon Levy 15105ff4e36cSAlon Levy static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, 15115ff4e36cSAlon Levy qxl_async_io async) 1512a19cbfb3SGerd Hoffmann { 1513a19cbfb3SGerd Hoffmann QXLDevSurfaceCreate surface; 1514a19cbfb3SGerd Hoffmann QXLSurfaceCreate *sc = &qxl->guest_primary.surface; 15153761abb1SAlon Levy uint32_t requested_height = le32_to_cpu(sc->height); 151613d1fd44SAlon Levy int requested_stride = le32_to_cpu(sc->stride); 151713d1fd44SAlon Levy 15183761abb1SAlon Levy if (requested_stride == INT32_MIN || 15193761abb1SAlon Levy abs(requested_stride) * (uint64_t)requested_height 15203761abb1SAlon Levy > qxl->vgamem_size) { 15213761abb1SAlon Levy qxl_set_guest_bug(qxl, "%s: requested primary larger than framebuffer" 15223761abb1SAlon Levy " stride %d x height %" PRIu32 " > %" PRIu32, 15233761abb1SAlon Levy __func__, requested_stride, requested_height, 15243761abb1SAlon Levy qxl->vgamem_size); 152513d1fd44SAlon Levy return; 152613d1fd44SAlon Levy } 1527a19cbfb3SGerd Hoffmann 1528ddf9f4b7SAlon Levy if (qxl->mode == QXL_MODE_NATIVE) { 15290a530548SAlon Levy qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE", 1530ddf9f4b7SAlon Levy __func__); 1531ddf9f4b7SAlon Levy } 1532a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(qxl); 1533a19cbfb3SGerd Hoffmann 1534a19cbfb3SGerd Hoffmann surface.format = le32_to_cpu(sc->format); 1535a19cbfb3SGerd Hoffmann surface.height = le32_to_cpu(sc->height); 1536a19cbfb3SGerd Hoffmann surface.mem = le64_to_cpu(sc->mem); 1537a19cbfb3SGerd Hoffmann surface.position = le32_to_cpu(sc->position); 1538a19cbfb3SGerd Hoffmann surface.stride = le32_to_cpu(sc->stride); 1539a19cbfb3SGerd Hoffmann surface.width = le32_to_cpu(sc->width); 1540a19cbfb3SGerd Hoffmann surface.type = le32_to_cpu(sc->type); 1541a19cbfb3SGerd Hoffmann surface.flags = le32_to_cpu(sc->flags); 1542c480bb7dSAlon Levy trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, 1543c480bb7dSAlon Levy sc->format, sc->position); 1544c480bb7dSAlon Levy trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, 1545c480bb7dSAlon Levy sc->flags); 1546a19cbfb3SGerd Hoffmann 154748f4ba67SAlon Levy if ((surface.stride & 0x3) != 0) { 154848f4ba67SAlon Levy qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0", 154948f4ba67SAlon Levy surface.stride); 155048f4ba67SAlon Levy return; 155148f4ba67SAlon Levy } 155248f4ba67SAlon Levy 1553a19cbfb3SGerd Hoffmann surface.mouse_mode = true; 1554a19cbfb3SGerd Hoffmann surface.group_id = MEMSLOT_GROUP_GUEST; 1555a19cbfb3SGerd Hoffmann if (loadvm) { 1556a19cbfb3SGerd Hoffmann surface.flags |= QXL_SURF_FLAG_KEEP_DATA; 1557a19cbfb3SGerd Hoffmann } 1558a19cbfb3SGerd Hoffmann 1559a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_NATIVE; 1560a19cbfb3SGerd Hoffmann qxl->cmdflags = 0; 15615ff4e36cSAlon Levy qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); 1562a19cbfb3SGerd Hoffmann 15635ff4e36cSAlon Levy if (async == QXL_SYNC) { 15645ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 15655ff4e36cSAlon Levy } 1566a19cbfb3SGerd Hoffmann } 1567a19cbfb3SGerd Hoffmann 15685ff4e36cSAlon Levy /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or 15695ff4e36cSAlon Levy * done (in QXL_SYNC case), 0 otherwise. */ 15705ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) 1571a19cbfb3SGerd Hoffmann { 1572a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_UNDEFINED) { 15735ff4e36cSAlon Levy return 0; 1574a19cbfb3SGerd Hoffmann } 1575c480bb7dSAlon Levy trace_qxl_destroy_primary(d->id); 1576a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 15775ff4e36cSAlon Levy qemu_spice_destroy_primary_surface(&d->ssd, 0, async); 157830f6da66SYonit Halperin qxl_spice_reset_cursor(d); 15795ff4e36cSAlon Levy return 1; 1580a19cbfb3SGerd Hoffmann } 1581a19cbfb3SGerd Hoffmann 15829c70434fSGerd Hoffmann static void qxl_set_mode(PCIQXLDevice *d, unsigned int modenr, int loadvm) 1583a19cbfb3SGerd Hoffmann { 1584a19cbfb3SGerd Hoffmann pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1585a19cbfb3SGerd Hoffmann pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; 1586a19cbfb3SGerd Hoffmann QXLMode *mode = d->modes->modes + modenr; 1587a19cbfb3SGerd Hoffmann uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1588a19cbfb3SGerd Hoffmann QXLMemSlot slot = { 1589a19cbfb3SGerd Hoffmann .mem_start = start, 1590a19cbfb3SGerd Hoffmann .mem_end = end 1591a19cbfb3SGerd Hoffmann }; 15929c70434fSGerd Hoffmann 15939c70434fSGerd Hoffmann if (modenr >= d->modes->n_modes) { 15949c70434fSGerd Hoffmann qxl_set_guest_bug(d, "mode number out of range"); 15959c70434fSGerd Hoffmann return; 15969c70434fSGerd Hoffmann } 15979c70434fSGerd Hoffmann 1598a19cbfb3SGerd Hoffmann QXLSurfaceCreate surface = { 1599a19cbfb3SGerd Hoffmann .width = mode->x_res, 1600a19cbfb3SGerd Hoffmann .height = mode->y_res, 1601a19cbfb3SGerd Hoffmann .stride = -mode->x_res * 4, 1602a19cbfb3SGerd Hoffmann .format = SPICE_SURFACE_FMT_32_xRGB, 1603a19cbfb3SGerd Hoffmann .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, 1604a19cbfb3SGerd Hoffmann .mouse_mode = true, 1605a19cbfb3SGerd Hoffmann .mem = devmem + d->shadow_rom.draw_area_offset, 1606a19cbfb3SGerd Hoffmann }; 1607a19cbfb3SGerd Hoffmann 1608c480bb7dSAlon Levy trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, 1609c480bb7dSAlon Levy devmem); 1610a19cbfb3SGerd Hoffmann if (!loadvm) { 1611a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1612a19cbfb3SGerd Hoffmann } 1613a19cbfb3SGerd Hoffmann 1614a19cbfb3SGerd Hoffmann d->guest_slots[0].slot = slot; 1615e954ea28SAlon Levy assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0); 1616a19cbfb3SGerd Hoffmann 1617a19cbfb3SGerd Hoffmann d->guest_primary.surface = surface; 16185ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, QXL_SYNC); 1619a19cbfb3SGerd Hoffmann 1620a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_COMPAT; 1621a19cbfb3SGerd Hoffmann d->cmdflags = QXL_COMMAND_FLAG_COMPAT; 1622a19cbfb3SGerd Hoffmann if (mode->bits == 16) { 1623a19cbfb3SGerd Hoffmann d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; 1624a19cbfb3SGerd Hoffmann } 1625a19cbfb3SGerd Hoffmann d->shadow_rom.mode = cpu_to_le32(modenr); 1626a19cbfb3SGerd Hoffmann d->rom->mode = cpu_to_le32(modenr); 1627a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1628a19cbfb3SGerd Hoffmann } 1629a19cbfb3SGerd Hoffmann 1630a8170e5eSAvi Kivity static void ioport_write(void *opaque, hwaddr addr, 1631b1950430SAvi Kivity uint64_t val, unsigned size) 1632a19cbfb3SGerd Hoffmann { 1633a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 1634b1950430SAvi Kivity uint32_t io_port = addr; 16355ff4e36cSAlon Levy qxl_async_io async = QXL_SYNC; 16365ff4e36cSAlon Levy uint32_t orig_io_port = io_port; 1637a19cbfb3SGerd Hoffmann 1638d96aafcaSAlon Levy if (d->guest_bug && io_port != QXL_IO_RESET) { 1639087e6a42SAlon Levy return; 1640087e6a42SAlon Levy } 1641087e6a42SAlon Levy 1642020af1c4SAlon Levy if (d->revision <= QXL_REVISION_STABLE_V10 && 1643ffe01e59SGerd Hoffmann io_port > QXL_IO_FLUSH_RELEASE) { 1644020af1c4SAlon Levy qxl_set_guest_bug(d, "unsupported io %d for revision %d\n", 1645020af1c4SAlon Levy io_port, d->revision); 1646020af1c4SAlon Levy return; 1647020af1c4SAlon Levy } 1648020af1c4SAlon Levy 1649a19cbfb3SGerd Hoffmann switch (io_port) { 1650a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1651a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1652a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 1653a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 1654a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 165581144d1aSGerd Hoffmann case QXL_IO_UPDATE_IRQ: 1656a3d14054SAlon Levy case QXL_IO_LOG: 16575ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16585ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 1659a19cbfb3SGerd Hoffmann break; 1660a19cbfb3SGerd Hoffmann default: 1661e21a298aSAlon Levy if (d->mode != QXL_MODE_VGA) { 1662a19cbfb3SGerd Hoffmann break; 1663e21a298aSAlon Levy } 1664c480bb7dSAlon Levy trace_qxl_io_unexpected_vga_mode(d->id, 1665917ae08cSAlon Levy addr, val, io_port_to_string(io_port)); 16665ff4e36cSAlon Levy /* be nice to buggy guest drivers */ 16675ff4e36cSAlon Levy if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && 1668020af1c4SAlon Levy io_port < QXL_IO_RANGE_SIZE) { 16695ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 16705ff4e36cSAlon Levy } 1671a19cbfb3SGerd Hoffmann return; 1672a19cbfb3SGerd Hoffmann } 1673a19cbfb3SGerd Hoffmann 16745ff4e36cSAlon Levy /* we change the io_port to avoid ifdeffery in the main switch */ 16755ff4e36cSAlon Levy orig_io_port = io_port; 16765ff4e36cSAlon Levy switch (io_port) { 16775ff4e36cSAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 16785ff4e36cSAlon Levy io_port = QXL_IO_UPDATE_AREA; 16795ff4e36cSAlon Levy goto async_common; 16805ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16815ff4e36cSAlon Levy io_port = QXL_IO_MEMSLOT_ADD; 16825ff4e36cSAlon Levy goto async_common; 16835ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 16845ff4e36cSAlon Levy io_port = QXL_IO_CREATE_PRIMARY; 16855ff4e36cSAlon Levy goto async_common; 16865ff4e36cSAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 16875ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_PRIMARY; 16885ff4e36cSAlon Levy goto async_common; 16895ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 16905ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_SURFACE_WAIT; 16915ff4e36cSAlon Levy goto async_common; 16925ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 16935ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_ALL_SURFACES; 16943e16b9c5SAlon Levy goto async_common; 16953e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 1696020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 16975ff4e36cSAlon Levy async_common: 16985ff4e36cSAlon Levy async = QXL_ASYNC; 16995ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 17005ff4e36cSAlon Levy if (d->current_async != QXL_UNDEFINED_IO) { 17010a530548SAlon Levy qxl_set_guest_bug(d, "%d async started before last (%d) complete", 17025ff4e36cSAlon Levy io_port, d->current_async); 17035ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 17045ff4e36cSAlon Levy return; 17055ff4e36cSAlon Levy } 17065ff4e36cSAlon Levy d->current_async = orig_io_port; 17075ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 17085ff4e36cSAlon Levy break; 17095ff4e36cSAlon Levy default: 17105ff4e36cSAlon Levy break; 17115ff4e36cSAlon Levy } 171218b20385SGerd Hoffmann trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), 171318b20385SGerd Hoffmann addr, io_port_to_string(addr), 171418b20385SGerd Hoffmann val, size, async); 17155ff4e36cSAlon Levy 1716a19cbfb3SGerd Hoffmann switch (io_port) { 1717a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_AREA: 1718a19cbfb3SGerd Hoffmann { 171981fb6f15SAlon Levy QXLCookie *cookie = NULL; 1720a19cbfb3SGerd Hoffmann QXLRect update = d->ram->update_area; 172181fb6f15SAlon Levy 1722ddd8fdc7SGerd Hoffmann if (d->ram->update_surface > d->ssd.num_surfaces) { 1723511b13e2SAlon Levy qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n", 1724511b13e2SAlon Levy d->ram->update_surface); 172536a03e0bSMichael Tokarev break; 1726511b13e2SAlon Levy } 172736a03e0bSMichael Tokarev if (update.left >= update.right || update.top >= update.bottom || 172836a03e0bSMichael Tokarev update.left < 0 || update.top < 0) { 1729511b13e2SAlon Levy qxl_set_guest_bug(d, 1730511b13e2SAlon Levy "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n", 1731511b13e2SAlon Levy update.left, update.top, update.right, update.bottom); 17329e5a25f1SMarc-André Lureau if (update.left == update.right || update.top == update.bottom) { 17339e5a25f1SMarc-André Lureau /* old drivers may provide empty area, keep going */ 17349e5a25f1SMarc-André Lureau qxl_clear_guest_bug(d); 17359e5a25f1SMarc-André Lureau goto cancel_async; 17369e5a25f1SMarc-André Lureau } 1737ccc2960dSDunrong Huang break; 1738ccc2960dSDunrong Huang } 173981fb6f15SAlon Levy if (async == QXL_ASYNC) { 174081fb6f15SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 174181fb6f15SAlon Levy QXL_IO_UPDATE_AREA_ASYNC); 174281fb6f15SAlon Levy cookie->u.area = update; 174381fb6f15SAlon Levy } 1744aee32bf3SGerd Hoffmann qxl_spice_update_area(d, d->ram->update_surface, 174581fb6f15SAlon Levy cookie ? &cookie->u.area : &update, 174681fb6f15SAlon Levy NULL, 0, 0, async, cookie); 1747a19cbfb3SGerd Hoffmann break; 1748a19cbfb3SGerd Hoffmann } 1749a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CMD: 17505c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1751a19cbfb3SGerd Hoffmann break; 1752a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CURSOR: 17535c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1754a19cbfb3SGerd Hoffmann break; 1755a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_IRQ: 175640010aeaSYonit Halperin qxl_update_irq(d); 1757a19cbfb3SGerd Hoffmann break; 1758a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_OOM: 1759a19cbfb3SGerd Hoffmann if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { 1760a19cbfb3SGerd Hoffmann break; 1761a19cbfb3SGerd Hoffmann } 1762a19cbfb3SGerd Hoffmann d->oom_running = 1; 1763aee32bf3SGerd Hoffmann qxl_spice_oom(d); 1764a19cbfb3SGerd Hoffmann d->oom_running = 0; 1765a19cbfb3SGerd Hoffmann break; 1766a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1767a19cbfb3SGerd Hoffmann qxl_set_mode(d, val, 0); 1768a19cbfb3SGerd Hoffmann break; 1769a19cbfb3SGerd Hoffmann case QXL_IO_LOG: 177000f42697SDaniel P. Berrangé if (TRACE_QXL_IO_LOG_ENABLED || d->guestdebug) { 177100f42697SDaniel P. Berrangé /* We cannot trust the guest to NUL terminate d->ram->log_buf */ 177200f42697SDaniel P. Berrangé char *log_buf = g_strndup((const char *)d->ram->log_buf, 177300f42697SDaniel P. Berrangé sizeof(d->ram->log_buf)); 177400f42697SDaniel P. Berrangé trace_qxl_io_log(d->id, log_buf); 1775a19cbfb3SGerd Hoffmann if (d->guestdebug) { 1776a680f7e7SPeter Maydell fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, 177700f42697SDaniel P. Berrangé qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), log_buf); 177800f42697SDaniel P. Berrangé } 177900f42697SDaniel P. Berrangé g_free(log_buf); 1780a19cbfb3SGerd Hoffmann } 1781a19cbfb3SGerd Hoffmann break; 1782a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1783a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1784a19cbfb3SGerd Hoffmann break; 1785a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 17862bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17870a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); 17882bce0400SGerd Hoffmann break; 17892bce0400SGerd Hoffmann } 17902bce0400SGerd Hoffmann if (d->guest_slots[val].active) { 17910a530548SAlon Levy qxl_set_guest_bug(d, 17920a530548SAlon Levy "QXL_IO_MEMSLOT_ADD: memory slot already active"); 17932bce0400SGerd Hoffmann break; 17942bce0400SGerd Hoffmann } 1795a19cbfb3SGerd Hoffmann d->guest_slots[val].slot = d->ram->mem_slot; 17965ff4e36cSAlon Levy qxl_add_memslot(d, val, 0, async); 1797a19cbfb3SGerd Hoffmann break; 1798a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 17992bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 18000a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); 18012bce0400SGerd Hoffmann break; 18022bce0400SGerd Hoffmann } 1803a19cbfb3SGerd Hoffmann qxl_del_memslot(d, val); 1804a19cbfb3SGerd Hoffmann break; 1805a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 18062bce0400SGerd Hoffmann if (val != 0) { 18070a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", 18085ff4e36cSAlon Levy async); 18095ff4e36cSAlon Levy goto cancel_async; 18102bce0400SGerd Hoffmann } 1811a19cbfb3SGerd Hoffmann d->guest_primary.surface = d->ram->create_surface; 18125ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, async); 1813a19cbfb3SGerd Hoffmann break; 1814a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_PRIMARY: 18152bce0400SGerd Hoffmann if (val != 0) { 18160a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", 18175ff4e36cSAlon Levy async); 18185ff4e36cSAlon Levy goto cancel_async; 18192bce0400SGerd Hoffmann } 18205ff4e36cSAlon Levy if (!qxl_destroy_primary(d, async)) { 1821c480bb7dSAlon Levy trace_qxl_io_destroy_primary_ignored(d->id, 18225ff4e36cSAlon Levy qxl_mode_to_string(d->mode)); 18235ff4e36cSAlon Levy goto cancel_async; 18245ff4e36cSAlon Levy } 1825a19cbfb3SGerd Hoffmann break; 1826a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_SURFACE_WAIT: 1827ddd8fdc7SGerd Hoffmann if (val >= d->ssd.num_surfaces) { 18280a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" 18295f8daf2eSStefan Weil "%" PRIu64 " >= NUM_SURFACES", async, val); 18305ff4e36cSAlon Levy goto cancel_async; 18315ff4e36cSAlon Levy } 18325ff4e36cSAlon Levy qxl_spice_destroy_surface_wait(d, val, async); 1833a19cbfb3SGerd Hoffmann break; 18343e16b9c5SAlon Levy case QXL_IO_FLUSH_RELEASE: { 18353e16b9c5SAlon Levy QXLReleaseRing *ring = &d->ram->release_ring; 18363e16b9c5SAlon Levy if (ring->prod - ring->cons + 1 == ring->num_items) { 18373e16b9c5SAlon Levy fprintf(stderr, 18383e16b9c5SAlon Levy "ERROR: no flush, full release ring [p%d,%dc]\n", 18393e16b9c5SAlon Levy ring->prod, ring->cons); 18403e16b9c5SAlon Levy } 18413e16b9c5SAlon Levy qxl_push_free_res(d, 1 /* flush */); 18423e16b9c5SAlon Levy break; 18433e16b9c5SAlon Levy } 18443e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 18453e16b9c5SAlon Levy qxl_spice_flush_surfaces_async(d); 18463e16b9c5SAlon Levy break; 1847a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_ALL_SURFACES: 18485ff4e36cSAlon Levy d->mode = QXL_MODE_UNDEFINED; 18495ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, async); 1850a19cbfb3SGerd Hoffmann break; 1851020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 1852020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 0); 1853020af1c4SAlon Levy break; 1854a19cbfb3SGerd Hoffmann default: 18550a530548SAlon Levy qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port); 1856a19cbfb3SGerd Hoffmann } 18575ff4e36cSAlon Levy return; 18585ff4e36cSAlon Levy cancel_async: 18595ff4e36cSAlon Levy if (async) { 18605ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 18615ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 18625ff4e36cSAlon Levy d->current_async = QXL_UNDEFINED_IO; 18635ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 18645ff4e36cSAlon Levy } 1865a19cbfb3SGerd Hoffmann } 1866a19cbfb3SGerd Hoffmann 1867a8170e5eSAvi Kivity static uint64_t ioport_read(void *opaque, hwaddr addr, 1868b1950430SAvi Kivity unsigned size) 1869a19cbfb3SGerd Hoffmann { 1870917ae08cSAlon Levy PCIQXLDevice *qxl = opaque; 1871a19cbfb3SGerd Hoffmann 1872917ae08cSAlon Levy trace_qxl_io_read_unexpected(qxl->id); 1873a19cbfb3SGerd Hoffmann return 0xff; 1874a19cbfb3SGerd Hoffmann } 1875a19cbfb3SGerd Hoffmann 1876b1950430SAvi Kivity static const MemoryRegionOps qxl_io_ops = { 1877b1950430SAvi Kivity .read = ioport_read, 1878b1950430SAvi Kivity .write = ioport_write, 1879b1950430SAvi Kivity .valid = { 1880b1950430SAvi Kivity .min_access_size = 1, 1881b1950430SAvi Kivity .max_access_size = 1, 1882b1950430SAvi Kivity }, 1883a19cbfb3SGerd Hoffmann }; 1884a19cbfb3SGerd Hoffmann 18854a46c99cSGerd Hoffmann static void qxl_update_irq_bh(void *opaque) 1886a19cbfb3SGerd Hoffmann { 1887a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 188840010aeaSYonit Halperin qxl_update_irq(d); 1889a19cbfb3SGerd Hoffmann } 1890a19cbfb3SGerd Hoffmann 1891a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events) 1892a19cbfb3SGerd Hoffmann { 1893a19cbfb3SGerd Hoffmann uint32_t old_pending; 1894a19cbfb3SGerd Hoffmann uint32_t le_events = cpu_to_le32(events); 1895a19cbfb3SGerd Hoffmann 1896917ae08cSAlon Levy trace_qxl_send_events(d->id, events); 1897511aefb0SAlon Levy if (!qemu_spice_display_is_running(&d->ssd)) { 1898511aefb0SAlon Levy /* spice-server tracks guest running state and should not do this */ 1899511aefb0SAlon Levy fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n", 1900511aefb0SAlon Levy __func__); 1901511aefb0SAlon Levy trace_qxl_send_events_vm_stopped(d->id, events); 1902511aefb0SAlon Levy return; 1903511aefb0SAlon Levy } 19045a358b39SPeter Maydell /* 19055a358b39SPeter Maydell * Older versions of Spice forgot to define the QXLRam struct 19065a358b39SPeter Maydell * with the '__aligned__(4)' attribute. clang 7 and newer will 19075a358b39SPeter Maydell * thus warn that atomic_fetch_or(&d->ram->int_pending, ...) 19085a358b39SPeter Maydell * might be a misaligned atomic access, and will generate an 19095a358b39SPeter Maydell * out-of-line call for it, which results in a link error since 19105a358b39SPeter Maydell * we don't currently link against libatomic. 19115a358b39SPeter Maydell * 19125a358b39SPeter Maydell * In fact we set up d->ram in init_qxl_ram() so it always starts 19135a358b39SPeter Maydell * at a 4K boundary, so we know that &d->ram->int_pending is 19145a358b39SPeter Maydell * naturally aligned for a uint32_t. Newer Spice versions 19155a358b39SPeter Maydell * (with Spice commit beda5ec7a6848be20c0cac2a9a8ef2a41e8069c1) 19165a358b39SPeter Maydell * will fix the bug directly. To deal with older versions, 19175a358b39SPeter Maydell * we tell the compiler to assume the address really is aligned. 19185a358b39SPeter Maydell * Any compiler which cares about the misalignment will have 19195a358b39SPeter Maydell * __builtin_assume_aligned. 19205a358b39SPeter Maydell */ 19215a358b39SPeter Maydell #ifdef HAS_ASSUME_ALIGNED 19225a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)__builtin_assume_aligned(P, 4)) 19235a358b39SPeter Maydell #else 19245a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)P) 19255a358b39SPeter Maydell #endif 19265a358b39SPeter Maydell 19275a358b39SPeter Maydell old_pending = atomic_fetch_or(ALIGNED_UINT32_PTR(&d->ram->int_pending), 19285a358b39SPeter Maydell le_events); 1929a19cbfb3SGerd Hoffmann if ((old_pending & le_events) == le_events) { 1930a19cbfb3SGerd Hoffmann return; 1931a19cbfb3SGerd Hoffmann } 19324a46c99cSGerd Hoffmann qemu_bh_schedule(d->update_irq); 1933a19cbfb3SGerd Hoffmann } 1934a19cbfb3SGerd Hoffmann 1935a19cbfb3SGerd Hoffmann /* graphics console */ 1936a19cbfb3SGerd Hoffmann 1937a19cbfb3SGerd Hoffmann static void qxl_hw_update(void *opaque) 1938a19cbfb3SGerd Hoffmann { 1939a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1940a19cbfb3SGerd Hoffmann 1941a19cbfb3SGerd Hoffmann qxl_render_update(qxl); 1942a19cbfb3SGerd Hoffmann } 1943a19cbfb3SGerd Hoffmann 19441331eab2SGerd Hoffmann static void qxl_dirty_one_surface(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 19451331eab2SGerd Hoffmann uint32_t height, int32_t stride) 19461331eab2SGerd Hoffmann { 1947e0127d2eSGerd Hoffmann uint64_t offset, size; 1948e0127d2eSGerd Hoffmann uint32_t slot; 19491331eab2SGerd Hoffmann bool rc; 19501331eab2SGerd Hoffmann 19511331eab2SGerd Hoffmann rc = qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset); 19521331eab2SGerd Hoffmann assert(rc == true); 1953e0127d2eSGerd Hoffmann size = (uint64_t)height * abs(stride); 1954e0127d2eSGerd Hoffmann trace_qxl_surfaces_dirty(qxl->id, offset, size); 19551331eab2SGerd Hoffmann qxl_set_dirty(qxl->guest_slots[slot].mr, 1956e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset, 1957e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset + size); 19581331eab2SGerd Hoffmann } 19591331eab2SGerd Hoffmann 1960e25139b3SYonit Halperin static void qxl_dirty_surfaces(PCIQXLDevice *qxl) 1961e25139b3SYonit Halperin { 1962e25139b3SYonit Halperin int i; 1963e25139b3SYonit Halperin 19642aa9e85cSYonit Halperin if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { 1965e25139b3SYonit Halperin return; 1966e25139b3SYonit Halperin } 1967e25139b3SYonit Halperin 1968e25139b3SYonit Halperin /* dirty the primary surface */ 19691331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, qxl->guest_primary.surface.mem, 19701331eab2SGerd Hoffmann qxl->guest_primary.surface.height, 19711331eab2SGerd Hoffmann qxl->guest_primary.surface.stride); 1972e25139b3SYonit Halperin 1973e25139b3SYonit Halperin /* dirty the off-screen surfaces */ 1974ddd8fdc7SGerd Hoffmann for (i = 0; i < qxl->ssd.num_surfaces; i++) { 1975e25139b3SYonit Halperin QXLSurfaceCmd *cmd; 1976e25139b3SYonit Halperin 1977e25139b3SYonit Halperin if (qxl->guest_surfaces.cmds[i] == 0) { 1978e25139b3SYonit Halperin continue; 1979e25139b3SYonit Halperin } 1980e25139b3SYonit Halperin 1981e25139b3SYonit Halperin cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], 1982e25139b3SYonit Halperin MEMSLOT_GROUP_GUEST); 1983fae2afb1SAlon Levy assert(cmd); 1984e25139b3SYonit Halperin assert(cmd->type == QXL_SURFACE_CMD_CREATE); 19851331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, cmd->u.surface_create.data, 19861331eab2SGerd Hoffmann cmd->u.surface_create.height, 19871331eab2SGerd Hoffmann cmd->u.surface_create.stride); 1988e25139b3SYonit Halperin } 1989e25139b3SYonit Halperin } 1990e25139b3SYonit Halperin 19911dfb4dd9SLuiz Capitulino static void qxl_vm_change_state_handler(void *opaque, int running, 19921dfb4dd9SLuiz Capitulino RunState state) 1993a19cbfb3SGerd Hoffmann { 1994a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1995a19cbfb3SGerd Hoffmann 1996efbf2950SYonit Halperin if (running) { 1997efbf2950SYonit Halperin /* 1998efbf2950SYonit Halperin * if qxl_send_events was called from spice server context before 199940010aeaSYonit Halperin * migration ended, qxl_update_irq for these events might not have been 2000efbf2950SYonit Halperin * called 2001efbf2950SYonit Halperin */ 200240010aeaSYonit Halperin qxl_update_irq(qxl); 2003e25139b3SYonit Halperin } else { 2004e25139b3SYonit Halperin /* make sure surfaces are saved before migration */ 2005e25139b3SYonit Halperin qxl_dirty_surfaces(qxl); 2006a19cbfb3SGerd Hoffmann } 2007a19cbfb3SGerd Hoffmann } 2008a19cbfb3SGerd Hoffmann 2009a19cbfb3SGerd Hoffmann /* display change listener */ 2010a19cbfb3SGerd Hoffmann 20117c20b4a3SGerd Hoffmann static void display_update(DisplayChangeListener *dcl, 20127c20b4a3SGerd Hoffmann int x, int y, int w, int h) 2013a19cbfb3SGerd Hoffmann { 2014c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2015c6c06853SGerd Hoffmann 2016c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2017c6c06853SGerd Hoffmann qemu_spice_display_update(&qxl->ssd, x, y, w, h); 2018a19cbfb3SGerd Hoffmann } 2019a19cbfb3SGerd Hoffmann } 2020a19cbfb3SGerd Hoffmann 2021c12aeb86SGerd Hoffmann static void display_switch(DisplayChangeListener *dcl, 2022c12aeb86SGerd Hoffmann struct DisplaySurface *surface) 2023a19cbfb3SGerd Hoffmann { 2024c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2025c6c06853SGerd Hoffmann 202671874c17SGerd Hoffmann qxl->ssd.ds = surface; 2027c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2028c12aeb86SGerd Hoffmann qemu_spice_display_switch(&qxl->ssd, surface); 2029a19cbfb3SGerd Hoffmann } 2030a19cbfb3SGerd Hoffmann } 2031a19cbfb3SGerd Hoffmann 2032bc2ed970SGerd Hoffmann static void display_refresh(DisplayChangeListener *dcl) 2033a19cbfb3SGerd Hoffmann { 2034c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2035c6c06853SGerd Hoffmann 2036c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2037c6c06853SGerd Hoffmann qemu_spice_display_refresh(&qxl->ssd); 2038a19cbfb3SGerd Hoffmann } 2039a19cbfb3SGerd Hoffmann } 2040a19cbfb3SGerd Hoffmann 20417c20b4a3SGerd Hoffmann static DisplayChangeListenerOps display_listener_ops = { 20427c20b4a3SGerd Hoffmann .dpy_name = "spice/qxl", 2043a93a4a22SGerd Hoffmann .dpy_gfx_update = display_update, 2044c12aeb86SGerd Hoffmann .dpy_gfx_switch = display_switch, 2045a19cbfb3SGerd Hoffmann .dpy_refresh = display_refresh, 2046a19cbfb3SGerd Hoffmann }; 2047a19cbfb3SGerd Hoffmann 204813d1fd44SAlon Levy static void qxl_init_ramsize(PCIQXLDevice *qxl) 2049a974192cSGerd Hoffmann { 205013d1fd44SAlon Levy /* vga mode framebuffer / primary surface (bar 0, first part) */ 205113d1fd44SAlon Levy if (qxl->vgamem_size_mb < 8) { 205213d1fd44SAlon Levy qxl->vgamem_size_mb = 8; 205313d1fd44SAlon Levy } 2054876d5163SRadim Krčmář /* XXX: we round vgamem_size_mb up to a nearest power of two and it must be 2055876d5163SRadim Krčmář * less than vga_common_init()'s maximum on qxl->vga.vram_size (512 now). 2056876d5163SRadim Krčmář */ 2057876d5163SRadim Krčmář if (qxl->vgamem_size_mb > 256) { 2058876d5163SRadim Krčmář qxl->vgamem_size_mb = 256; 2059876d5163SRadim Krčmář } 2060f0353b0dSPhilippe Mathieu-Daudé qxl->vgamem_size = qxl->vgamem_size_mb * MiB; 206113d1fd44SAlon Levy 206213d1fd44SAlon Levy /* vga ram (bar 0, total) */ 2063017438eeSGerd Hoffmann if (qxl->ram_size_mb != -1) { 2064f0353b0dSPhilippe Mathieu-Daudé qxl->vga.vram_size = qxl->ram_size_mb * MiB; 2065017438eeSGerd Hoffmann } 206613d1fd44SAlon Levy if (qxl->vga.vram_size < qxl->vgamem_size * 2) { 206713d1fd44SAlon Levy qxl->vga.vram_size = qxl->vgamem_size * 2; 2068a974192cSGerd Hoffmann } 2069a974192cSGerd Hoffmann 20706f2b175aSGerd Hoffmann /* vram32 (surfaces, 32bit, bar 1) */ 20716f2b175aSGerd Hoffmann if (qxl->vram32_size_mb != -1) { 2072f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size = qxl->vram32_size_mb * MiB; 20736f2b175aSGerd Hoffmann } 20746f2b175aSGerd Hoffmann if (qxl->vram32_size < 4096) { 20756f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20766f2b175aSGerd Hoffmann } 20776f2b175aSGerd Hoffmann 20786f2b175aSGerd Hoffmann /* vram (surfaces, 64bit, bar 4+5) */ 2079017438eeSGerd Hoffmann if (qxl->vram_size_mb != -1) { 2080f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size = (uint64_t)qxl->vram_size_mb * MiB; 2081017438eeSGerd Hoffmann } 20826f2b175aSGerd Hoffmann if (qxl->vram_size < qxl->vram32_size) { 20836f2b175aSGerd Hoffmann qxl->vram_size = qxl->vram32_size; 2084a974192cSGerd Hoffmann } 2085a974192cSGerd Hoffmann 20866f2b175aSGerd Hoffmann if (qxl->revision == 1) { 20876f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20886f2b175aSGerd Hoffmann qxl->vram_size = 4096; 20896f2b175aSGerd Hoffmann } 2090bb7443f6SRadim Krčmář qxl->vgamem_size = pow2ceil(qxl->vgamem_size); 2091bb7443f6SRadim Krčmář qxl->vga.vram_size = pow2ceil(qxl->vga.vram_size); 2092bb7443f6SRadim Krčmář qxl->vram32_size = pow2ceil(qxl->vram32_size); 2093bb7443f6SRadim Krčmář qxl->vram_size = pow2ceil(qxl->vram_size); 2094a974192cSGerd Hoffmann } 2095a974192cSGerd Hoffmann 2096042a24dbSMarkus Armbruster static void qxl_realize_common(PCIQXLDevice *qxl, Error **errp) 2097a19cbfb3SGerd Hoffmann { 2098a19cbfb3SGerd Hoffmann uint8_t* config = qxl->pci.config; 2099a19cbfb3SGerd Hoffmann uint32_t pci_device_rev; 2100a19cbfb3SGerd Hoffmann uint32_t io_size; 2101a19cbfb3SGerd Hoffmann 210247025a01SPaolo Bonzini qemu_spice_display_init_common(&qxl->ssd); 2103a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_UNDEFINED; 2104a19cbfb3SGerd Hoffmann qxl->num_memslots = NUM_MEMSLOTS; 210514898cf6SGerd Hoffmann qemu_mutex_init(&qxl->track_lock); 21065ff4e36cSAlon Levy qemu_mutex_init(&qxl->async_lock); 21075ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 2108087e6a42SAlon Levy qxl->guest_bug = 0; 2109a19cbfb3SGerd Hoffmann 2110a19cbfb3SGerd Hoffmann switch (qxl->revision) { 2111a19cbfb3SGerd Hoffmann case 1: /* spice 0.4 -- qxl-1 */ 2112a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V04; 21133f6297b9SUri Lublin io_size = 8; 2114a19cbfb3SGerd Hoffmann break; 2115a19cbfb3SGerd Hoffmann case 2: /* spice 0.6 -- qxl-2 */ 2116a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V06; 21173f6297b9SUri Lublin io_size = 16; 2118a19cbfb3SGerd Hoffmann break; 21199197a7c8SGerd Hoffmann case 3: /* qxl-3 */ 2120020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V10; 2121020af1c4SAlon Levy io_size = 32; /* PCI region size must be pow2 */ 2122020af1c4SAlon Levy break; 2123020af1c4SAlon Levy case 4: /* qxl-4 */ 2124020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V12; 2125bb7443f6SRadim Krčmář io_size = pow2ceil(QXL_IO_RANGE_SIZE); 21269197a7c8SGerd Hoffmann break; 212736839d35SAlon Levy default: 2128042a24dbSMarkus Armbruster error_setg(errp, "Invalid revision %d for qxl device (max %d)", 212936839d35SAlon Levy qxl->revision, QXL_DEFAULT_REVISION); 2130042a24dbSMarkus Armbruster return; 2131a19cbfb3SGerd Hoffmann } 2132a19cbfb3SGerd Hoffmann 2133a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); 2134a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); 2135a19cbfb3SGerd Hoffmann 2136a19cbfb3SGerd Hoffmann qxl->rom_size = qxl_rom_size(); 2137ce66d778SPeter Maydell memory_region_init_ram(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom", 2138f8ed85acSMarkus Armbruster qxl->rom_size, &error_fatal); 2139a19cbfb3SGerd Hoffmann init_qxl_rom(qxl); 2140a19cbfb3SGerd Hoffmann init_qxl_ram(qxl); 2141a19cbfb3SGerd Hoffmann 2142ddd8fdc7SGerd Hoffmann qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces); 2143ce66d778SPeter Maydell memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram", 2144f8ed85acSMarkus Armbruster qxl->vram_size, &error_fatal); 21453eadad55SPaolo Bonzini memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32", 21463eadad55SPaolo Bonzini &qxl->vram_bar, 0, qxl->vram32_size); 2147a19cbfb3SGerd Hoffmann 21483eadad55SPaolo Bonzini memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl, 2149b1950430SAvi Kivity "qxl-ioports", io_size); 215060e94e43SGerd Hoffmann if (qxl->have_vga) { 2151b1950430SAvi Kivity vga_dirty_log_start(&qxl->vga); 2152b1950430SAvi Kivity } 2153bd8f2f5dSJan Kiszka memory_region_set_flush_coalesced(&qxl->io_bar); 2154a19cbfb3SGerd Hoffmann 2155a19cbfb3SGerd Hoffmann 2156e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, 2157b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); 2158a19cbfb3SGerd Hoffmann 2159e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, 2160b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); 2161b1950430SAvi Kivity 2162e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, 2163b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); 2164b1950430SAvi Kivity 2165e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, 21666f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); 21676f2b175aSGerd Hoffmann 21686f2b175aSGerd Hoffmann if (qxl->vram32_size < qxl->vram_size) { 21696f2b175aSGerd Hoffmann /* 21706f2b175aSGerd Hoffmann * Make the 64bit vram bar show up only in case it is 21716f2b175aSGerd Hoffmann * configured to be larger than the 32bit vram bar. 21726f2b175aSGerd Hoffmann */ 21736f2b175aSGerd Hoffmann pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, 21746f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY | 21756f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_TYPE_64 | 21766f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, 21776f2b175aSGerd Hoffmann &qxl->vram_bar); 21786f2b175aSGerd Hoffmann } 21796f2b175aSGerd Hoffmann 21806f2b175aSGerd Hoffmann /* print pci bar details */ 2181f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "ram/%s: %" PRId64 " MB [region 0]\n", 218260e94e43SGerd Hoffmann qxl->have_vga ? "pri" : "sec", qxl->vga.vram_size / MiB); 2183f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/32: %" PRIx64 " MB [region 1]\n", 2184f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size / MiB); 2185f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/64: %" PRIx64 " MB %s\n", 2186f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size / MiB, 21876f2b175aSGerd Hoffmann qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); 2188a19cbfb3SGerd Hoffmann 2189a19cbfb3SGerd Hoffmann qxl->ssd.qxl.base.sif = &qxl_interface.base; 21909fa03286SGerd Hoffmann if (qemu_spice_add_display_interface(&qxl->ssd.qxl, qxl->vga.con) != 0) { 2191042a24dbSMarkus Armbruster error_setg(errp, "qxl interface %d.%d not supported by spice-server", 2192e25a0651SAlon Levy SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR); 2193042a24dbSMarkus Armbruster return; 2194e25a0651SAlon Levy } 2195be812c0aSLukáš Hrázký 2196be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000e02 /* release 0.14.2 */ 2197be812c0aSLukáš Hrázký char device_address[256] = ""; 2198be812c0aSLukáš Hrázký if (qemu_spice_fill_device_address(qxl->vga.con, device_address, 256)) { 2199be812c0aSLukáš Hrázký spice_qxl_set_device_info(&qxl->ssd.qxl, 2200be812c0aSLukáš Hrázký device_address, 2201be812c0aSLukáš Hrázký 0, 2202be812c0aSLukáš Hrázký qxl->max_outputs); 2203be812c0aSLukáš Hrázký } 2204be812c0aSLukáš Hrázký #endif 2205be812c0aSLukáš Hrázký 2206a19cbfb3SGerd Hoffmann qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); 2207a19cbfb3SGerd Hoffmann 22084a46c99cSGerd Hoffmann qxl->update_irq = qemu_bh_new(qxl_update_irq_bh, qxl); 2209a19cbfb3SGerd Hoffmann qxl_reset_state(qxl); 2210a19cbfb3SGerd Hoffmann 221181fb6f15SAlon Levy qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl); 22120b2824e5SGerd Hoffmann qxl->ssd.cursor_bh = qemu_bh_new(qemu_spice_cursor_refresh_bh, &qxl->ssd); 2213a19cbfb3SGerd Hoffmann } 2214a19cbfb3SGerd Hoffmann 2215042a24dbSMarkus Armbruster static void qxl_realize_primary(PCIDevice *dev, Error **errp) 2216a19cbfb3SGerd Hoffmann { 2217c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2218a19cbfb3SGerd Hoffmann VGACommonState *vga = &qxl->vga; 2219042a24dbSMarkus Armbruster Error *local_err = NULL; 2220a19cbfb3SGerd Hoffmann 222113d1fd44SAlon Levy qxl_init_ramsize(qxl); 222254a85d46SGerd Hoffmann vga->vbe_size = qxl->vgamem_size; 2223f0353b0dSPhilippe Mathieu-Daudé vga->vram_size_mb = qxl->vga.vram_size / MiB; 22241fcfdc43SGerd Hoffmann vga_common_init(vga, OBJECT(dev)); 2225712f0cc7SPaolo Bonzini vga_init(vga, OBJECT(dev), 2226712f0cc7SPaolo Bonzini pci_address_space(dev), pci_address_space_io(dev), false); 2227848696bfSKirill Batuzov portio_list_init(&qxl->vga_port_list, OBJECT(dev), qxl_vga_portio_list, 2228db10ca90SPaolo Bonzini vga, "vga"); 2229848696bfSKirill Batuzov portio_list_set_flush_coalesced(&qxl->vga_port_list); 2230848696bfSKirill Batuzov portio_list_add(&qxl->vga_port_list, pci_address_space_io(dev), 0x3b0); 223160e94e43SGerd Hoffmann qxl->have_vga = true; 2232a19cbfb3SGerd Hoffmann 22335643706aSGerd Hoffmann vga->con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 223460e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(vga->con); /* == channel_id */ 223560e94e43SGerd Hoffmann if (qxl->id != 0) { 223660e94e43SGerd Hoffmann error_setg(errp, "primary qxl-vga device must be console 0 " 223760e94e43SGerd Hoffmann "(first display device on the command line)"); 223860e94e43SGerd Hoffmann return; 223960e94e43SGerd Hoffmann } 2240a19cbfb3SGerd Hoffmann 2241042a24dbSMarkus Armbruster qxl_realize_common(qxl, &local_err); 2242042a24dbSMarkus Armbruster if (local_err) { 2243042a24dbSMarkus Armbruster error_propagate(errp, local_err); 2244042a24dbSMarkus Armbruster return; 2245bdd4df33SGerd Hoffmann } 2246bdd4df33SGerd Hoffmann 22477c20b4a3SGerd Hoffmann qxl->ssd.dcl.ops = &display_listener_ops; 2248284d1c6bSGerd Hoffmann qxl->ssd.dcl.con = vga->con; 22495209089fSGerd Hoffmann register_displaychangelistener(&qxl->ssd.dcl); 2250a19cbfb3SGerd Hoffmann } 2251a19cbfb3SGerd Hoffmann 2252042a24dbSMarkus Armbruster static void qxl_realize_secondary(PCIDevice *dev, Error **errp) 2253a19cbfb3SGerd Hoffmann { 2254c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2255a19cbfb3SGerd Hoffmann 225613d1fd44SAlon Levy qxl_init_ramsize(qxl); 2257ce66d778SPeter Maydell memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram", 2258f8ed85acSMarkus Armbruster qxl->vga.vram_size, &error_fatal); 2259b1950430SAvi Kivity qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); 22605643706aSGerd Hoffmann qxl->vga.con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 226160e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(qxl->vga.con); /* == channel_id */ 2262a19cbfb3SGerd Hoffmann 2263042a24dbSMarkus Armbruster qxl_realize_common(qxl, errp); 2264a19cbfb3SGerd Hoffmann } 2265a19cbfb3SGerd Hoffmann 226644b1ff31SDr. David Alan Gilbert static int qxl_pre_save(void *opaque) 2267a19cbfb3SGerd Hoffmann { 2268a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2269a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2270a19cbfb3SGerd Hoffmann 2271c480bb7dSAlon Levy trace_qxl_pre_save(d->id); 2272a19cbfb3SGerd Hoffmann if (d->last_release == NULL) { 2273a19cbfb3SGerd Hoffmann d->last_release_offset = 0; 2274a19cbfb3SGerd Hoffmann } else { 2275a19cbfb3SGerd Hoffmann d->last_release_offset = (uint8_t *)d->last_release - ram_start; 2276a19cbfb3SGerd Hoffmann } 2277a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 227844b1ff31SDr. David Alan Gilbert 227944b1ff31SDr. David Alan Gilbert return 0; 2280a19cbfb3SGerd Hoffmann } 2281a19cbfb3SGerd Hoffmann 2282a19cbfb3SGerd Hoffmann static int qxl_pre_load(void *opaque) 2283a19cbfb3SGerd Hoffmann { 2284a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2285a19cbfb3SGerd Hoffmann 2286c480bb7dSAlon Levy trace_qxl_pre_load(d->id); 2287a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 1); 2288a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(d); 2289a19cbfb3SGerd Hoffmann return 0; 2290a19cbfb3SGerd Hoffmann } 2291a19cbfb3SGerd Hoffmann 229254825d2eSAlon Levy static void qxl_create_memslots(PCIQXLDevice *d) 229354825d2eSAlon Levy { 229454825d2eSAlon Levy int i; 229554825d2eSAlon Levy 229654825d2eSAlon Levy for (i = 0; i < NUM_MEMSLOTS; i++) { 229754825d2eSAlon Levy if (!d->guest_slots[i].active) { 229854825d2eSAlon Levy continue; 229954825d2eSAlon Levy } 230054825d2eSAlon Levy qxl_add_memslot(d, i, 0, QXL_SYNC); 230154825d2eSAlon Levy } 230254825d2eSAlon Levy } 230354825d2eSAlon Levy 2304a19cbfb3SGerd Hoffmann static int qxl_post_load(void *opaque, int version) 2305a19cbfb3SGerd Hoffmann { 2306a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2307a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2308a19cbfb3SGerd Hoffmann QXLCommandExt *cmds; 230954825d2eSAlon Levy int in, out, newmode; 2310a19cbfb3SGerd Hoffmann 2311a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 2312a19cbfb3SGerd Hoffmann if (d->last_release_offset == 0) { 2313a19cbfb3SGerd Hoffmann d->last_release = NULL; 2314a19cbfb3SGerd Hoffmann } else { 2315a19cbfb3SGerd Hoffmann d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); 2316a19cbfb3SGerd Hoffmann } 2317a19cbfb3SGerd Hoffmann 2318a19cbfb3SGerd Hoffmann d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); 2319a19cbfb3SGerd Hoffmann 2320c480bb7dSAlon Levy trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); 2321a19cbfb3SGerd Hoffmann newmode = d->mode; 2322a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 232354825d2eSAlon Levy 2324a19cbfb3SGerd Hoffmann switch (newmode) { 2325a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 2326fa98efe9SYonit Halperin qxl_create_memslots(d); 2327a19cbfb3SGerd Hoffmann break; 2328a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 232954825d2eSAlon Levy qxl_create_memslots(d); 2330a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 2331a19cbfb3SGerd Hoffmann break; 2332a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 233354825d2eSAlon Levy qxl_create_memslots(d); 23345ff4e36cSAlon Levy qxl_create_guest_primary(d, 1, QXL_SYNC); 2335a19cbfb3SGerd Hoffmann 2336a19cbfb3SGerd Hoffmann /* replay surface-create and cursor-set commands */ 23379de68637SMarkus Armbruster cmds = g_new0(QXLCommandExt, d->ssd.num_surfaces + 1); 2338ddd8fdc7SGerd Hoffmann for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) { 2339a19cbfb3SGerd Hoffmann if (d->guest_surfaces.cmds[in] == 0) { 2340a19cbfb3SGerd Hoffmann continue; 2341a19cbfb3SGerd Hoffmann } 2342a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_surfaces.cmds[in]; 2343a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_SURFACE; 2344a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2345a19cbfb3SGerd Hoffmann out++; 2346a19cbfb3SGerd Hoffmann } 234730f6da66SYonit Halperin if (d->guest_cursor) { 2348a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_cursor; 2349a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_CURSOR; 2350a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2351a19cbfb3SGerd Hoffmann out++; 235230f6da66SYonit Halperin } 2353aee32bf3SGerd Hoffmann qxl_spice_loadvm_commands(d, cmds, out); 23547267c094SAnthony Liguori g_free(cmds); 2355020af1c4SAlon Levy if (d->guest_monitors_config) { 2356020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 1); 2357020af1c4SAlon Levy } 2358a19cbfb3SGerd Hoffmann break; 2359a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 236054825d2eSAlon Levy /* note: no need to call qxl_create_memslots, qxl_set_mode 236154825d2eSAlon Levy * creates the mem slot. */ 2362a19cbfb3SGerd Hoffmann qxl_set_mode(d, d->shadow_rom.mode, 1); 2363a19cbfb3SGerd Hoffmann break; 2364a19cbfb3SGerd Hoffmann } 2365a19cbfb3SGerd Hoffmann return 0; 2366a19cbfb3SGerd Hoffmann } 2367a19cbfb3SGerd Hoffmann 2368b67737a6SGerd Hoffmann #define QXL_SAVE_VERSION 21 2369a19cbfb3SGerd Hoffmann 2370020af1c4SAlon Levy static bool qxl_monitors_config_needed(void *opaque) 2371020af1c4SAlon Levy { 2372020af1c4SAlon Levy PCIQXLDevice *qxl = opaque; 2373020af1c4SAlon Levy 2374020af1c4SAlon Levy return qxl->guest_monitors_config != 0; 2375020af1c4SAlon Levy } 2376020af1c4SAlon Levy 2377020af1c4SAlon Levy 2378a19cbfb3SGerd Hoffmann static VMStateDescription qxl_memslot = { 2379a19cbfb3SGerd Hoffmann .name = "qxl-memslot", 2380a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2381a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2382a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2383a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_start, struct guest_slots), 2384a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_end, struct guest_slots), 2385a19cbfb3SGerd Hoffmann VMSTATE_UINT32(active, struct guest_slots), 2386a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2387a19cbfb3SGerd Hoffmann } 2388a19cbfb3SGerd Hoffmann }; 2389a19cbfb3SGerd Hoffmann 2390a19cbfb3SGerd Hoffmann static VMStateDescription qxl_surface = { 2391a19cbfb3SGerd Hoffmann .name = "qxl-surface", 2392a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2393a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2394a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2395a19cbfb3SGerd Hoffmann VMSTATE_UINT32(width, QXLSurfaceCreate), 2396a19cbfb3SGerd Hoffmann VMSTATE_UINT32(height, QXLSurfaceCreate), 2397a19cbfb3SGerd Hoffmann VMSTATE_INT32(stride, QXLSurfaceCreate), 2398a19cbfb3SGerd Hoffmann VMSTATE_UINT32(format, QXLSurfaceCreate), 2399a19cbfb3SGerd Hoffmann VMSTATE_UINT32(position, QXLSurfaceCreate), 2400a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), 2401a19cbfb3SGerd Hoffmann VMSTATE_UINT32(flags, QXLSurfaceCreate), 2402a19cbfb3SGerd Hoffmann VMSTATE_UINT32(type, QXLSurfaceCreate), 2403a19cbfb3SGerd Hoffmann VMSTATE_UINT64(mem, QXLSurfaceCreate), 2404a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2405a19cbfb3SGerd Hoffmann } 2406a19cbfb3SGerd Hoffmann }; 2407a19cbfb3SGerd Hoffmann 2408020af1c4SAlon Levy static VMStateDescription qxl_vmstate_monitors_config = { 2409020af1c4SAlon Levy .name = "qxl/monitors-config", 2410020af1c4SAlon Levy .version_id = 1, 2411020af1c4SAlon Levy .minimum_version_id = 1, 24125cd8cadaSJuan Quintela .needed = qxl_monitors_config_needed, 2413020af1c4SAlon Levy .fields = (VMStateField[]) { 2414020af1c4SAlon Levy VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice), 2415020af1c4SAlon Levy VMSTATE_END_OF_LIST() 2416020af1c4SAlon Levy }, 2417020af1c4SAlon Levy }; 2418020af1c4SAlon Levy 2419a19cbfb3SGerd Hoffmann static VMStateDescription qxl_vmstate = { 2420a19cbfb3SGerd Hoffmann .name = "qxl", 2421a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2422a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2423a19cbfb3SGerd Hoffmann .pre_save = qxl_pre_save, 2424a19cbfb3SGerd Hoffmann .pre_load = qxl_pre_load, 2425a19cbfb3SGerd Hoffmann .post_load = qxl_post_load, 2426a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2427a19cbfb3SGerd Hoffmann VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), 2428a19cbfb3SGerd Hoffmann VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), 2429a19cbfb3SGerd Hoffmann VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), 2430a19cbfb3SGerd Hoffmann VMSTATE_UINT32(num_free_res, PCIQXLDevice), 2431a19cbfb3SGerd Hoffmann VMSTATE_UINT32(last_release_offset, PCIQXLDevice), 2432a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mode, PCIQXLDevice), 2433a19cbfb3SGerd Hoffmann VMSTATE_UINT32(ssd.unique, PCIQXLDevice), 2434d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice, NULL), 2435b67737a6SGerd Hoffmann VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, 2436b67737a6SGerd Hoffmann qxl_memslot, struct guest_slots), 2437b67737a6SGerd Hoffmann VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, 2438b67737a6SGerd Hoffmann qxl_surface, QXLSurfaceCreate), 2439d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice, NULL), 2440ddd8fdc7SGerd Hoffmann VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice, 2441ddd8fdc7SGerd Hoffmann ssd.num_surfaces, 0, 2442b67737a6SGerd Hoffmann vmstate_info_uint64, uint64_t), 2443b67737a6SGerd Hoffmann VMSTATE_UINT64(guest_cursor, PCIQXLDevice), 2444a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2445a19cbfb3SGerd Hoffmann }, 24465cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 24475cd8cadaSJuan Quintela &qxl_vmstate_monitors_config, 24485cd8cadaSJuan Quintela NULL 2449020af1c4SAlon Levy } 2450a19cbfb3SGerd Hoffmann }; 2451a19cbfb3SGerd Hoffmann 245278e60ba5SGerd Hoffmann static Property qxl_properties[] = { 2453f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, 64 * MiB), 2454f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("vram_size", PCIQXLDevice, vram32_size, 64 * MiB), 245578e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, 245678e60ba5SGerd Hoffmann QXL_DEFAULT_REVISION), 245778e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), 245878e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), 245978e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), 2460017438eeSGerd Hoffmann DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), 246179ce3567SAlon Levy DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), 246279ce3567SAlon Levy DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), 24639e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16), 2464ddd8fdc7SGerd Hoffmann DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024), 2465567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 2466567161fdSFrediano Ziglio DEFINE_PROP_UINT16("max_outputs", PCIQXLDevice, max_outputs, 0), 2467567161fdSFrediano Ziglio #endif 24686f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("xres", PCIQXLDevice, xres, 0), 24696f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("yres", PCIQXLDevice, yres, 0), 24701fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIQXLDevice, vga.global_vmstate, false), 247178e60ba5SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 247278e60ba5SGerd Hoffmann }; 247378e60ba5SGerd Hoffmann 2474c69f6c7dSGonglei static void qxl_pci_class_init(ObjectClass *klass, void *data) 2475c69f6c7dSGonglei { 2476c69f6c7dSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 2477c69f6c7dSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 2478c69f6c7dSGonglei 2479c69f6c7dSGonglei k->vendor_id = REDHAT_PCI_VENDOR_ID; 2480c69f6c7dSGonglei k->device_id = QXL_DEVICE_ID_STABLE; 2481c69f6c7dSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 2482c69f6c7dSGonglei dc->reset = qxl_reset_handler; 2483c69f6c7dSGonglei dc->vmsd = &qxl_vmstate; 2484c69f6c7dSGonglei dc->props = qxl_properties; 2485c69f6c7dSGonglei } 2486c69f6c7dSGonglei 2487c69f6c7dSGonglei static const TypeInfo qxl_pci_type_info = { 2488c69f6c7dSGonglei .name = TYPE_PCI_QXL, 2489c69f6c7dSGonglei .parent = TYPE_PCI_DEVICE, 2490c69f6c7dSGonglei .instance_size = sizeof(PCIQXLDevice), 2491c69f6c7dSGonglei .abstract = true, 2492c69f6c7dSGonglei .class_init = qxl_pci_class_init, 2493fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 2494fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 2495fd3b02c8SEduardo Habkost { }, 2496fd3b02c8SEduardo Habkost }, 2497c69f6c7dSGonglei }; 2498c69f6c7dSGonglei 249940021f08SAnthony Liguori static void qxl_primary_class_init(ObjectClass *klass, void *data) 250040021f08SAnthony Liguori { 250139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 250240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 250340021f08SAnthony Liguori 2504042a24dbSMarkus Armbruster k->realize = qxl_realize_primary; 250540021f08SAnthony Liguori k->romfile = "vgabios-qxl.bin"; 250640021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 250739bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (primary, vga compatible)"; 25082897ae02SIgor Mammedov dc->hotpluggable = false; 250940021f08SAnthony Liguori } 251040021f08SAnthony Liguori 25118c43a6f0SAndreas Färber static const TypeInfo qxl_primary_info = { 251240021f08SAnthony Liguori .name = "qxl-vga", 2513c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 251440021f08SAnthony Liguori .class_init = qxl_primary_class_init, 2515a19cbfb3SGerd Hoffmann }; 2516a19cbfb3SGerd Hoffmann 251740021f08SAnthony Liguori static void qxl_secondary_class_init(ObjectClass *klass, void *data) 251840021f08SAnthony Liguori { 251939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 252040021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 252140021f08SAnthony Liguori 2522042a24dbSMarkus Armbruster k->realize = qxl_realize_secondary; 252340021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_OTHER; 252439bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (secondary)"; 252540021f08SAnthony Liguori } 252640021f08SAnthony Liguori 25278c43a6f0SAndreas Färber static const TypeInfo qxl_secondary_info = { 252840021f08SAnthony Liguori .name = "qxl", 2529c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 253040021f08SAnthony Liguori .class_init = qxl_secondary_class_init, 2531a19cbfb3SGerd Hoffmann }; 2532a19cbfb3SGerd Hoffmann 253383f7d43aSAndreas Färber static void qxl_register_types(void) 2534a19cbfb3SGerd Hoffmann { 2535c69f6c7dSGonglei type_register_static(&qxl_pci_type_info); 253639bffca2SAnthony Liguori type_register_static(&qxl_primary_info); 253739bffca2SAnthony Liguori type_register_static(&qxl_secondary_info); 2538a19cbfb3SGerd Hoffmann } 2539a19cbfb3SGerd Hoffmann 254083f7d43aSAndreas Färber type_init(qxl_register_types) 2541