1bdd5003aSpbrook /* 2bdd5003aSpbrook * Arm PrimeCell PL110 Color LCD Controller 3bdd5003aSpbrook * 42e9bdce5SPaul Brook * Copyright (c) 2005-2009 CodeSourcery. 5bdd5003aSpbrook * Written by Paul Brook 6bdd5003aSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GNU LGPL 8bdd5003aSpbrook */ 9bdd5003aSpbrook 108ef94f0bSPeter Maydell #include "qemu/osdep.h" 11*64552b6bSMarkus Armbruster #include "hw/irq.h" 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1328ecbaeeSPaolo Bonzini #include "ui/console.h" 1447b43a1fSPaolo Bonzini #include "framebuffer.h" 1528ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 1624da047aSLinus Walleij #include "qemu/timer.h" 1703dd024fSPaolo Bonzini #include "qemu/log.h" 180b8fa32fSMarkus Armbruster #include "qemu/module.h" 19bdd5003aSpbrook 20bdd5003aSpbrook #define PL110_CR_EN 0x001 21e9c05b42Sbalrog #define PL110_CR_BGR 0x100 22bdd5003aSpbrook #define PL110_CR_BEBO 0x200 23bdd5003aSpbrook #define PL110_CR_BEPO 0x400 24bdd5003aSpbrook #define PL110_CR_PWR 0x800 2524da047aSLinus Walleij #define PL110_IE_NB 0x004 2624da047aSLinus Walleij #define PL110_IE_VC 0x008 27bdd5003aSpbrook 28bdd5003aSpbrook enum pl110_bppmode 29bdd5003aSpbrook { 30bdd5003aSpbrook BPP_1, 31bdd5003aSpbrook BPP_2, 32bdd5003aSpbrook BPP_4, 33bdd5003aSpbrook BPP_8, 34bdd5003aSpbrook BPP_16, 354fbf5556SPeter Maydell BPP_32, 364fbf5556SPeter Maydell BPP_16_565, /* PL111 only */ 374fbf5556SPeter Maydell BPP_12 /* PL111 only */ 384fbf5556SPeter Maydell }; 394fbf5556SPeter Maydell 404fbf5556SPeter Maydell 414fbf5556SPeter Maydell /* The Versatile/PB uses a slightly modified PL110 controller. */ 424fbf5556SPeter Maydell enum pl110_version 434fbf5556SPeter Maydell { 444fbf5556SPeter Maydell PL110, 454fbf5556SPeter Maydell PL110_VERSATILE, 464fbf5556SPeter Maydell PL111 47bdd5003aSpbrook }; 48bdd5003aSpbrook 495d7a11e4SAndreas Färber #define TYPE_PL110 "pl110" 505d7a11e4SAndreas Färber #define PL110(obj) OBJECT_CHECK(PL110State, (obj), TYPE_PL110) 515d7a11e4SAndreas Färber 52513960eaSAndreas Färber typedef struct PL110State { 535d7a11e4SAndreas Färber SysBusDevice parent_obj; 545d7a11e4SAndreas Färber 551a6b31ceSAvi Kivity MemoryRegion iomem; 56c1076c3eSPaolo Bonzini MemoryRegionSection fbsection; 57c78f7137SGerd Hoffmann QemuConsole *con; 5824da047aSLinus Walleij QEMUTimer *vblank_timer; 59c60e08d9Spbrook 604fbf5556SPeter Maydell int version; 61bdd5003aSpbrook uint32_t timing[4]; 62bdd5003aSpbrook uint32_t cr; 63bdd5003aSpbrook uint32_t upbase; 64bdd5003aSpbrook uint32_t lpbase; 65bdd5003aSpbrook uint32_t int_status; 66bdd5003aSpbrook uint32_t int_mask; 67bdd5003aSpbrook int cols; 68bdd5003aSpbrook int rows; 69bdd5003aSpbrook enum pl110_bppmode bpp; 70bdd5003aSpbrook int invalidate; 71242ea2c6SPeter Maydell uint32_t mux_ctrl; 726e4c0d1fSPeter Maydell uint32_t palette[256]; 736e4c0d1fSPeter Maydell uint32_t raw_palette[128]; 74d537cf6cSpbrook qemu_irq irq; 75513960eaSAndreas Färber } PL110State; 76bdd5003aSpbrook 77128939a9SPeter Maydell static int vmstate_pl110_post_load(void *opaque, int version_id); 78128939a9SPeter Maydell 798c60d065SPeter Maydell static const VMStateDescription vmstate_pl110 = { 808c60d065SPeter Maydell .name = "pl110", 81242ea2c6SPeter Maydell .version_id = 2, 828c60d065SPeter Maydell .minimum_version_id = 1, 83128939a9SPeter Maydell .post_load = vmstate_pl110_post_load, 848c60d065SPeter Maydell .fields = (VMStateField[]) { 85513960eaSAndreas Färber VMSTATE_INT32(version, PL110State), 86513960eaSAndreas Färber VMSTATE_UINT32_ARRAY(timing, PL110State, 4), 87513960eaSAndreas Färber VMSTATE_UINT32(cr, PL110State), 88513960eaSAndreas Färber VMSTATE_UINT32(upbase, PL110State), 89513960eaSAndreas Färber VMSTATE_UINT32(lpbase, PL110State), 90513960eaSAndreas Färber VMSTATE_UINT32(int_status, PL110State), 91513960eaSAndreas Färber VMSTATE_UINT32(int_mask, PL110State), 92513960eaSAndreas Färber VMSTATE_INT32(cols, PL110State), 93513960eaSAndreas Färber VMSTATE_INT32(rows, PL110State), 94513960eaSAndreas Färber VMSTATE_UINT32(bpp, PL110State), 95513960eaSAndreas Färber VMSTATE_INT32(invalidate, PL110State), 96513960eaSAndreas Färber VMSTATE_UINT32_ARRAY(palette, PL110State, 256), 97513960eaSAndreas Färber VMSTATE_UINT32_ARRAY(raw_palette, PL110State, 128), 98513960eaSAndreas Färber VMSTATE_UINT32_V(mux_ctrl, PL110State, 2), 998c60d065SPeter Maydell VMSTATE_END_OF_LIST() 1008c60d065SPeter Maydell } 1018c60d065SPeter Maydell }; 1028c60d065SPeter Maydell 103bdd5003aSpbrook static const unsigned char pl110_id[] = 104bdd5003aSpbrook { 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; 105bdd5003aSpbrook 1064fbf5556SPeter Maydell static const unsigned char pl111_id[] = { 1074fbf5556SPeter Maydell 0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1 1084fbf5556SPeter Maydell }; 1094fbf5556SPeter Maydell 110031c44e4SPeter Maydell 1114fbf5556SPeter Maydell /* Indexed by pl110_version */ 1124fbf5556SPeter Maydell static const unsigned char *idregs[] = { 1134fbf5556SPeter Maydell pl110_id, 114031c44e4SPeter Maydell /* The ARM documentation (DDI0224C) says the CLCDC on the Versatile board 115031c44e4SPeter Maydell * has a different ID (0x93, 0x10, 0x04, 0x00, ...). However the hardware 116031c44e4SPeter Maydell * itself has the same ID values as a stock PL110, and guests (in 117031c44e4SPeter Maydell * particular Linux) rely on this. We emulate what the hardware does, 118031c44e4SPeter Maydell * rather than what the docs claim it ought to do. 119031c44e4SPeter Maydell */ 120031c44e4SPeter Maydell pl110_id, 1214fbf5556SPeter Maydell pl111_id 1224fbf5556SPeter Maydell }; 1234fbf5556SPeter Maydell 124bdd5003aSpbrook #define BITS 8 12547b43a1fSPaolo Bonzini #include "pl110_template.h" 126bdd5003aSpbrook #define BITS 15 12747b43a1fSPaolo Bonzini #include "pl110_template.h" 128bdd5003aSpbrook #define BITS 16 12947b43a1fSPaolo Bonzini #include "pl110_template.h" 130bdd5003aSpbrook #define BITS 24 13147b43a1fSPaolo Bonzini #include "pl110_template.h" 132bdd5003aSpbrook #define BITS 32 13347b43a1fSPaolo Bonzini #include "pl110_template.h" 134bdd5003aSpbrook 135513960eaSAndreas Färber static int pl110_enabled(PL110State *s) 136bdd5003aSpbrook { 137bdd5003aSpbrook return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR); 138bdd5003aSpbrook } 139bdd5003aSpbrook 14095219897Spbrook static void pl110_update_display(void *opaque) 141bdd5003aSpbrook { 142513960eaSAndreas Färber PL110State *s = (PL110State *)opaque; 1435d7a11e4SAndreas Färber SysBusDevice *sbd; 144c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 145bdd5003aSpbrook drawfn* fntable; 146bdd5003aSpbrook drawfn fn; 147bdd5003aSpbrook int dest_width; 148bdd5003aSpbrook int src_width; 149e9c05b42Sbalrog int bpp_offset; 150714fa308Spbrook int first; 151714fa308Spbrook int last; 152bdd5003aSpbrook 1535d7a11e4SAndreas Färber if (!pl110_enabled(s)) { 154bdd5003aSpbrook return; 1555d7a11e4SAndreas Färber } 1565d7a11e4SAndreas Färber 1575d7a11e4SAndreas Färber sbd = SYS_BUS_DEVICE(s); 158bdd5003aSpbrook 159c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 160af2f6733Spbrook case 0: 161af2f6733Spbrook return; 162bdd5003aSpbrook case 8: 163bdd5003aSpbrook fntable = pl110_draw_fn_8; 164bdd5003aSpbrook dest_width = 1; 165bdd5003aSpbrook break; 166bdd5003aSpbrook case 15: 167bdd5003aSpbrook fntable = pl110_draw_fn_15; 168bdd5003aSpbrook dest_width = 2; 169bdd5003aSpbrook break; 170bdd5003aSpbrook case 16: 171bdd5003aSpbrook fntable = pl110_draw_fn_16; 172bdd5003aSpbrook dest_width = 2; 173bdd5003aSpbrook break; 174bdd5003aSpbrook case 24: 175bdd5003aSpbrook fntable = pl110_draw_fn_24; 176bdd5003aSpbrook dest_width = 3; 177bdd5003aSpbrook break; 178bdd5003aSpbrook case 32: 179bdd5003aSpbrook fntable = pl110_draw_fn_32; 180bdd5003aSpbrook dest_width = 4; 181bdd5003aSpbrook break; 182bdd5003aSpbrook default: 183af2f6733Spbrook fprintf(stderr, "pl110: Bad color depth\n"); 184bdd5003aSpbrook exit(1); 185bdd5003aSpbrook } 186e9c05b42Sbalrog if (s->cr & PL110_CR_BGR) 187e9c05b42Sbalrog bpp_offset = 0; 188bdd5003aSpbrook else 1894fbf5556SPeter Maydell bpp_offset = 24; 1904fbf5556SPeter Maydell 1914fbf5556SPeter Maydell if ((s->version != PL111) && (s->bpp == BPP_16)) { 1924fbf5556SPeter Maydell /* The PL110's native 16 bit mode is 5551; however 1934fbf5556SPeter Maydell * most boards with a PL110 implement an external 1944fbf5556SPeter Maydell * mux which allows bits to be reshuffled to give 1954fbf5556SPeter Maydell * 565 format. The mux is typically controlled by 1964fbf5556SPeter Maydell * an external system register. 197242ea2c6SPeter Maydell * This is controlled by a GPIO input pin 1984fbf5556SPeter Maydell * so boards can wire it up to their register. 1994fbf5556SPeter Maydell * 2004fbf5556SPeter Maydell * The PL111 straightforwardly implements both 2014fbf5556SPeter Maydell * 5551 and 565 under control of the bpp field 2024fbf5556SPeter Maydell * in the LCDControl register. 2034fbf5556SPeter Maydell */ 204242ea2c6SPeter Maydell switch (s->mux_ctrl) { 205242ea2c6SPeter Maydell case 3: /* 565 BGR */ 206242ea2c6SPeter Maydell bpp_offset = (BPP_16_565 - BPP_16); 207242ea2c6SPeter Maydell break; 208242ea2c6SPeter Maydell case 1: /* 5551 */ 209242ea2c6SPeter Maydell break; 210242ea2c6SPeter Maydell case 0: /* 888; also if we have loaded vmstate from an old version */ 211242ea2c6SPeter Maydell case 2: /* 565 RGB */ 212242ea2c6SPeter Maydell default: 213242ea2c6SPeter Maydell /* treat as 565 but honour BGR bit */ 2144fbf5556SPeter Maydell bpp_offset += (BPP_16_565 - BPP_16); 215242ea2c6SPeter Maydell break; 216242ea2c6SPeter Maydell } 2174fbf5556SPeter Maydell } 218e9c05b42Sbalrog 219e9c05b42Sbalrog if (s->cr & PL110_CR_BEBO) 2204fbf5556SPeter Maydell fn = fntable[s->bpp + 8 + bpp_offset]; 221e9c05b42Sbalrog else if (s->cr & PL110_CR_BEPO) 2224fbf5556SPeter Maydell fn = fntable[s->bpp + 16 + bpp_offset]; 223e9c05b42Sbalrog else 224e9c05b42Sbalrog fn = fntable[s->bpp + bpp_offset]; 225bdd5003aSpbrook 226bdd5003aSpbrook src_width = s->cols; 227bdd5003aSpbrook switch (s->bpp) { 228bdd5003aSpbrook case BPP_1: 229bdd5003aSpbrook src_width >>= 3; 230bdd5003aSpbrook break; 231bdd5003aSpbrook case BPP_2: 232bdd5003aSpbrook src_width >>= 2; 233bdd5003aSpbrook break; 234bdd5003aSpbrook case BPP_4: 235bdd5003aSpbrook src_width >>= 1; 236bdd5003aSpbrook break; 237bdd5003aSpbrook case BPP_8: 238bdd5003aSpbrook break; 239bdd5003aSpbrook case BPP_16: 2404fbf5556SPeter Maydell case BPP_16_565: 2414fbf5556SPeter Maydell case BPP_12: 242bdd5003aSpbrook src_width <<= 1; 243bdd5003aSpbrook break; 244bdd5003aSpbrook case BPP_32: 245bdd5003aSpbrook src_width <<= 2; 246bdd5003aSpbrook break; 247bdd5003aSpbrook } 248bdd5003aSpbrook dest_width *= s->cols; 249714fa308Spbrook first = 0; 250c1076c3eSPaolo Bonzini if (s->invalidate) { 251c1076c3eSPaolo Bonzini framebuffer_update_memory_section(&s->fbsection, 252c1076c3eSPaolo Bonzini sysbus_address_space(sbd), 253c1076c3eSPaolo Bonzini s->upbase, 254c1076c3eSPaolo Bonzini s->rows, src_width); 255c1076c3eSPaolo Bonzini } 256c1076c3eSPaolo Bonzini 257c1076c3eSPaolo Bonzini framebuffer_update_display(surface, &s->fbsection, 258c1076c3eSPaolo Bonzini s->cols, s->rows, 259714fa308Spbrook src_width, dest_width, 0, 260714fa308Spbrook s->invalidate, 2616e4c0d1fSPeter Maydell fn, s->palette, 262714fa308Spbrook &first, &last); 263c1076c3eSPaolo Bonzini 264714fa308Spbrook if (first >= 0) { 265c78f7137SGerd Hoffmann dpy_gfx_update(s->con, 0, first, s->cols, last - first + 1); 266bdd5003aSpbrook } 267714fa308Spbrook s->invalidate = 0; 268714fa308Spbrook } 269bdd5003aSpbrook 27095219897Spbrook static void pl110_invalidate_display(void * opaque) 271bdd5003aSpbrook { 272513960eaSAndreas Färber PL110State *s = (PL110State *)opaque; 273bdd5003aSpbrook s->invalidate = 1; 274bfdb3629SBlue Swirl if (pl110_enabled(s)) { 275c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->cols, s->rows); 276bfdb3629SBlue Swirl } 277bdd5003aSpbrook } 278bdd5003aSpbrook 279513960eaSAndreas Färber static void pl110_update_palette(PL110State *s, int n) 280bdd5003aSpbrook { 281c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 282bdd5003aSpbrook int i; 283bdd5003aSpbrook uint32_t raw; 284bdd5003aSpbrook unsigned int r, g, b; 285bdd5003aSpbrook 2866e4c0d1fSPeter Maydell raw = s->raw_palette[n]; 287bdd5003aSpbrook n <<= 1; 288bdd5003aSpbrook for (i = 0; i < 2; i++) { 289bdd5003aSpbrook r = (raw & 0x1f) << 3; 290bdd5003aSpbrook raw >>= 5; 291bdd5003aSpbrook g = (raw & 0x1f) << 3; 292bdd5003aSpbrook raw >>= 5; 293bdd5003aSpbrook b = (raw & 0x1f) << 3; 294bdd5003aSpbrook /* The I bit is ignored. */ 295bdd5003aSpbrook raw >>= 6; 296c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 297bdd5003aSpbrook case 8: 2986e4c0d1fSPeter Maydell s->palette[n] = rgb_to_pixel8(r, g, b); 299bdd5003aSpbrook break; 300bdd5003aSpbrook case 15: 3016e4c0d1fSPeter Maydell s->palette[n] = rgb_to_pixel15(r, g, b); 302bdd5003aSpbrook break; 303bdd5003aSpbrook case 16: 3046e4c0d1fSPeter Maydell s->palette[n] = rgb_to_pixel16(r, g, b); 305bdd5003aSpbrook break; 306bdd5003aSpbrook case 24: 307bdd5003aSpbrook case 32: 3086e4c0d1fSPeter Maydell s->palette[n] = rgb_to_pixel32(r, g, b); 309bdd5003aSpbrook break; 310bdd5003aSpbrook } 311bdd5003aSpbrook n++; 312bdd5003aSpbrook } 313bdd5003aSpbrook } 314bdd5003aSpbrook 315513960eaSAndreas Färber static void pl110_resize(PL110State *s, int width, int height) 316bdd5003aSpbrook { 317bdd5003aSpbrook if (width != s->cols || height != s->rows) { 318bdd5003aSpbrook if (pl110_enabled(s)) { 319c78f7137SGerd Hoffmann qemu_console_resize(s->con, width, height); 320bdd5003aSpbrook } 321bdd5003aSpbrook } 322bdd5003aSpbrook s->cols = width; 323bdd5003aSpbrook s->rows = height; 324bdd5003aSpbrook } 325bdd5003aSpbrook 326bdd5003aSpbrook /* Update interrupts. */ 327513960eaSAndreas Färber static void pl110_update(PL110State *s) 328bdd5003aSpbrook { 32924da047aSLinus Walleij /* Raise IRQ if enabled and any status bit is 1 */ 33024da047aSLinus Walleij if (s->int_status & s->int_mask) { 33124da047aSLinus Walleij qemu_irq_raise(s->irq); 33224da047aSLinus Walleij } else { 33324da047aSLinus Walleij qemu_irq_lower(s->irq); 33424da047aSLinus Walleij } 33524da047aSLinus Walleij } 33624da047aSLinus Walleij 33724da047aSLinus Walleij static void pl110_vblank_interrupt(void *opaque) 33824da047aSLinus Walleij { 33924da047aSLinus Walleij PL110State *s = opaque; 34024da047aSLinus Walleij 34124da047aSLinus Walleij /* Fire the vertical compare and next base IRQs and re-arm */ 34224da047aSLinus Walleij s->int_status |= (PL110_IE_NB | PL110_IE_VC); 34324da047aSLinus Walleij timer_mod(s->vblank_timer, 34424da047aSLinus Walleij qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 34524da047aSLinus Walleij NANOSECONDS_PER_SECOND / 60); 34624da047aSLinus Walleij pl110_update(s); 347bdd5003aSpbrook } 348bdd5003aSpbrook 349a8170e5eSAvi Kivity static uint64_t pl110_read(void *opaque, hwaddr offset, 3501a6b31ceSAvi Kivity unsigned size) 351bdd5003aSpbrook { 352513960eaSAndreas Färber PL110State *s = (PL110State *)opaque; 353bdd5003aSpbrook 354bdd5003aSpbrook if (offset >= 0xfe0 && offset < 0x1000) { 3554fbf5556SPeter Maydell return idregs[s->version][(offset - 0xfe0) >> 2]; 356bdd5003aSpbrook } 357bdd5003aSpbrook if (offset >= 0x200 && offset < 0x400) { 3586e4c0d1fSPeter Maydell return s->raw_palette[(offset - 0x200) >> 2]; 359bdd5003aSpbrook } 360bdd5003aSpbrook switch (offset >> 2) { 361bdd5003aSpbrook case 0: /* LCDTiming0 */ 362bdd5003aSpbrook return s->timing[0]; 363bdd5003aSpbrook case 1: /* LCDTiming1 */ 364bdd5003aSpbrook return s->timing[1]; 365bdd5003aSpbrook case 2: /* LCDTiming2 */ 366bdd5003aSpbrook return s->timing[2]; 367bdd5003aSpbrook case 3: /* LCDTiming3 */ 368bdd5003aSpbrook return s->timing[3]; 369bdd5003aSpbrook case 4: /* LCDUPBASE */ 370bdd5003aSpbrook return s->upbase; 371bdd5003aSpbrook case 5: /* LCDLPBASE */ 372bdd5003aSpbrook return s->lpbase; 373bdd5003aSpbrook case 6: /* LCDIMSC */ 3744fbf5556SPeter Maydell if (s->version != PL110) { 37564075cd7Spbrook return s->cr; 3764fbf5556SPeter Maydell } 377bdd5003aSpbrook return s->int_mask; 378bdd5003aSpbrook case 7: /* LCDControl */ 3794fbf5556SPeter Maydell if (s->version != PL110) { 38064075cd7Spbrook return s->int_mask; 3814fbf5556SPeter Maydell } 382bdd5003aSpbrook return s->cr; 383bdd5003aSpbrook case 8: /* LCDRIS */ 384bdd5003aSpbrook return s->int_status; 385bdd5003aSpbrook case 9: /* LCDMIS */ 386bdd5003aSpbrook return s->int_status & s->int_mask; 387bdd5003aSpbrook case 11: /* LCDUPCURR */ 388bdd5003aSpbrook /* TODO: Implement vertical refresh. */ 389bdd5003aSpbrook return s->upbase; 390bdd5003aSpbrook case 12: /* LCDLPCURR */ 391bdd5003aSpbrook return s->lpbase; 392bdd5003aSpbrook default: 393375cb560SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 394375cb560SPeter Maydell "pl110_read: Bad offset %x\n", (int)offset); 395bdd5003aSpbrook return 0; 396bdd5003aSpbrook } 397bdd5003aSpbrook } 398bdd5003aSpbrook 399a8170e5eSAvi Kivity static void pl110_write(void *opaque, hwaddr offset, 4001a6b31ceSAvi Kivity uint64_t val, unsigned size) 401bdd5003aSpbrook { 402513960eaSAndreas Färber PL110State *s = (PL110State *)opaque; 403bdd5003aSpbrook int n; 404bdd5003aSpbrook 405bdd5003aSpbrook /* For simplicity invalidate the display whenever a control register 40666a0a2cbSDong Xu Wang is written to. */ 407bdd5003aSpbrook s->invalidate = 1; 408bdd5003aSpbrook if (offset >= 0x200 && offset < 0x400) { 4096e4c0d1fSPeter Maydell /* Palette. */ 410bdd5003aSpbrook n = (offset - 0x200) >> 2; 4116e4c0d1fSPeter Maydell s->raw_palette[(offset - 0x200) >> 2] = val; 4126e4c0d1fSPeter Maydell pl110_update_palette(s, n); 413e10c2bfbSpbrook return; 414bdd5003aSpbrook } 415bdd5003aSpbrook switch (offset >> 2) { 416bdd5003aSpbrook case 0: /* LCDTiming0 */ 417bdd5003aSpbrook s->timing[0] = val; 418bdd5003aSpbrook n = ((val & 0xfc) + 4) * 4; 419bdd5003aSpbrook pl110_resize(s, n, s->rows); 420bdd5003aSpbrook break; 421bdd5003aSpbrook case 1: /* LCDTiming1 */ 422bdd5003aSpbrook s->timing[1] = val; 423bdd5003aSpbrook n = (val & 0x3ff) + 1; 424bdd5003aSpbrook pl110_resize(s, s->cols, n); 425bdd5003aSpbrook break; 426bdd5003aSpbrook case 2: /* LCDTiming2 */ 427bdd5003aSpbrook s->timing[2] = val; 428bdd5003aSpbrook break; 429bdd5003aSpbrook case 3: /* LCDTiming3 */ 430bdd5003aSpbrook s->timing[3] = val; 431bdd5003aSpbrook break; 432bdd5003aSpbrook case 4: /* LCDUPBASE */ 433bdd5003aSpbrook s->upbase = val; 434bdd5003aSpbrook break; 435bdd5003aSpbrook case 5: /* LCDLPBASE */ 436bdd5003aSpbrook s->lpbase = val; 437bdd5003aSpbrook break; 438bdd5003aSpbrook case 6: /* LCDIMSC */ 4394fbf5556SPeter Maydell if (s->version != PL110) { 440cdbdb648Spbrook goto control; 4414fbf5556SPeter Maydell } 442cdbdb648Spbrook imsc: 443bdd5003aSpbrook s->int_mask = val; 444bdd5003aSpbrook pl110_update(s); 445bdd5003aSpbrook break; 446bdd5003aSpbrook case 7: /* LCDControl */ 4474fbf5556SPeter Maydell if (s->version != PL110) { 448cdbdb648Spbrook goto imsc; 4494fbf5556SPeter Maydell } 450cdbdb648Spbrook control: 451bdd5003aSpbrook s->cr = val; 452bdd5003aSpbrook s->bpp = (val >> 1) & 7; 453bdd5003aSpbrook if (pl110_enabled(s)) { 454c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->cols, s->rows); 45524da047aSLinus Walleij timer_mod(s->vblank_timer, 45624da047aSLinus Walleij qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 45724da047aSLinus Walleij NANOSECONDS_PER_SECOND / 60); 45824da047aSLinus Walleij } else { 45924da047aSLinus Walleij timer_del(s->vblank_timer); 460bdd5003aSpbrook } 461bdd5003aSpbrook break; 462bdd5003aSpbrook case 10: /* LCDICR */ 463bdd5003aSpbrook s->int_status &= ~val; 464bdd5003aSpbrook pl110_update(s); 465bdd5003aSpbrook break; 466bdd5003aSpbrook default: 467375cb560SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 468375cb560SPeter Maydell "pl110_write: Bad offset %x\n", (int)offset); 469bdd5003aSpbrook } 470bdd5003aSpbrook } 471bdd5003aSpbrook 4721a6b31ceSAvi Kivity static const MemoryRegionOps pl110_ops = { 4731a6b31ceSAvi Kivity .read = pl110_read, 4741a6b31ceSAvi Kivity .write = pl110_write, 4751a6b31ceSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 476bdd5003aSpbrook }; 477bdd5003aSpbrook 478242ea2c6SPeter Maydell static void pl110_mux_ctrl_set(void *opaque, int line, int level) 479242ea2c6SPeter Maydell { 480513960eaSAndreas Färber PL110State *s = (PL110State *)opaque; 481242ea2c6SPeter Maydell s->mux_ctrl = level; 482242ea2c6SPeter Maydell } 483242ea2c6SPeter Maydell 484128939a9SPeter Maydell static int vmstate_pl110_post_load(void *opaque, int version_id) 485128939a9SPeter Maydell { 486513960eaSAndreas Färber PL110State *s = opaque; 487128939a9SPeter Maydell /* Make sure we redraw, and at the right size */ 488128939a9SPeter Maydell pl110_invalidate_display(s); 489128939a9SPeter Maydell return 0; 490128939a9SPeter Maydell } 491128939a9SPeter Maydell 492380cd056SGerd Hoffmann static const GraphicHwOps pl110_gfx_ops = { 493380cd056SGerd Hoffmann .invalidate = pl110_invalidate_display, 494380cd056SGerd Hoffmann .gfx_update = pl110_update_display, 495380cd056SGerd Hoffmann }; 496380cd056SGerd Hoffmann 497caae8032Sxiaoqiang zhao static void pl110_realize(DeviceState *dev, Error **errp) 498bdd5003aSpbrook { 4995d7a11e4SAndreas Färber PL110State *s = PL110(dev); 500caae8032Sxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 501bdd5003aSpbrook 5023eadad55SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &pl110_ops, s, "pl110", 0x1000); 5035d7a11e4SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 5045d7a11e4SAndreas Färber sysbus_init_irq(sbd, &s->irq); 50524da047aSLinus Walleij s->vblank_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 50624da047aSLinus Walleij pl110_vblank_interrupt, s); 5075d7a11e4SAndreas Färber qdev_init_gpio_in(dev, pl110_mux_ctrl_set, 1); 5085643706aSGerd Hoffmann s->con = graphic_console_init(dev, 0, &pl110_gfx_ops, s); 509bdd5003aSpbrook } 5102e9bdce5SPaul Brook 5115d7a11e4SAndreas Färber static void pl110_init(Object *obj) 5122e9bdce5SPaul Brook { 5135d7a11e4SAndreas Färber PL110State *s = PL110(obj); 5145d7a11e4SAndreas Färber 5155d7a11e4SAndreas Färber s->version = PL110; 5164fbf5556SPeter Maydell } 5174fbf5556SPeter Maydell 5185d7a11e4SAndreas Färber static void pl110_versatile_init(Object *obj) 5194fbf5556SPeter Maydell { 5205d7a11e4SAndreas Färber PL110State *s = PL110(obj); 5215d7a11e4SAndreas Färber 5225d7a11e4SAndreas Färber s->version = PL110_VERSATILE; 5235d7a11e4SAndreas Färber } 5245d7a11e4SAndreas Färber 5255d7a11e4SAndreas Färber static void pl111_init(Object *obj) 5265d7a11e4SAndreas Färber { 5275d7a11e4SAndreas Färber PL110State *s = PL110(obj); 5285d7a11e4SAndreas Färber 5294fbf5556SPeter Maydell s->version = PL111; 5302e9bdce5SPaul Brook } 5312e9bdce5SPaul Brook 532999e12bbSAnthony Liguori static void pl110_class_init(ObjectClass *klass, void *data) 533999e12bbSAnthony Liguori { 53439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 535999e12bbSAnthony Liguori 536125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 53739bffca2SAnthony Liguori dc->vmsd = &vmstate_pl110; 538caae8032Sxiaoqiang zhao dc->realize = pl110_realize; 539999e12bbSAnthony Liguori } 540999e12bbSAnthony Liguori 5418c43a6f0SAndreas Färber static const TypeInfo pl110_info = { 5425d7a11e4SAndreas Färber .name = TYPE_PL110, 54339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 544513960eaSAndreas Färber .instance_size = sizeof(PL110State), 5455d7a11e4SAndreas Färber .instance_init = pl110_init, 546999e12bbSAnthony Liguori .class_init = pl110_class_init, 5478c60d065SPeter Maydell }; 5488c60d065SPeter Maydell 5498c43a6f0SAndreas Färber static const TypeInfo pl110_versatile_info = { 550999e12bbSAnthony Liguori .name = "pl110_versatile", 5515d7a11e4SAndreas Färber .parent = TYPE_PL110, 5525d7a11e4SAndreas Färber .instance_init = pl110_versatile_init, 5538c60d065SPeter Maydell }; 5548c60d065SPeter Maydell 5558c43a6f0SAndreas Färber static const TypeInfo pl111_info = { 556999e12bbSAnthony Liguori .name = "pl111", 5575d7a11e4SAndreas Färber .parent = TYPE_PL110, 5585d7a11e4SAndreas Färber .instance_init = pl111_init, 5594fbf5556SPeter Maydell }; 5604fbf5556SPeter Maydell 56183f7d43aSAndreas Färber static void pl110_register_types(void) 5622e9bdce5SPaul Brook { 56339bffca2SAnthony Liguori type_register_static(&pl110_info); 56439bffca2SAnthony Liguori type_register_static(&pl110_versatile_info); 56539bffca2SAnthony Liguori type_register_static(&pl111_info); 5662e9bdce5SPaul Brook } 5672e9bdce5SPaul Brook 56883f7d43aSAndreas Färber type_init(pl110_register_types) 569