xref: /qemu/hw/display/pl110.c (revision 24da047af0e99a83fcc0d50b86c0f2627f7418b3)
1bdd5003aSpbrook /*
2bdd5003aSpbrook  * Arm PrimeCell PL110 Color LCD Controller
3bdd5003aSpbrook  *
42e9bdce5SPaul Brook  * Copyright (c) 2005-2009 CodeSourcery.
5bdd5003aSpbrook  * Written by Paul Brook
6bdd5003aSpbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GNU LGPL
8bdd5003aSpbrook  */
9bdd5003aSpbrook 
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
1228ecbaeeSPaolo Bonzini #include "ui/console.h"
1347b43a1fSPaolo Bonzini #include "framebuffer.h"
1428ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
15*24da047aSLinus Walleij #include "qemu/timer.h"
1603dd024fSPaolo Bonzini #include "qemu/log.h"
17bdd5003aSpbrook 
18bdd5003aSpbrook #define PL110_CR_EN   0x001
19e9c05b42Sbalrog #define PL110_CR_BGR  0x100
20bdd5003aSpbrook #define PL110_CR_BEBO 0x200
21bdd5003aSpbrook #define PL110_CR_BEPO 0x400
22bdd5003aSpbrook #define PL110_CR_PWR  0x800
23*24da047aSLinus Walleij #define PL110_IE_NB   0x004
24*24da047aSLinus Walleij #define PL110_IE_VC   0x008
25bdd5003aSpbrook 
26bdd5003aSpbrook enum pl110_bppmode
27bdd5003aSpbrook {
28bdd5003aSpbrook     BPP_1,
29bdd5003aSpbrook     BPP_2,
30bdd5003aSpbrook     BPP_4,
31bdd5003aSpbrook     BPP_8,
32bdd5003aSpbrook     BPP_16,
334fbf5556SPeter Maydell     BPP_32,
344fbf5556SPeter Maydell     BPP_16_565, /* PL111 only */
354fbf5556SPeter Maydell     BPP_12      /* PL111 only */
364fbf5556SPeter Maydell };
374fbf5556SPeter Maydell 
384fbf5556SPeter Maydell 
394fbf5556SPeter Maydell /* The Versatile/PB uses a slightly modified PL110 controller.  */
404fbf5556SPeter Maydell enum pl110_version
414fbf5556SPeter Maydell {
424fbf5556SPeter Maydell     PL110,
434fbf5556SPeter Maydell     PL110_VERSATILE,
444fbf5556SPeter Maydell     PL111
45bdd5003aSpbrook };
46bdd5003aSpbrook 
475d7a11e4SAndreas Färber #define TYPE_PL110 "pl110"
485d7a11e4SAndreas Färber #define PL110(obj) OBJECT_CHECK(PL110State, (obj), TYPE_PL110)
495d7a11e4SAndreas Färber 
50513960eaSAndreas Färber typedef struct PL110State {
515d7a11e4SAndreas Färber     SysBusDevice parent_obj;
525d7a11e4SAndreas Färber 
531a6b31ceSAvi Kivity     MemoryRegion iomem;
54c1076c3eSPaolo Bonzini     MemoryRegionSection fbsection;
55c78f7137SGerd Hoffmann     QemuConsole *con;
56*24da047aSLinus Walleij     QEMUTimer *vblank_timer;
57c60e08d9Spbrook 
584fbf5556SPeter Maydell     int version;
59bdd5003aSpbrook     uint32_t timing[4];
60bdd5003aSpbrook     uint32_t cr;
61bdd5003aSpbrook     uint32_t upbase;
62bdd5003aSpbrook     uint32_t lpbase;
63bdd5003aSpbrook     uint32_t int_status;
64bdd5003aSpbrook     uint32_t int_mask;
65bdd5003aSpbrook     int cols;
66bdd5003aSpbrook     int rows;
67bdd5003aSpbrook     enum pl110_bppmode bpp;
68bdd5003aSpbrook     int invalidate;
69242ea2c6SPeter Maydell     uint32_t mux_ctrl;
706e4c0d1fSPeter Maydell     uint32_t palette[256];
716e4c0d1fSPeter Maydell     uint32_t raw_palette[128];
72d537cf6cSpbrook     qemu_irq irq;
73513960eaSAndreas Färber } PL110State;
74bdd5003aSpbrook 
75128939a9SPeter Maydell static int vmstate_pl110_post_load(void *opaque, int version_id);
76128939a9SPeter Maydell 
778c60d065SPeter Maydell static const VMStateDescription vmstate_pl110 = {
788c60d065SPeter Maydell     .name = "pl110",
79242ea2c6SPeter Maydell     .version_id = 2,
808c60d065SPeter Maydell     .minimum_version_id = 1,
81128939a9SPeter Maydell     .post_load = vmstate_pl110_post_load,
828c60d065SPeter Maydell     .fields = (VMStateField[]) {
83513960eaSAndreas Färber         VMSTATE_INT32(version, PL110State),
84513960eaSAndreas Färber         VMSTATE_UINT32_ARRAY(timing, PL110State, 4),
85513960eaSAndreas Färber         VMSTATE_UINT32(cr, PL110State),
86513960eaSAndreas Färber         VMSTATE_UINT32(upbase, PL110State),
87513960eaSAndreas Färber         VMSTATE_UINT32(lpbase, PL110State),
88513960eaSAndreas Färber         VMSTATE_UINT32(int_status, PL110State),
89513960eaSAndreas Färber         VMSTATE_UINT32(int_mask, PL110State),
90513960eaSAndreas Färber         VMSTATE_INT32(cols, PL110State),
91513960eaSAndreas Färber         VMSTATE_INT32(rows, PL110State),
92513960eaSAndreas Färber         VMSTATE_UINT32(bpp, PL110State),
93513960eaSAndreas Färber         VMSTATE_INT32(invalidate, PL110State),
94513960eaSAndreas Färber         VMSTATE_UINT32_ARRAY(palette, PL110State, 256),
95513960eaSAndreas Färber         VMSTATE_UINT32_ARRAY(raw_palette, PL110State, 128),
96513960eaSAndreas Färber         VMSTATE_UINT32_V(mux_ctrl, PL110State, 2),
978c60d065SPeter Maydell         VMSTATE_END_OF_LIST()
988c60d065SPeter Maydell     }
998c60d065SPeter Maydell };
1008c60d065SPeter Maydell 
101bdd5003aSpbrook static const unsigned char pl110_id[] =
102bdd5003aSpbrook { 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
103bdd5003aSpbrook 
1044fbf5556SPeter Maydell static const unsigned char pl111_id[] = {
1054fbf5556SPeter Maydell     0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1
1064fbf5556SPeter Maydell };
1074fbf5556SPeter Maydell 
108031c44e4SPeter Maydell 
1094fbf5556SPeter Maydell /* Indexed by pl110_version */
1104fbf5556SPeter Maydell static const unsigned char *idregs[] = {
1114fbf5556SPeter Maydell     pl110_id,
112031c44e4SPeter Maydell     /* The ARM documentation (DDI0224C) says the CLCDC on the Versatile board
113031c44e4SPeter Maydell      * has a different ID (0x93, 0x10, 0x04, 0x00, ...). However the hardware
114031c44e4SPeter Maydell      * itself has the same ID values as a stock PL110, and guests (in
115031c44e4SPeter Maydell      * particular Linux) rely on this. We emulate what the hardware does,
116031c44e4SPeter Maydell      * rather than what the docs claim it ought to do.
117031c44e4SPeter Maydell      */
118031c44e4SPeter Maydell     pl110_id,
1194fbf5556SPeter Maydell     pl111_id
1204fbf5556SPeter Maydell };
1214fbf5556SPeter Maydell 
122bdd5003aSpbrook #define BITS 8
12347b43a1fSPaolo Bonzini #include "pl110_template.h"
124bdd5003aSpbrook #define BITS 15
12547b43a1fSPaolo Bonzini #include "pl110_template.h"
126bdd5003aSpbrook #define BITS 16
12747b43a1fSPaolo Bonzini #include "pl110_template.h"
128bdd5003aSpbrook #define BITS 24
12947b43a1fSPaolo Bonzini #include "pl110_template.h"
130bdd5003aSpbrook #define BITS 32
13147b43a1fSPaolo Bonzini #include "pl110_template.h"
132bdd5003aSpbrook 
133513960eaSAndreas Färber static int pl110_enabled(PL110State *s)
134bdd5003aSpbrook {
135bdd5003aSpbrook   return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR);
136bdd5003aSpbrook }
137bdd5003aSpbrook 
13895219897Spbrook static void pl110_update_display(void *opaque)
139bdd5003aSpbrook {
140513960eaSAndreas Färber     PL110State *s = (PL110State *)opaque;
1415d7a11e4SAndreas Färber     SysBusDevice *sbd;
142c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
143bdd5003aSpbrook     drawfn* fntable;
144bdd5003aSpbrook     drawfn fn;
145bdd5003aSpbrook     int dest_width;
146bdd5003aSpbrook     int src_width;
147e9c05b42Sbalrog     int bpp_offset;
148714fa308Spbrook     int first;
149714fa308Spbrook     int last;
150bdd5003aSpbrook 
1515d7a11e4SAndreas Färber     if (!pl110_enabled(s)) {
152bdd5003aSpbrook         return;
1535d7a11e4SAndreas Färber     }
1545d7a11e4SAndreas Färber 
1555d7a11e4SAndreas Färber     sbd = SYS_BUS_DEVICE(s);
156bdd5003aSpbrook 
157c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
158af2f6733Spbrook     case 0:
159af2f6733Spbrook         return;
160bdd5003aSpbrook     case 8:
161bdd5003aSpbrook         fntable = pl110_draw_fn_8;
162bdd5003aSpbrook         dest_width = 1;
163bdd5003aSpbrook         break;
164bdd5003aSpbrook     case 15:
165bdd5003aSpbrook         fntable = pl110_draw_fn_15;
166bdd5003aSpbrook         dest_width = 2;
167bdd5003aSpbrook         break;
168bdd5003aSpbrook     case 16:
169bdd5003aSpbrook         fntable = pl110_draw_fn_16;
170bdd5003aSpbrook         dest_width = 2;
171bdd5003aSpbrook         break;
172bdd5003aSpbrook     case 24:
173bdd5003aSpbrook         fntable = pl110_draw_fn_24;
174bdd5003aSpbrook         dest_width = 3;
175bdd5003aSpbrook         break;
176bdd5003aSpbrook     case 32:
177bdd5003aSpbrook         fntable = pl110_draw_fn_32;
178bdd5003aSpbrook         dest_width = 4;
179bdd5003aSpbrook         break;
180bdd5003aSpbrook     default:
181af2f6733Spbrook         fprintf(stderr, "pl110: Bad color depth\n");
182bdd5003aSpbrook         exit(1);
183bdd5003aSpbrook     }
184e9c05b42Sbalrog     if (s->cr & PL110_CR_BGR)
185e9c05b42Sbalrog         bpp_offset = 0;
186bdd5003aSpbrook     else
1874fbf5556SPeter Maydell         bpp_offset = 24;
1884fbf5556SPeter Maydell 
1894fbf5556SPeter Maydell     if ((s->version != PL111) && (s->bpp == BPP_16)) {
1904fbf5556SPeter Maydell         /* The PL110's native 16 bit mode is 5551; however
1914fbf5556SPeter Maydell          * most boards with a PL110 implement an external
1924fbf5556SPeter Maydell          * mux which allows bits to be reshuffled to give
1934fbf5556SPeter Maydell          * 565 format. The mux is typically controlled by
1944fbf5556SPeter Maydell          * an external system register.
195242ea2c6SPeter Maydell          * This is controlled by a GPIO input pin
1964fbf5556SPeter Maydell          * so boards can wire it up to their register.
1974fbf5556SPeter Maydell          *
1984fbf5556SPeter Maydell          * The PL111 straightforwardly implements both
1994fbf5556SPeter Maydell          * 5551 and 565 under control of the bpp field
2004fbf5556SPeter Maydell          * in the LCDControl register.
2014fbf5556SPeter Maydell          */
202242ea2c6SPeter Maydell         switch (s->mux_ctrl) {
203242ea2c6SPeter Maydell         case 3: /* 565 BGR */
204242ea2c6SPeter Maydell             bpp_offset = (BPP_16_565 - BPP_16);
205242ea2c6SPeter Maydell             break;
206242ea2c6SPeter Maydell         case 1: /* 5551 */
207242ea2c6SPeter Maydell             break;
208242ea2c6SPeter Maydell         case 0: /* 888; also if we have loaded vmstate from an old version */
209242ea2c6SPeter Maydell         case 2: /* 565 RGB */
210242ea2c6SPeter Maydell         default:
211242ea2c6SPeter Maydell             /* treat as 565 but honour BGR bit */
2124fbf5556SPeter Maydell             bpp_offset += (BPP_16_565 - BPP_16);
213242ea2c6SPeter Maydell             break;
214242ea2c6SPeter Maydell         }
2154fbf5556SPeter Maydell     }
216e9c05b42Sbalrog 
217e9c05b42Sbalrog     if (s->cr & PL110_CR_BEBO)
2184fbf5556SPeter Maydell         fn = fntable[s->bpp + 8 + bpp_offset];
219e9c05b42Sbalrog     else if (s->cr & PL110_CR_BEPO)
2204fbf5556SPeter Maydell         fn = fntable[s->bpp + 16 + bpp_offset];
221e9c05b42Sbalrog     else
222e9c05b42Sbalrog         fn = fntable[s->bpp + bpp_offset];
223bdd5003aSpbrook 
224bdd5003aSpbrook     src_width = s->cols;
225bdd5003aSpbrook     switch (s->bpp) {
226bdd5003aSpbrook     case BPP_1:
227bdd5003aSpbrook         src_width >>= 3;
228bdd5003aSpbrook         break;
229bdd5003aSpbrook     case BPP_2:
230bdd5003aSpbrook         src_width >>= 2;
231bdd5003aSpbrook         break;
232bdd5003aSpbrook     case BPP_4:
233bdd5003aSpbrook         src_width >>= 1;
234bdd5003aSpbrook         break;
235bdd5003aSpbrook     case BPP_8:
236bdd5003aSpbrook         break;
237bdd5003aSpbrook     case BPP_16:
2384fbf5556SPeter Maydell     case BPP_16_565:
2394fbf5556SPeter Maydell     case BPP_12:
240bdd5003aSpbrook         src_width <<= 1;
241bdd5003aSpbrook         break;
242bdd5003aSpbrook     case BPP_32:
243bdd5003aSpbrook         src_width <<= 2;
244bdd5003aSpbrook         break;
245bdd5003aSpbrook     }
246bdd5003aSpbrook     dest_width *= s->cols;
247714fa308Spbrook     first = 0;
248c1076c3eSPaolo Bonzini     if (s->invalidate) {
249c1076c3eSPaolo Bonzini         framebuffer_update_memory_section(&s->fbsection,
250c1076c3eSPaolo Bonzini                                           sysbus_address_space(sbd),
251c1076c3eSPaolo Bonzini                                           s->upbase,
252c1076c3eSPaolo Bonzini                                           s->rows, src_width);
253c1076c3eSPaolo Bonzini     }
254c1076c3eSPaolo Bonzini 
255c1076c3eSPaolo Bonzini     framebuffer_update_display(surface, &s->fbsection,
256c1076c3eSPaolo Bonzini                                s->cols, s->rows,
257714fa308Spbrook                                src_width, dest_width, 0,
258714fa308Spbrook                                s->invalidate,
2596e4c0d1fSPeter Maydell                                fn, s->palette,
260714fa308Spbrook                                &first, &last);
261c1076c3eSPaolo Bonzini 
262714fa308Spbrook     if (first >= 0) {
263c78f7137SGerd Hoffmann         dpy_gfx_update(s->con, 0, first, s->cols, last - first + 1);
264bdd5003aSpbrook     }
265714fa308Spbrook     s->invalidate = 0;
266714fa308Spbrook }
267bdd5003aSpbrook 
26895219897Spbrook static void pl110_invalidate_display(void * opaque)
269bdd5003aSpbrook {
270513960eaSAndreas Färber     PL110State *s = (PL110State *)opaque;
271bdd5003aSpbrook     s->invalidate = 1;
272bfdb3629SBlue Swirl     if (pl110_enabled(s)) {
273c78f7137SGerd Hoffmann         qemu_console_resize(s->con, s->cols, s->rows);
274bfdb3629SBlue Swirl     }
275bdd5003aSpbrook }
276bdd5003aSpbrook 
277513960eaSAndreas Färber static void pl110_update_palette(PL110State *s, int n)
278bdd5003aSpbrook {
279c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
280bdd5003aSpbrook     int i;
281bdd5003aSpbrook     uint32_t raw;
282bdd5003aSpbrook     unsigned int r, g, b;
283bdd5003aSpbrook 
2846e4c0d1fSPeter Maydell     raw = s->raw_palette[n];
285bdd5003aSpbrook     n <<= 1;
286bdd5003aSpbrook     for (i = 0; i < 2; i++) {
287bdd5003aSpbrook         r = (raw & 0x1f) << 3;
288bdd5003aSpbrook         raw >>= 5;
289bdd5003aSpbrook         g = (raw & 0x1f) << 3;
290bdd5003aSpbrook         raw >>= 5;
291bdd5003aSpbrook         b = (raw & 0x1f) << 3;
292bdd5003aSpbrook         /* The I bit is ignored.  */
293bdd5003aSpbrook         raw >>= 6;
294c78f7137SGerd Hoffmann         switch (surface_bits_per_pixel(surface)) {
295bdd5003aSpbrook         case 8:
2966e4c0d1fSPeter Maydell             s->palette[n] = rgb_to_pixel8(r, g, b);
297bdd5003aSpbrook             break;
298bdd5003aSpbrook         case 15:
2996e4c0d1fSPeter Maydell             s->palette[n] = rgb_to_pixel15(r, g, b);
300bdd5003aSpbrook             break;
301bdd5003aSpbrook         case 16:
3026e4c0d1fSPeter Maydell             s->palette[n] = rgb_to_pixel16(r, g, b);
303bdd5003aSpbrook             break;
304bdd5003aSpbrook         case 24:
305bdd5003aSpbrook         case 32:
3066e4c0d1fSPeter Maydell             s->palette[n] = rgb_to_pixel32(r, g, b);
307bdd5003aSpbrook             break;
308bdd5003aSpbrook         }
309bdd5003aSpbrook         n++;
310bdd5003aSpbrook     }
311bdd5003aSpbrook }
312bdd5003aSpbrook 
313513960eaSAndreas Färber static void pl110_resize(PL110State *s, int width, int height)
314bdd5003aSpbrook {
315bdd5003aSpbrook     if (width != s->cols || height != s->rows) {
316bdd5003aSpbrook         if (pl110_enabled(s)) {
317c78f7137SGerd Hoffmann             qemu_console_resize(s->con, width, height);
318bdd5003aSpbrook         }
319bdd5003aSpbrook     }
320bdd5003aSpbrook     s->cols = width;
321bdd5003aSpbrook     s->rows = height;
322bdd5003aSpbrook }
323bdd5003aSpbrook 
324bdd5003aSpbrook /* Update interrupts.  */
325513960eaSAndreas Färber static void pl110_update(PL110State *s)
326bdd5003aSpbrook {
327*24da047aSLinus Walleij     /* Raise IRQ if enabled and any status bit is 1 */
328*24da047aSLinus Walleij     if (s->int_status & s->int_mask) {
329*24da047aSLinus Walleij         qemu_irq_raise(s->irq);
330*24da047aSLinus Walleij     } else {
331*24da047aSLinus Walleij         qemu_irq_lower(s->irq);
332*24da047aSLinus Walleij     }
333*24da047aSLinus Walleij }
334*24da047aSLinus Walleij 
335*24da047aSLinus Walleij static void pl110_vblank_interrupt(void *opaque)
336*24da047aSLinus Walleij {
337*24da047aSLinus Walleij     PL110State *s = opaque;
338*24da047aSLinus Walleij 
339*24da047aSLinus Walleij     /* Fire the vertical compare and next base IRQs and re-arm */
340*24da047aSLinus Walleij     s->int_status |= (PL110_IE_NB | PL110_IE_VC);
341*24da047aSLinus Walleij     timer_mod(s->vblank_timer,
342*24da047aSLinus Walleij               qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
343*24da047aSLinus Walleij                                 NANOSECONDS_PER_SECOND / 60);
344*24da047aSLinus Walleij     pl110_update(s);
345bdd5003aSpbrook }
346bdd5003aSpbrook 
347a8170e5eSAvi Kivity static uint64_t pl110_read(void *opaque, hwaddr offset,
3481a6b31ceSAvi Kivity                            unsigned size)
349bdd5003aSpbrook {
350513960eaSAndreas Färber     PL110State *s = (PL110State *)opaque;
351bdd5003aSpbrook 
352bdd5003aSpbrook     if (offset >= 0xfe0 && offset < 0x1000) {
3534fbf5556SPeter Maydell         return idregs[s->version][(offset - 0xfe0) >> 2];
354bdd5003aSpbrook     }
355bdd5003aSpbrook     if (offset >= 0x200 && offset < 0x400) {
3566e4c0d1fSPeter Maydell         return s->raw_palette[(offset - 0x200) >> 2];
357bdd5003aSpbrook     }
358bdd5003aSpbrook     switch (offset >> 2) {
359bdd5003aSpbrook     case 0: /* LCDTiming0 */
360bdd5003aSpbrook         return s->timing[0];
361bdd5003aSpbrook     case 1: /* LCDTiming1 */
362bdd5003aSpbrook         return s->timing[1];
363bdd5003aSpbrook     case 2: /* LCDTiming2 */
364bdd5003aSpbrook         return s->timing[2];
365bdd5003aSpbrook     case 3: /* LCDTiming3 */
366bdd5003aSpbrook         return s->timing[3];
367bdd5003aSpbrook     case 4: /* LCDUPBASE */
368bdd5003aSpbrook         return s->upbase;
369bdd5003aSpbrook     case 5: /* LCDLPBASE */
370bdd5003aSpbrook         return s->lpbase;
371bdd5003aSpbrook     case 6: /* LCDIMSC */
3724fbf5556SPeter Maydell         if (s->version != PL110) {
37364075cd7Spbrook             return s->cr;
3744fbf5556SPeter Maydell         }
375bdd5003aSpbrook         return s->int_mask;
376bdd5003aSpbrook     case 7: /* LCDControl */
3774fbf5556SPeter Maydell         if (s->version != PL110) {
37864075cd7Spbrook             return s->int_mask;
3794fbf5556SPeter Maydell         }
380bdd5003aSpbrook         return s->cr;
381bdd5003aSpbrook     case 8: /* LCDRIS */
382bdd5003aSpbrook         return s->int_status;
383bdd5003aSpbrook     case 9: /* LCDMIS */
384bdd5003aSpbrook         return s->int_status & s->int_mask;
385bdd5003aSpbrook     case 11: /* LCDUPCURR */
386bdd5003aSpbrook         /* TODO: Implement vertical refresh.  */
387bdd5003aSpbrook         return s->upbase;
388bdd5003aSpbrook     case 12: /* LCDLPCURR */
389bdd5003aSpbrook         return s->lpbase;
390bdd5003aSpbrook     default:
391375cb560SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
392375cb560SPeter Maydell                       "pl110_read: Bad offset %x\n", (int)offset);
393bdd5003aSpbrook         return 0;
394bdd5003aSpbrook     }
395bdd5003aSpbrook }
396bdd5003aSpbrook 
397a8170e5eSAvi Kivity static void pl110_write(void *opaque, hwaddr offset,
3981a6b31ceSAvi Kivity                         uint64_t val, unsigned size)
399bdd5003aSpbrook {
400513960eaSAndreas Färber     PL110State *s = (PL110State *)opaque;
401bdd5003aSpbrook     int n;
402bdd5003aSpbrook 
403bdd5003aSpbrook     /* For simplicity invalidate the display whenever a control register
40466a0a2cbSDong Xu Wang        is written to.  */
405bdd5003aSpbrook     s->invalidate = 1;
406bdd5003aSpbrook     if (offset >= 0x200 && offset < 0x400) {
4076e4c0d1fSPeter Maydell         /* Palette.  */
408bdd5003aSpbrook         n = (offset - 0x200) >> 2;
4096e4c0d1fSPeter Maydell         s->raw_palette[(offset - 0x200) >> 2] = val;
4106e4c0d1fSPeter Maydell         pl110_update_palette(s, n);
411e10c2bfbSpbrook         return;
412bdd5003aSpbrook     }
413bdd5003aSpbrook     switch (offset >> 2) {
414bdd5003aSpbrook     case 0: /* LCDTiming0 */
415bdd5003aSpbrook         s->timing[0] = val;
416bdd5003aSpbrook         n = ((val & 0xfc) + 4) * 4;
417bdd5003aSpbrook         pl110_resize(s, n, s->rows);
418bdd5003aSpbrook         break;
419bdd5003aSpbrook     case 1: /* LCDTiming1 */
420bdd5003aSpbrook         s->timing[1] = val;
421bdd5003aSpbrook         n = (val & 0x3ff) + 1;
422bdd5003aSpbrook         pl110_resize(s, s->cols, n);
423bdd5003aSpbrook         break;
424bdd5003aSpbrook     case 2: /* LCDTiming2 */
425bdd5003aSpbrook         s->timing[2] = val;
426bdd5003aSpbrook         break;
427bdd5003aSpbrook     case 3: /* LCDTiming3 */
428bdd5003aSpbrook         s->timing[3] = val;
429bdd5003aSpbrook         break;
430bdd5003aSpbrook     case 4: /* LCDUPBASE */
431bdd5003aSpbrook         s->upbase = val;
432bdd5003aSpbrook         break;
433bdd5003aSpbrook     case 5: /* LCDLPBASE */
434bdd5003aSpbrook         s->lpbase = val;
435bdd5003aSpbrook         break;
436bdd5003aSpbrook     case 6: /* LCDIMSC */
4374fbf5556SPeter Maydell         if (s->version != PL110) {
438cdbdb648Spbrook             goto control;
4394fbf5556SPeter Maydell         }
440cdbdb648Spbrook     imsc:
441bdd5003aSpbrook         s->int_mask = val;
442bdd5003aSpbrook         pl110_update(s);
443bdd5003aSpbrook         break;
444bdd5003aSpbrook     case 7: /* LCDControl */
4454fbf5556SPeter Maydell         if (s->version != PL110) {
446cdbdb648Spbrook             goto imsc;
4474fbf5556SPeter Maydell         }
448cdbdb648Spbrook     control:
449bdd5003aSpbrook         s->cr = val;
450bdd5003aSpbrook         s->bpp = (val >> 1) & 7;
451bdd5003aSpbrook         if (pl110_enabled(s)) {
452c78f7137SGerd Hoffmann             qemu_console_resize(s->con, s->cols, s->rows);
453*24da047aSLinus Walleij             timer_mod(s->vblank_timer,
454*24da047aSLinus Walleij                       qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
455*24da047aSLinus Walleij                                         NANOSECONDS_PER_SECOND / 60);
456*24da047aSLinus Walleij         } else {
457*24da047aSLinus Walleij             timer_del(s->vblank_timer);
458bdd5003aSpbrook         }
459bdd5003aSpbrook         break;
460bdd5003aSpbrook     case 10: /* LCDICR */
461bdd5003aSpbrook         s->int_status &= ~val;
462bdd5003aSpbrook         pl110_update(s);
463bdd5003aSpbrook         break;
464bdd5003aSpbrook     default:
465375cb560SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
466375cb560SPeter Maydell                       "pl110_write: Bad offset %x\n", (int)offset);
467bdd5003aSpbrook     }
468bdd5003aSpbrook }
469bdd5003aSpbrook 
4701a6b31ceSAvi Kivity static const MemoryRegionOps pl110_ops = {
4711a6b31ceSAvi Kivity     .read = pl110_read,
4721a6b31ceSAvi Kivity     .write = pl110_write,
4731a6b31ceSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
474bdd5003aSpbrook };
475bdd5003aSpbrook 
476242ea2c6SPeter Maydell static void pl110_mux_ctrl_set(void *opaque, int line, int level)
477242ea2c6SPeter Maydell {
478513960eaSAndreas Färber     PL110State *s = (PL110State *)opaque;
479242ea2c6SPeter Maydell     s->mux_ctrl = level;
480242ea2c6SPeter Maydell }
481242ea2c6SPeter Maydell 
482128939a9SPeter Maydell static int vmstate_pl110_post_load(void *opaque, int version_id)
483128939a9SPeter Maydell {
484513960eaSAndreas Färber     PL110State *s = opaque;
485128939a9SPeter Maydell     /* Make sure we redraw, and at the right size */
486128939a9SPeter Maydell     pl110_invalidate_display(s);
487128939a9SPeter Maydell     return 0;
488128939a9SPeter Maydell }
489128939a9SPeter Maydell 
490380cd056SGerd Hoffmann static const GraphicHwOps pl110_gfx_ops = {
491380cd056SGerd Hoffmann     .invalidate  = pl110_invalidate_display,
492380cd056SGerd Hoffmann     .gfx_update  = pl110_update_display,
493380cd056SGerd Hoffmann };
494380cd056SGerd Hoffmann 
495caae8032Sxiaoqiang zhao static void pl110_realize(DeviceState *dev, Error **errp)
496bdd5003aSpbrook {
4975d7a11e4SAndreas Färber     PL110State *s = PL110(dev);
498caae8032Sxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
499bdd5003aSpbrook 
5003eadad55SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &pl110_ops, s, "pl110", 0x1000);
5015d7a11e4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
5025d7a11e4SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
503*24da047aSLinus Walleij     s->vblank_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
504*24da047aSLinus Walleij                                    pl110_vblank_interrupt, s);
5055d7a11e4SAndreas Färber     qdev_init_gpio_in(dev, pl110_mux_ctrl_set, 1);
5065643706aSGerd Hoffmann     s->con = graphic_console_init(dev, 0, &pl110_gfx_ops, s);
507bdd5003aSpbrook }
5082e9bdce5SPaul Brook 
5095d7a11e4SAndreas Färber static void pl110_init(Object *obj)
5102e9bdce5SPaul Brook {
5115d7a11e4SAndreas Färber     PL110State *s = PL110(obj);
5125d7a11e4SAndreas Färber 
5135d7a11e4SAndreas Färber     s->version = PL110;
5144fbf5556SPeter Maydell }
5154fbf5556SPeter Maydell 
5165d7a11e4SAndreas Färber static void pl110_versatile_init(Object *obj)
5174fbf5556SPeter Maydell {
5185d7a11e4SAndreas Färber     PL110State *s = PL110(obj);
5195d7a11e4SAndreas Färber 
5205d7a11e4SAndreas Färber     s->version = PL110_VERSATILE;
5215d7a11e4SAndreas Färber }
5225d7a11e4SAndreas Färber 
5235d7a11e4SAndreas Färber static void pl111_init(Object *obj)
5245d7a11e4SAndreas Färber {
5255d7a11e4SAndreas Färber     PL110State *s = PL110(obj);
5265d7a11e4SAndreas Färber 
5274fbf5556SPeter Maydell     s->version = PL111;
5282e9bdce5SPaul Brook }
5292e9bdce5SPaul Brook 
530999e12bbSAnthony Liguori static void pl110_class_init(ObjectClass *klass, void *data)
531999e12bbSAnthony Liguori {
53239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
533999e12bbSAnthony Liguori 
534125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
53539bffca2SAnthony Liguori     dc->vmsd = &vmstate_pl110;
536caae8032Sxiaoqiang zhao     dc->realize = pl110_realize;
537999e12bbSAnthony Liguori }
538999e12bbSAnthony Liguori 
5398c43a6f0SAndreas Färber static const TypeInfo pl110_info = {
5405d7a11e4SAndreas Färber     .name          = TYPE_PL110,
54139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
542513960eaSAndreas Färber     .instance_size = sizeof(PL110State),
5435d7a11e4SAndreas Färber     .instance_init = pl110_init,
544999e12bbSAnthony Liguori     .class_init    = pl110_class_init,
5458c60d065SPeter Maydell };
5468c60d065SPeter Maydell 
5478c43a6f0SAndreas Färber static const TypeInfo pl110_versatile_info = {
548999e12bbSAnthony Liguori     .name          = "pl110_versatile",
5495d7a11e4SAndreas Färber     .parent        = TYPE_PL110,
5505d7a11e4SAndreas Färber     .instance_init = pl110_versatile_init,
5518c60d065SPeter Maydell };
5528c60d065SPeter Maydell 
5538c43a6f0SAndreas Färber static const TypeInfo pl111_info = {
554999e12bbSAnthony Liguori     .name          = "pl111",
5555d7a11e4SAndreas Färber     .parent        = TYPE_PL110,
5565d7a11e4SAndreas Färber     .instance_init = pl111_init,
5574fbf5556SPeter Maydell };
5584fbf5556SPeter Maydell 
55983f7d43aSAndreas Färber static void pl110_register_types(void)
5602e9bdce5SPaul Brook {
56139bffca2SAnthony Liguori     type_register_static(&pl110_info);
56239bffca2SAnthony Liguori     type_register_static(&pl110_versatile_info);
56339bffca2SAnthony Liguori     type_register_static(&pl111_info);
5642e9bdce5SPaul Brook }
5652e9bdce5SPaul Brook 
56683f7d43aSAndreas Färber type_init(pl110_register_types)
567