1862b4a29SBALATON Zoltan /* 2862b4a29SBALATON Zoltan * QEMU ATI SVGA emulation 3862b4a29SBALATON Zoltan * 2D engine functions 4862b4a29SBALATON Zoltan * 5862b4a29SBALATON Zoltan * Copyright (c) 2019 BALATON Zoltan 6862b4a29SBALATON Zoltan * 7862b4a29SBALATON Zoltan * This work is licensed under the GNU GPL license version 2 or later. 8862b4a29SBALATON Zoltan */ 9862b4a29SBALATON Zoltan 10bbfff196SMarkus Armbruster #include "qemu/osdep.h" 11862b4a29SBALATON Zoltan #include "ati_int.h" 12862b4a29SBALATON Zoltan #include "ati_regs.h" 13862b4a29SBALATON Zoltan #include "qemu/log.h" 14862b4a29SBALATON Zoltan #include "ui/pixel_ops.h" 15862b4a29SBALATON Zoltan 16862b4a29SBALATON Zoltan /* 17862b4a29SBALATON Zoltan * NOTE: 18862b4a29SBALATON Zoltan * This is 2D _acceleration_ and supposed to be fast. Therefore, don't try to 19862b4a29SBALATON Zoltan * reinvent the wheel (unlikely to get better with a naive implementation than 20862b4a29SBALATON Zoltan * existing libraries) and avoid (poorly) reimplementing gfx primitives. 21862b4a29SBALATON Zoltan * That is unnecessary and would become a performance problem. Instead, try to 22862b4a29SBALATON Zoltan * map to and reuse existing optimised facilities (e.g. pixman) wherever 23862b4a29SBALATON Zoltan * possible. 24862b4a29SBALATON Zoltan */ 25862b4a29SBALATON Zoltan 26862b4a29SBALATON Zoltan static int ati_bpp_from_datatype(ATIVGAState *s) 27862b4a29SBALATON Zoltan { 28862b4a29SBALATON Zoltan switch (s->regs.dp_datatype & 0xf) { 29862b4a29SBALATON Zoltan case 2: 30862b4a29SBALATON Zoltan return 8; 31862b4a29SBALATON Zoltan case 3: 32862b4a29SBALATON Zoltan case 4: 33862b4a29SBALATON Zoltan return 16; 34862b4a29SBALATON Zoltan case 5: 35862b4a29SBALATON Zoltan return 24; 36862b4a29SBALATON Zoltan case 6: 37862b4a29SBALATON Zoltan return 32; 38862b4a29SBALATON Zoltan default: 39862b4a29SBALATON Zoltan qemu_log_mask(LOG_UNIMP, "Unknown dst datatype %d\n", 40862b4a29SBALATON Zoltan s->regs.dp_datatype & 0xf); 41862b4a29SBALATON Zoltan return 0; 42862b4a29SBALATON Zoltan } 43862b4a29SBALATON Zoltan } 44862b4a29SBALATON Zoltan 45c799d2eeSBALATON Zoltan #define DEFAULT_CNTL (s->regs.dp_gui_master_cntl & GMC_DST_PITCH_OFFSET_CNTL) 46c799d2eeSBALATON Zoltan 47862b4a29SBALATON Zoltan void ati_2d_blt(ATIVGAState *s) 48862b4a29SBALATON Zoltan { 49862b4a29SBALATON Zoltan /* FIXME it is probably more complex than this and may need to be */ 50862b4a29SBALATON Zoltan /* rewritten but for now as a start just to get some output: */ 51862b4a29SBALATON Zoltan DisplaySurface *ds = qemu_console_surface(s->vga.con); 52862b4a29SBALATON Zoltan DPRINTF("%p %u ds: %p %d %d rop: %x\n", s->vga.vram_ptr, 53862b4a29SBALATON Zoltan s->vga.vbe_start_addr, surface_data(ds), surface_stride(ds), 54862b4a29SBALATON Zoltan surface_bits_per_pixel(ds), 55862b4a29SBALATON Zoltan (s->regs.dp_mix & GMC_ROP3_MASK) >> 16); 56c799d2eeSBALATON Zoltan int bpp = ati_bpp_from_datatype(s); 57c799d2eeSBALATON Zoltan int dst_stride = DEFAULT_CNTL ? s->regs.dst_pitch : s->regs.default_pitch; 58c799d2eeSBALATON Zoltan uint8_t *dst_bits = s->vga.vram_ptr + (DEFAULT_CNTL ? 59c799d2eeSBALATON Zoltan s->regs.dst_offset : s->regs.default_offset); 60c799d2eeSBALATON Zoltan 61c799d2eeSBALATON Zoltan if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) { 62c799d2eeSBALATON Zoltan dst_bits += s->regs.crtc_offset & 0x07ffffff; 63c799d2eeSBALATON Zoltan dst_stride *= bpp; 64c799d2eeSBALATON Zoltan } 65c799d2eeSBALATON Zoltan uint8_t *end = s->vga.vram_ptr + s->vga.vram_size; 66c799d2eeSBALATON Zoltan if (dst_bits >= end || 67c799d2eeSBALATON Zoltan dst_bits + s->regs.dst_x + (s->regs.dst_y + s->regs.dst_height) * 68c799d2eeSBALATON Zoltan dst_stride >= end) { 69c799d2eeSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n"); 70c799d2eeSBALATON Zoltan return; 71c799d2eeSBALATON Zoltan } 72866ad5f5SBALATON Zoltan DPRINTF("%d %d %d, %d %d %d, (%d,%d) -> (%d,%d) %dx%d\n", 73866ad5f5SBALATON Zoltan s->regs.src_offset, s->regs.dst_offset, s->regs.default_offset, 74866ad5f5SBALATON Zoltan s->regs.src_pitch, s->regs.dst_pitch, s->regs.default_pitch, 75862b4a29SBALATON Zoltan s->regs.src_x, s->regs.src_y, s->regs.dst_x, s->regs.dst_y, 76862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 77862b4a29SBALATON Zoltan switch (s->regs.dp_mix & GMC_ROP3_MASK) { 78862b4a29SBALATON Zoltan case ROP3_SRCCOPY: 79862b4a29SBALATON Zoltan { 80c799d2eeSBALATON Zoltan int src_stride = DEFAULT_CNTL ? 81c799d2eeSBALATON Zoltan s->regs.src_pitch : s->regs.default_pitch; 82c799d2eeSBALATON Zoltan uint8_t *src_bits = s->vga.vram_ptr + (DEFAULT_CNTL ? 83866ad5f5SBALATON Zoltan s->regs.src_offset : s->regs.default_offset); 84862b4a29SBALATON Zoltan 85862b4a29SBALATON Zoltan if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) { 86862b4a29SBALATON Zoltan src_bits += s->regs.crtc_offset & 0x07ffffff; 87862b4a29SBALATON Zoltan src_stride *= bpp; 88862b4a29SBALATON Zoltan } 89c799d2eeSBALATON Zoltan if (src_bits >= end || 90c799d2eeSBALATON Zoltan src_bits + s->regs.src_x + (s->regs.src_y + s->regs.dst_height) * 91c799d2eeSBALATON Zoltan src_stride >= end) { 92c799d2eeSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n"); 93c799d2eeSBALATON Zoltan return; 94c799d2eeSBALATON Zoltan } 95c799d2eeSBALATON Zoltan 96862b4a29SBALATON Zoltan src_stride /= sizeof(uint32_t); 97862b4a29SBALATON Zoltan dst_stride /= sizeof(uint32_t); 98862b4a29SBALATON Zoltan DPRINTF("pixman_blt(%p, %p, %d, %d, %d, %d, %d, %d, %d, %d, %d, %d)\n", 99862b4a29SBALATON Zoltan src_bits, dst_bits, src_stride, dst_stride, bpp, bpp, 100862b4a29SBALATON Zoltan s->regs.src_x, s->regs.src_y, s->regs.dst_x, s->regs.dst_y, 101862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 102862b4a29SBALATON Zoltan pixman_blt((uint32_t *)src_bits, (uint32_t *)dst_bits, 103862b4a29SBALATON Zoltan src_stride, dst_stride, bpp, bpp, 104862b4a29SBALATON Zoltan s->regs.src_x, s->regs.src_y, 105862b4a29SBALATON Zoltan s->regs.dst_x, s->regs.dst_y, 106862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 107862b4a29SBALATON Zoltan if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr && 108862b4a29SBALATON Zoltan dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr + 109862b4a29SBALATON Zoltan s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) { 110862b4a29SBALATON Zoltan memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr + 111862b4a29SBALATON Zoltan s->regs.dst_offset + 112862b4a29SBALATON Zoltan s->regs.dst_y * surface_stride(ds), 113862b4a29SBALATON Zoltan s->regs.dst_height * surface_stride(ds)); 114862b4a29SBALATON Zoltan } 115862b4a29SBALATON Zoltan s->regs.dst_x += s->regs.dst_width; 116862b4a29SBALATON Zoltan s->regs.dst_y += s->regs.dst_height; 117862b4a29SBALATON Zoltan break; 118862b4a29SBALATON Zoltan } 119862b4a29SBALATON Zoltan case ROP3_PATCOPY: 120862b4a29SBALATON Zoltan case ROP3_BLACKNESS: 121862b4a29SBALATON Zoltan case ROP3_WHITENESS: 122862b4a29SBALATON Zoltan { 123862b4a29SBALATON Zoltan uint32_t filler = 0; 124862b4a29SBALATON Zoltan 125862b4a29SBALATON Zoltan switch (s->regs.dp_mix & GMC_ROP3_MASK) { 126862b4a29SBALATON Zoltan case ROP3_PATCOPY: 127*a3812741SBALATON Zoltan filler = s->regs.dp_brush_frgd_clr; 128862b4a29SBALATON Zoltan break; 129862b4a29SBALATON Zoltan case ROP3_BLACKNESS: 130*a3812741SBALATON Zoltan filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[0], 131*a3812741SBALATON Zoltan s->vga.palette[1], s->vga.palette[2]); 132862b4a29SBALATON Zoltan break; 133862b4a29SBALATON Zoltan case ROP3_WHITENESS: 134*a3812741SBALATON Zoltan filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[3], 135*a3812741SBALATON Zoltan s->vga.palette[4], s->vga.palette[5]); 136862b4a29SBALATON Zoltan break; 137862b4a29SBALATON Zoltan } 138862b4a29SBALATON Zoltan 139c799d2eeSBALATON Zoltan dst_stride /= sizeof(uint32_t); 140862b4a29SBALATON Zoltan DPRINTF("pixman_fill(%p, %d, %d, %d, %d, %d, %d, %x)\n", 141862b4a29SBALATON Zoltan dst_bits, dst_stride, bpp, 142862b4a29SBALATON Zoltan s->regs.dst_x, s->regs.dst_y, 143862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height, 144862b4a29SBALATON Zoltan filler); 145862b4a29SBALATON Zoltan pixman_fill((uint32_t *)dst_bits, dst_stride, bpp, 146862b4a29SBALATON Zoltan s->regs.dst_x, s->regs.dst_y, 147862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height, 148862b4a29SBALATON Zoltan filler); 149862b4a29SBALATON Zoltan if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr && 150862b4a29SBALATON Zoltan dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr + 151862b4a29SBALATON Zoltan s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) { 152862b4a29SBALATON Zoltan memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr + 153862b4a29SBALATON Zoltan s->regs.dst_offset + 154862b4a29SBALATON Zoltan s->regs.dst_y * surface_stride(ds), 155862b4a29SBALATON Zoltan s->regs.dst_height * surface_stride(ds)); 156862b4a29SBALATON Zoltan } 157862b4a29SBALATON Zoltan s->regs.dst_y += s->regs.dst_height; 158862b4a29SBALATON Zoltan break; 159862b4a29SBALATON Zoltan } 160862b4a29SBALATON Zoltan default: 161862b4a29SBALATON Zoltan qemu_log_mask(LOG_UNIMP, "Unimplemented ati_2d blt op %x\n", 162862b4a29SBALATON Zoltan (s->regs.dp_mix & GMC_ROP3_MASK) >> 16); 163862b4a29SBALATON Zoltan } 164862b4a29SBALATON Zoltan } 165