1862b4a29SBALATON Zoltan /* 2862b4a29SBALATON Zoltan * QEMU ATI SVGA emulation 3862b4a29SBALATON Zoltan * 2D engine functions 4862b4a29SBALATON Zoltan * 5862b4a29SBALATON Zoltan * Copyright (c) 2019 BALATON Zoltan 6862b4a29SBALATON Zoltan * 7862b4a29SBALATON Zoltan * This work is licensed under the GNU GPL license version 2 or later. 8862b4a29SBALATON Zoltan */ 9862b4a29SBALATON Zoltan 10bbfff196SMarkus Armbruster #include "qemu/osdep.h" 11862b4a29SBALATON Zoltan #include "ati_int.h" 12862b4a29SBALATON Zoltan #include "ati_regs.h" 13862b4a29SBALATON Zoltan #include "qemu/log.h" 14862b4a29SBALATON Zoltan #include "ui/pixel_ops.h" 15862b4a29SBALATON Zoltan 16862b4a29SBALATON Zoltan /* 17862b4a29SBALATON Zoltan * NOTE: 18862b4a29SBALATON Zoltan * This is 2D _acceleration_ and supposed to be fast. Therefore, don't try to 19862b4a29SBALATON Zoltan * reinvent the wheel (unlikely to get better with a naive implementation than 20862b4a29SBALATON Zoltan * existing libraries) and avoid (poorly) reimplementing gfx primitives. 21862b4a29SBALATON Zoltan * That is unnecessary and would become a performance problem. Instead, try to 22862b4a29SBALATON Zoltan * map to and reuse existing optimised facilities (e.g. pixman) wherever 23862b4a29SBALATON Zoltan * possible. 24862b4a29SBALATON Zoltan */ 25862b4a29SBALATON Zoltan 26862b4a29SBALATON Zoltan static int ati_bpp_from_datatype(ATIVGAState *s) 27862b4a29SBALATON Zoltan { 28862b4a29SBALATON Zoltan switch (s->regs.dp_datatype & 0xf) { 29862b4a29SBALATON Zoltan case 2: 30862b4a29SBALATON Zoltan return 8; 31862b4a29SBALATON Zoltan case 3: 32862b4a29SBALATON Zoltan case 4: 33862b4a29SBALATON Zoltan return 16; 34862b4a29SBALATON Zoltan case 5: 35862b4a29SBALATON Zoltan return 24; 36862b4a29SBALATON Zoltan case 6: 37862b4a29SBALATON Zoltan return 32; 38862b4a29SBALATON Zoltan default: 39862b4a29SBALATON Zoltan qemu_log_mask(LOG_UNIMP, "Unknown dst datatype %d\n", 40862b4a29SBALATON Zoltan s->regs.dp_datatype & 0xf); 41862b4a29SBALATON Zoltan return 0; 42862b4a29SBALATON Zoltan } 43862b4a29SBALATON Zoltan } 44862b4a29SBALATON Zoltan 45c799d2eeSBALATON Zoltan #define DEFAULT_CNTL (s->regs.dp_gui_master_cntl & GMC_DST_PITCH_OFFSET_CNTL) 46c799d2eeSBALATON Zoltan 47862b4a29SBALATON Zoltan void ati_2d_blt(ATIVGAState *s) 48862b4a29SBALATON Zoltan { 49862b4a29SBALATON Zoltan /* FIXME it is probably more complex than this and may need to be */ 50862b4a29SBALATON Zoltan /* rewritten but for now as a start just to get some output: */ 51862b4a29SBALATON Zoltan DisplaySurface *ds = qemu_console_surface(s->vga.con); 52862b4a29SBALATON Zoltan DPRINTF("%p %u ds: %p %d %d rop: %x\n", s->vga.vram_ptr, 53862b4a29SBALATON Zoltan s->vga.vbe_start_addr, surface_data(ds), surface_stride(ds), 54862b4a29SBALATON Zoltan surface_bits_per_pixel(ds), 55862b4a29SBALATON Zoltan (s->regs.dp_mix & GMC_ROP3_MASK) >> 16); 56*584acf34SBALATON Zoltan int dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? 57*584acf34SBALATON Zoltan s->regs.dst_x : s->regs.dst_x + 1 - s->regs.dst_width); 58*584acf34SBALATON Zoltan int dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 59*584acf34SBALATON Zoltan s->regs.dst_y : s->regs.dst_y + 1 - s->regs.dst_height); 60c799d2eeSBALATON Zoltan int bpp = ati_bpp_from_datatype(s); 61c799d2eeSBALATON Zoltan int dst_stride = DEFAULT_CNTL ? s->regs.dst_pitch : s->regs.default_pitch; 62c799d2eeSBALATON Zoltan uint8_t *dst_bits = s->vga.vram_ptr + (DEFAULT_CNTL ? 63c799d2eeSBALATON Zoltan s->regs.dst_offset : s->regs.default_offset); 64c799d2eeSBALATON Zoltan 65c799d2eeSBALATON Zoltan if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) { 66c799d2eeSBALATON Zoltan dst_bits += s->regs.crtc_offset & 0x07ffffff; 67c799d2eeSBALATON Zoltan dst_stride *= bpp; 68c799d2eeSBALATON Zoltan } 69c799d2eeSBALATON Zoltan uint8_t *end = s->vga.vram_ptr + s->vga.vram_size; 70*584acf34SBALATON Zoltan if (dst_bits >= end || dst_bits + dst_x + (dst_y + s->regs.dst_height) * 71c799d2eeSBALATON Zoltan dst_stride >= end) { 72c799d2eeSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n"); 73c799d2eeSBALATON Zoltan return; 74c799d2eeSBALATON Zoltan } 75*584acf34SBALATON Zoltan DPRINTF("%d %d %d, %d %d %d, (%d,%d) -> (%d,%d) %dx%d %c %c\n", 76866ad5f5SBALATON Zoltan s->regs.src_offset, s->regs.dst_offset, s->regs.default_offset, 77866ad5f5SBALATON Zoltan s->regs.src_pitch, s->regs.dst_pitch, s->regs.default_pitch, 78862b4a29SBALATON Zoltan s->regs.src_x, s->regs.src_y, s->regs.dst_x, s->regs.dst_y, 79*584acf34SBALATON Zoltan s->regs.dst_width, s->regs.dst_height, 80*584acf34SBALATON Zoltan (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? '>' : '<'), 81*584acf34SBALATON Zoltan (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 'v' : '^')); 82862b4a29SBALATON Zoltan switch (s->regs.dp_mix & GMC_ROP3_MASK) { 83862b4a29SBALATON Zoltan case ROP3_SRCCOPY: 84862b4a29SBALATON Zoltan { 85*584acf34SBALATON Zoltan int src_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? 86*584acf34SBALATON Zoltan s->regs.src_x : s->regs.src_x + 1 - s->regs.dst_width); 87*584acf34SBALATON Zoltan int src_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 88*584acf34SBALATON Zoltan s->regs.src_y : s->regs.src_y + 1 - s->regs.dst_height); 89c799d2eeSBALATON Zoltan int src_stride = DEFAULT_CNTL ? 90c799d2eeSBALATON Zoltan s->regs.src_pitch : s->regs.default_pitch; 91c799d2eeSBALATON Zoltan uint8_t *src_bits = s->vga.vram_ptr + (DEFAULT_CNTL ? 92866ad5f5SBALATON Zoltan s->regs.src_offset : s->regs.default_offset); 93862b4a29SBALATON Zoltan 94862b4a29SBALATON Zoltan if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) { 95862b4a29SBALATON Zoltan src_bits += s->regs.crtc_offset & 0x07ffffff; 96862b4a29SBALATON Zoltan src_stride *= bpp; 97862b4a29SBALATON Zoltan } 98*584acf34SBALATON Zoltan if (src_bits >= end || src_bits + src_x + 99*584acf34SBALATON Zoltan (src_y + s->regs.dst_height) * src_stride >= end) { 100c799d2eeSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n"); 101c799d2eeSBALATON Zoltan return; 102c799d2eeSBALATON Zoltan } 103c799d2eeSBALATON Zoltan 104862b4a29SBALATON Zoltan src_stride /= sizeof(uint32_t); 105862b4a29SBALATON Zoltan dst_stride /= sizeof(uint32_t); 106862b4a29SBALATON Zoltan DPRINTF("pixman_blt(%p, %p, %d, %d, %d, %d, %d, %d, %d, %d, %d, %d)\n", 107862b4a29SBALATON Zoltan src_bits, dst_bits, src_stride, dst_stride, bpp, bpp, 108*584acf34SBALATON Zoltan src_x, src_y, dst_x, dst_y, 109862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 110*584acf34SBALATON Zoltan if (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT && 111*584acf34SBALATON Zoltan s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM) { 112862b4a29SBALATON Zoltan pixman_blt((uint32_t *)src_bits, (uint32_t *)dst_bits, 113862b4a29SBALATON Zoltan src_stride, dst_stride, bpp, bpp, 114*584acf34SBALATON Zoltan src_x, src_y, dst_x, dst_y, 115862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 116*584acf34SBALATON Zoltan } else { 117*584acf34SBALATON Zoltan /* FIXME: We only really need a temporary if src and dst overlap */ 118*584acf34SBALATON Zoltan int llb = s->regs.dst_width * (bpp / 8); 119*584acf34SBALATON Zoltan int tmp_stride = DIV_ROUND_UP(llb, sizeof(uint32_t)); 120*584acf34SBALATON Zoltan uint32_t *tmp = g_malloc(tmp_stride * sizeof(uint32_t) * 121*584acf34SBALATON Zoltan s->regs.dst_height); 122*584acf34SBALATON Zoltan pixman_blt((uint32_t *)src_bits, tmp, 123*584acf34SBALATON Zoltan src_stride, tmp_stride, bpp, bpp, 124*584acf34SBALATON Zoltan src_x, src_y, 0, 0, 125*584acf34SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 126*584acf34SBALATON Zoltan pixman_blt(tmp, (uint32_t *)dst_bits, 127*584acf34SBALATON Zoltan tmp_stride, dst_stride, bpp, bpp, 128*584acf34SBALATON Zoltan 0, 0, dst_x, dst_y, 129*584acf34SBALATON Zoltan s->regs.dst_width, s->regs.dst_height); 130*584acf34SBALATON Zoltan g_free(tmp); 131*584acf34SBALATON Zoltan } 132862b4a29SBALATON Zoltan if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr && 133862b4a29SBALATON Zoltan dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr + 134862b4a29SBALATON Zoltan s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) { 135862b4a29SBALATON Zoltan memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr + 136862b4a29SBALATON Zoltan s->regs.dst_offset + 137*584acf34SBALATON Zoltan dst_y * surface_stride(ds), 138862b4a29SBALATON Zoltan s->regs.dst_height * surface_stride(ds)); 139862b4a29SBALATON Zoltan } 140862b4a29SBALATON Zoltan s->regs.dst_x += s->regs.dst_width; 141862b4a29SBALATON Zoltan s->regs.dst_y += s->regs.dst_height; 142862b4a29SBALATON Zoltan break; 143862b4a29SBALATON Zoltan } 144862b4a29SBALATON Zoltan case ROP3_PATCOPY: 145862b4a29SBALATON Zoltan case ROP3_BLACKNESS: 146862b4a29SBALATON Zoltan case ROP3_WHITENESS: 147862b4a29SBALATON Zoltan { 148862b4a29SBALATON Zoltan uint32_t filler = 0; 149862b4a29SBALATON Zoltan 150862b4a29SBALATON Zoltan switch (s->regs.dp_mix & GMC_ROP3_MASK) { 151862b4a29SBALATON Zoltan case ROP3_PATCOPY: 152a3812741SBALATON Zoltan filler = s->regs.dp_brush_frgd_clr; 153862b4a29SBALATON Zoltan break; 154862b4a29SBALATON Zoltan case ROP3_BLACKNESS: 155a3812741SBALATON Zoltan filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[0], 156a3812741SBALATON Zoltan s->vga.palette[1], s->vga.palette[2]); 157862b4a29SBALATON Zoltan break; 158862b4a29SBALATON Zoltan case ROP3_WHITENESS: 159a3812741SBALATON Zoltan filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[3], 160a3812741SBALATON Zoltan s->vga.palette[4], s->vga.palette[5]); 161862b4a29SBALATON Zoltan break; 162862b4a29SBALATON Zoltan } 163862b4a29SBALATON Zoltan 164c799d2eeSBALATON Zoltan dst_stride /= sizeof(uint32_t); 165862b4a29SBALATON Zoltan DPRINTF("pixman_fill(%p, %d, %d, %d, %d, %d, %d, %x)\n", 166862b4a29SBALATON Zoltan dst_bits, dst_stride, bpp, 167862b4a29SBALATON Zoltan s->regs.dst_x, s->regs.dst_y, 168862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height, 169862b4a29SBALATON Zoltan filler); 170862b4a29SBALATON Zoltan pixman_fill((uint32_t *)dst_bits, dst_stride, bpp, 171862b4a29SBALATON Zoltan s->regs.dst_x, s->regs.dst_y, 172862b4a29SBALATON Zoltan s->regs.dst_width, s->regs.dst_height, 173862b4a29SBALATON Zoltan filler); 174862b4a29SBALATON Zoltan if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr && 175862b4a29SBALATON Zoltan dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr + 176862b4a29SBALATON Zoltan s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) { 177862b4a29SBALATON Zoltan memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr + 178862b4a29SBALATON Zoltan s->regs.dst_offset + 179*584acf34SBALATON Zoltan dst_y * surface_stride(ds), 180862b4a29SBALATON Zoltan s->regs.dst_height * surface_stride(ds)); 181862b4a29SBALATON Zoltan } 182862b4a29SBALATON Zoltan s->regs.dst_y += s->regs.dst_height; 183862b4a29SBALATON Zoltan break; 184862b4a29SBALATON Zoltan } 185862b4a29SBALATON Zoltan default: 186862b4a29SBALATON Zoltan qemu_log_mask(LOG_UNIMP, "Unimplemented ati_2d blt op %x\n", 187862b4a29SBALATON Zoltan (s->regs.dp_mix & GMC_ROP3_MASK) >> 16); 188862b4a29SBALATON Zoltan } 189862b4a29SBALATON Zoltan } 190