xref: /qemu/hw/core/machine.c (revision 5d8b5a505571b7927095015c805646f78fc56578)
1 /*
2  * QEMU Machine
3  *
4  * Copyright (C) 2014 Red Hat Inc
5  *
6  * Authors:
7  *   Marcel Apfelbaum <marcel.a@redhat.com>
8  *
9  * This work is licensed under the terms of the GNU GPL, version 2 or later.
10  * See the COPYING file in the top-level directory.
11  */
12 
13 #include "qemu/osdep.h"
14 #include "qemu/option.h"
15 #include "qapi/qmp/qerror.h"
16 #include "sysemu/replay.h"
17 #include "qemu/units.h"
18 #include "hw/boards.h"
19 #include "hw/loader.h"
20 #include "qapi/error.h"
21 #include "qapi/qapi-visit-common.h"
22 #include "qapi/qapi-visit-machine.h"
23 #include "qapi/visitor.h"
24 #include "hw/sysbus.h"
25 #include "sysemu/cpus.h"
26 #include "sysemu/sysemu.h"
27 #include "sysemu/reset.h"
28 #include "sysemu/runstate.h"
29 #include "sysemu/numa.h"
30 #include "qemu/error-report.h"
31 #include "sysemu/qtest.h"
32 #include "hw/pci/pci.h"
33 #include "hw/mem/nvdimm.h"
34 #include "migration/global_state.h"
35 #include "migration/vmstate.h"
36 #include "exec/confidential-guest-support.h"
37 #include "hw/virtio/virtio.h"
38 #include "hw/virtio/virtio-pci.h"
39 
40 GlobalProperty hw_compat_6_1[] = {};
41 const size_t hw_compat_6_1_len = G_N_ELEMENTS(hw_compat_6_1);
42 
43 GlobalProperty hw_compat_6_0[] = {
44     { "gpex-pcihost", "allow-unmapped-accesses", "false" },
45     { "i8042", "extended-state", "false"},
46     { "nvme-ns", "eui64-default", "off"},
47     { "e1000", "init-vet", "off" },
48     { "e1000e", "init-vet", "off" },
49 };
50 const size_t hw_compat_6_0_len = G_N_ELEMENTS(hw_compat_6_0);
51 
52 GlobalProperty hw_compat_5_2[] = {
53     { "ICH9-LPC", "smm-compat", "on"},
54     { "PIIX4_PM", "smm-compat", "on"},
55     { "virtio-blk-device", "report-discard-granularity", "off" },
56     { "virtio-net-pci", "vectors", "3"},
57 };
58 const size_t hw_compat_5_2_len = G_N_ELEMENTS(hw_compat_5_2);
59 
60 GlobalProperty hw_compat_5_1[] = {
61     { "vhost-scsi", "num_queues", "1"},
62     { "vhost-user-blk", "num-queues", "1"},
63     { "vhost-user-scsi", "num_queues", "1"},
64     { "virtio-blk-device", "num-queues", "1"},
65     { "virtio-scsi-device", "num_queues", "1"},
66     { "nvme", "use-intel-id", "on"},
67     { "pvpanic", "events", "1"}, /* PVPANIC_PANICKED */
68     { "pl011", "migrate-clk", "off" },
69     { "virtio-pci", "x-ats-page-aligned", "off"},
70 };
71 const size_t hw_compat_5_1_len = G_N_ELEMENTS(hw_compat_5_1);
72 
73 GlobalProperty hw_compat_5_0[] = {
74     { "pci-host-bridge", "x-config-reg-migration-enabled", "off" },
75     { "virtio-balloon-device", "page-poison", "false" },
76     { "vmport", "x-read-set-eax", "off" },
77     { "vmport", "x-signal-unsupported-cmd", "off" },
78     { "vmport", "x-report-vmx-type", "off" },
79     { "vmport", "x-cmds-v2", "off" },
80     { "virtio-device", "x-disable-legacy-check", "true" },
81 };
82 const size_t hw_compat_5_0_len = G_N_ELEMENTS(hw_compat_5_0);
83 
84 GlobalProperty hw_compat_4_2[] = {
85     { "virtio-blk-device", "queue-size", "128"},
86     { "virtio-scsi-device", "virtqueue_size", "128"},
87     { "virtio-blk-device", "x-enable-wce-if-config-wce", "off" },
88     { "virtio-blk-device", "seg-max-adjust", "off"},
89     { "virtio-scsi-device", "seg_max_adjust", "off"},
90     { "vhost-blk-device", "seg_max_adjust", "off"},
91     { "usb-host", "suppress-remote-wake", "off" },
92     { "usb-redir", "suppress-remote-wake", "off" },
93     { "qxl", "revision", "4" },
94     { "qxl-vga", "revision", "4" },
95     { "fw_cfg", "acpi-mr-restore", "false" },
96     { "virtio-device", "use-disabled-flag", "false" },
97 };
98 const size_t hw_compat_4_2_len = G_N_ELEMENTS(hw_compat_4_2);
99 
100 GlobalProperty hw_compat_4_1[] = {
101     { "virtio-pci", "x-pcie-flr-init", "off" },
102 };
103 const size_t hw_compat_4_1_len = G_N_ELEMENTS(hw_compat_4_1);
104 
105 GlobalProperty hw_compat_4_0[] = {
106     { "VGA",            "edid", "false" },
107     { "secondary-vga",  "edid", "false" },
108     { "bochs-display",  "edid", "false" },
109     { "virtio-vga",     "edid", "false" },
110     { "virtio-gpu-device", "edid", "false" },
111     { "virtio-device", "use-started", "false" },
112     { "virtio-balloon-device", "qemu-4-0-config-size", "true" },
113     { "pl031", "migrate-tick-offset", "false" },
114 };
115 const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0);
116 
117 GlobalProperty hw_compat_3_1[] = {
118     { "pcie-root-port", "x-speed", "2_5" },
119     { "pcie-root-port", "x-width", "1" },
120     { "memory-backend-file", "x-use-canonical-path-for-ramblock-id", "true" },
121     { "memory-backend-memfd", "x-use-canonical-path-for-ramblock-id", "true" },
122     { "tpm-crb", "ppi", "false" },
123     { "tpm-tis", "ppi", "false" },
124     { "usb-kbd", "serial", "42" },
125     { "usb-mouse", "serial", "42" },
126     { "usb-tablet", "serial", "42" },
127     { "virtio-blk-device", "discard", "false" },
128     { "virtio-blk-device", "write-zeroes", "false" },
129     { "virtio-balloon-device", "qemu-4-0-config-size", "false" },
130     { "pcie-root-port-base", "disable-acs", "true" }, /* Added in 4.1 */
131 };
132 const size_t hw_compat_3_1_len = G_N_ELEMENTS(hw_compat_3_1);
133 
134 GlobalProperty hw_compat_3_0[] = {};
135 const size_t hw_compat_3_0_len = G_N_ELEMENTS(hw_compat_3_0);
136 
137 GlobalProperty hw_compat_2_12[] = {
138     { "migration", "decompress-error-check", "off" },
139     { "hda-audio", "use-timer", "false" },
140     { "cirrus-vga", "global-vmstate", "true" },
141     { "VGA", "global-vmstate", "true" },
142     { "vmware-svga", "global-vmstate", "true" },
143     { "qxl-vga", "global-vmstate", "true" },
144 };
145 const size_t hw_compat_2_12_len = G_N_ELEMENTS(hw_compat_2_12);
146 
147 GlobalProperty hw_compat_2_11[] = {
148     { "hpet", "hpet-offset-saved", "false" },
149     { "virtio-blk-pci", "vectors", "2" },
150     { "vhost-user-blk-pci", "vectors", "2" },
151     { "e1000", "migrate_tso_props", "off" },
152 };
153 const size_t hw_compat_2_11_len = G_N_ELEMENTS(hw_compat_2_11);
154 
155 GlobalProperty hw_compat_2_10[] = {
156     { "virtio-mouse-device", "wheel-axis", "false" },
157     { "virtio-tablet-device", "wheel-axis", "false" },
158 };
159 const size_t hw_compat_2_10_len = G_N_ELEMENTS(hw_compat_2_10);
160 
161 GlobalProperty hw_compat_2_9[] = {
162     { "pci-bridge", "shpc", "off" },
163     { "intel-iommu", "pt", "off" },
164     { "virtio-net-device", "x-mtu-bypass-backend", "off" },
165     { "pcie-root-port", "x-migrate-msix", "false" },
166 };
167 const size_t hw_compat_2_9_len = G_N_ELEMENTS(hw_compat_2_9);
168 
169 GlobalProperty hw_compat_2_8[] = {
170     { "fw_cfg_mem", "x-file-slots", "0x10" },
171     { "fw_cfg_io", "x-file-slots", "0x10" },
172     { "pflash_cfi01", "old-multiple-chip-handling", "on" },
173     { "pci-bridge", "shpc", "on" },
174     { TYPE_PCI_DEVICE, "x-pcie-extcap-init", "off" },
175     { "virtio-pci", "x-pcie-deverr-init", "off" },
176     { "virtio-pci", "x-pcie-lnkctl-init", "off" },
177     { "virtio-pci", "x-pcie-pm-init", "off" },
178     { "cirrus-vga", "vgamem_mb", "8" },
179     { "isa-cirrus-vga", "vgamem_mb", "8" },
180 };
181 const size_t hw_compat_2_8_len = G_N_ELEMENTS(hw_compat_2_8);
182 
183 GlobalProperty hw_compat_2_7[] = {
184     { "virtio-pci", "page-per-vq", "on" },
185     { "virtio-serial-device", "emergency-write", "off" },
186     { "ioapic", "version", "0x11" },
187     { "intel-iommu", "x-buggy-eim", "true" },
188     { "virtio-pci", "x-ignore-backend-features", "on" },
189 };
190 const size_t hw_compat_2_7_len = G_N_ELEMENTS(hw_compat_2_7);
191 
192 GlobalProperty hw_compat_2_6[] = {
193     { "virtio-mmio", "format_transport_address", "off" },
194     /* Optional because not all virtio-pci devices support legacy mode */
195     { "virtio-pci", "disable-modern", "on",  .optional = true },
196     { "virtio-pci", "disable-legacy", "off", .optional = true },
197 };
198 const size_t hw_compat_2_6_len = G_N_ELEMENTS(hw_compat_2_6);
199 
200 GlobalProperty hw_compat_2_5[] = {
201     { "isa-fdc", "fallback", "144" },
202     { "pvscsi", "x-old-pci-configuration", "on" },
203     { "pvscsi", "x-disable-pcie", "on" },
204     { "vmxnet3", "x-old-msi-offsets", "on" },
205     { "vmxnet3", "x-disable-pcie", "on" },
206 };
207 const size_t hw_compat_2_5_len = G_N_ELEMENTS(hw_compat_2_5);
208 
209 GlobalProperty hw_compat_2_4[] = {
210     /* Optional because the 'scsi' property is Linux-only */
211     { "virtio-blk-device", "scsi", "true", .optional = true },
212     { "e1000", "extra_mac_registers", "off" },
213     { "virtio-pci", "x-disable-pcie", "on" },
214     { "virtio-pci", "migrate-extra", "off" },
215     { "fw_cfg_mem", "dma_enabled", "off" },
216     { "fw_cfg_io", "dma_enabled", "off" }
217 };
218 const size_t hw_compat_2_4_len = G_N_ELEMENTS(hw_compat_2_4);
219 
220 GlobalProperty hw_compat_2_3[] = {
221     { "virtio-blk-pci", "any_layout", "off" },
222     { "virtio-balloon-pci", "any_layout", "off" },
223     { "virtio-serial-pci", "any_layout", "off" },
224     { "virtio-9p-pci", "any_layout", "off" },
225     { "virtio-rng-pci", "any_layout", "off" },
226     { TYPE_PCI_DEVICE, "x-pcie-lnksta-dllla", "off" },
227     { "migration", "send-configuration", "off" },
228     { "migration", "send-section-footer", "off" },
229     { "migration", "store-global-state", "off" },
230 };
231 const size_t hw_compat_2_3_len = G_N_ELEMENTS(hw_compat_2_3);
232 
233 GlobalProperty hw_compat_2_2[] = {};
234 const size_t hw_compat_2_2_len = G_N_ELEMENTS(hw_compat_2_2);
235 
236 GlobalProperty hw_compat_2_1[] = {
237     { "intel-hda", "old_msi_addr", "on" },
238     { "VGA", "qemu-extended-regs", "off" },
239     { "secondary-vga", "qemu-extended-regs", "off" },
240     { "virtio-scsi-pci", "any_layout", "off" },
241     { "usb-mouse", "usb_version", "1" },
242     { "usb-kbd", "usb_version", "1" },
243     { "virtio-pci", "virtio-pci-bus-master-bug-migration", "on" },
244 };
245 const size_t hw_compat_2_1_len = G_N_ELEMENTS(hw_compat_2_1);
246 
247 MachineState *current_machine;
248 
249 static char *machine_get_kernel(Object *obj, Error **errp)
250 {
251     MachineState *ms = MACHINE(obj);
252 
253     return g_strdup(ms->kernel_filename);
254 }
255 
256 static void machine_set_kernel(Object *obj, const char *value, Error **errp)
257 {
258     MachineState *ms = MACHINE(obj);
259 
260     g_free(ms->kernel_filename);
261     ms->kernel_filename = g_strdup(value);
262 }
263 
264 static char *machine_get_initrd(Object *obj, Error **errp)
265 {
266     MachineState *ms = MACHINE(obj);
267 
268     return g_strdup(ms->initrd_filename);
269 }
270 
271 static void machine_set_initrd(Object *obj, const char *value, Error **errp)
272 {
273     MachineState *ms = MACHINE(obj);
274 
275     g_free(ms->initrd_filename);
276     ms->initrd_filename = g_strdup(value);
277 }
278 
279 static char *machine_get_append(Object *obj, Error **errp)
280 {
281     MachineState *ms = MACHINE(obj);
282 
283     return g_strdup(ms->kernel_cmdline);
284 }
285 
286 static void machine_set_append(Object *obj, const char *value, Error **errp)
287 {
288     MachineState *ms = MACHINE(obj);
289 
290     g_free(ms->kernel_cmdline);
291     ms->kernel_cmdline = g_strdup(value);
292 }
293 
294 static char *machine_get_dtb(Object *obj, Error **errp)
295 {
296     MachineState *ms = MACHINE(obj);
297 
298     return g_strdup(ms->dtb);
299 }
300 
301 static void machine_set_dtb(Object *obj, const char *value, Error **errp)
302 {
303     MachineState *ms = MACHINE(obj);
304 
305     g_free(ms->dtb);
306     ms->dtb = g_strdup(value);
307 }
308 
309 static char *machine_get_dumpdtb(Object *obj, Error **errp)
310 {
311     MachineState *ms = MACHINE(obj);
312 
313     return g_strdup(ms->dumpdtb);
314 }
315 
316 static void machine_set_dumpdtb(Object *obj, const char *value, Error **errp)
317 {
318     MachineState *ms = MACHINE(obj);
319 
320     g_free(ms->dumpdtb);
321     ms->dumpdtb = g_strdup(value);
322 }
323 
324 static void machine_get_phandle_start(Object *obj, Visitor *v,
325                                       const char *name, void *opaque,
326                                       Error **errp)
327 {
328     MachineState *ms = MACHINE(obj);
329     int64_t value = ms->phandle_start;
330 
331     visit_type_int(v, name, &value, errp);
332 }
333 
334 static void machine_set_phandle_start(Object *obj, Visitor *v,
335                                       const char *name, void *opaque,
336                                       Error **errp)
337 {
338     MachineState *ms = MACHINE(obj);
339     int64_t value;
340 
341     if (!visit_type_int(v, name, &value, errp)) {
342         return;
343     }
344 
345     ms->phandle_start = value;
346 }
347 
348 static char *machine_get_dt_compatible(Object *obj, Error **errp)
349 {
350     MachineState *ms = MACHINE(obj);
351 
352     return g_strdup(ms->dt_compatible);
353 }
354 
355 static void machine_set_dt_compatible(Object *obj, const char *value, Error **errp)
356 {
357     MachineState *ms = MACHINE(obj);
358 
359     g_free(ms->dt_compatible);
360     ms->dt_compatible = g_strdup(value);
361 }
362 
363 static bool machine_get_dump_guest_core(Object *obj, Error **errp)
364 {
365     MachineState *ms = MACHINE(obj);
366 
367     return ms->dump_guest_core;
368 }
369 
370 static void machine_set_dump_guest_core(Object *obj, bool value, Error **errp)
371 {
372     MachineState *ms = MACHINE(obj);
373 
374     ms->dump_guest_core = value;
375 }
376 
377 static bool machine_get_mem_merge(Object *obj, Error **errp)
378 {
379     MachineState *ms = MACHINE(obj);
380 
381     return ms->mem_merge;
382 }
383 
384 static void machine_set_mem_merge(Object *obj, bool value, Error **errp)
385 {
386     MachineState *ms = MACHINE(obj);
387 
388     ms->mem_merge = value;
389 }
390 
391 static bool machine_get_usb(Object *obj, Error **errp)
392 {
393     MachineState *ms = MACHINE(obj);
394 
395     return ms->usb;
396 }
397 
398 static void machine_set_usb(Object *obj, bool value, Error **errp)
399 {
400     MachineState *ms = MACHINE(obj);
401 
402     ms->usb = value;
403     ms->usb_disabled = !value;
404 }
405 
406 static bool machine_get_graphics(Object *obj, Error **errp)
407 {
408     MachineState *ms = MACHINE(obj);
409 
410     return ms->enable_graphics;
411 }
412 
413 static void machine_set_graphics(Object *obj, bool value, Error **errp)
414 {
415     MachineState *ms = MACHINE(obj);
416 
417     ms->enable_graphics = value;
418 }
419 
420 static char *machine_get_firmware(Object *obj, Error **errp)
421 {
422     MachineState *ms = MACHINE(obj);
423 
424     return g_strdup(ms->firmware);
425 }
426 
427 static void machine_set_firmware(Object *obj, const char *value, Error **errp)
428 {
429     MachineState *ms = MACHINE(obj);
430 
431     g_free(ms->firmware);
432     ms->firmware = g_strdup(value);
433 }
434 
435 static void machine_set_suppress_vmdesc(Object *obj, bool value, Error **errp)
436 {
437     MachineState *ms = MACHINE(obj);
438 
439     ms->suppress_vmdesc = value;
440 }
441 
442 static bool machine_get_suppress_vmdesc(Object *obj, Error **errp)
443 {
444     MachineState *ms = MACHINE(obj);
445 
446     return ms->suppress_vmdesc;
447 }
448 
449 static char *machine_get_memory_encryption(Object *obj, Error **errp)
450 {
451     MachineState *ms = MACHINE(obj);
452 
453     if (ms->cgs) {
454         return g_strdup(object_get_canonical_path_component(OBJECT(ms->cgs)));
455     }
456 
457     return NULL;
458 }
459 
460 static void machine_set_memory_encryption(Object *obj, const char *value,
461                                         Error **errp)
462 {
463     Object *cgs =
464         object_resolve_path_component(object_get_objects_root(), value);
465 
466     if (!cgs) {
467         error_setg(errp, "No such memory encryption object '%s'", value);
468         return;
469     }
470 
471     object_property_set_link(obj, "confidential-guest-support", cgs, errp);
472 }
473 
474 static void machine_check_confidential_guest_support(const Object *obj,
475                                                      const char *name,
476                                                      Object *new_target,
477                                                      Error **errp)
478 {
479     /*
480      * So far the only constraint is that the target has the
481      * TYPE_CONFIDENTIAL_GUEST_SUPPORT interface, and that's checked
482      * by the QOM core
483      */
484 }
485 
486 static bool machine_get_nvdimm(Object *obj, Error **errp)
487 {
488     MachineState *ms = MACHINE(obj);
489 
490     return ms->nvdimms_state->is_enabled;
491 }
492 
493 static void machine_set_nvdimm(Object *obj, bool value, Error **errp)
494 {
495     MachineState *ms = MACHINE(obj);
496 
497     ms->nvdimms_state->is_enabled = value;
498 }
499 
500 static bool machine_get_hmat(Object *obj, Error **errp)
501 {
502     MachineState *ms = MACHINE(obj);
503 
504     return ms->numa_state->hmat_enabled;
505 }
506 
507 static void machine_set_hmat(Object *obj, bool value, Error **errp)
508 {
509     MachineState *ms = MACHINE(obj);
510 
511     ms->numa_state->hmat_enabled = value;
512 }
513 
514 static char *machine_get_nvdimm_persistence(Object *obj, Error **errp)
515 {
516     MachineState *ms = MACHINE(obj);
517 
518     return g_strdup(ms->nvdimms_state->persistence_string);
519 }
520 
521 static void machine_set_nvdimm_persistence(Object *obj, const char *value,
522                                            Error **errp)
523 {
524     MachineState *ms = MACHINE(obj);
525     NVDIMMState *nvdimms_state = ms->nvdimms_state;
526 
527     if (strcmp(value, "cpu") == 0) {
528         nvdimms_state->persistence = 3;
529     } else if (strcmp(value, "mem-ctrl") == 0) {
530         nvdimms_state->persistence = 2;
531     } else {
532         error_setg(errp, "-machine nvdimm-persistence=%s: unsupported option",
533                    value);
534         return;
535     }
536 
537     g_free(nvdimms_state->persistence_string);
538     nvdimms_state->persistence_string = g_strdup(value);
539 }
540 
541 void machine_class_allow_dynamic_sysbus_dev(MachineClass *mc, const char *type)
542 {
543     QAPI_LIST_PREPEND(mc->allowed_dynamic_sysbus_devices, g_strdup(type));
544 }
545 
546 bool device_is_dynamic_sysbus(MachineClass *mc, DeviceState *dev)
547 {
548     bool allowed = false;
549     strList *wl;
550     Object *obj = OBJECT(dev);
551 
552     if (!object_dynamic_cast(obj, TYPE_SYS_BUS_DEVICE)) {
553         return false;
554     }
555 
556     for (wl = mc->allowed_dynamic_sysbus_devices;
557          !allowed && wl;
558          wl = wl->next) {
559         allowed |= !!object_dynamic_cast(obj, wl->value);
560     }
561 
562     return allowed;
563 }
564 
565 static void validate_sysbus_device(SysBusDevice *sbdev, void *opaque)
566 {
567     MachineState *machine = opaque;
568     MachineClass *mc = MACHINE_GET_CLASS(machine);
569 
570     if (!device_is_dynamic_sysbus(mc, DEVICE(sbdev))) {
571         error_report("Option '-device %s' cannot be handled by this machine",
572                      object_class_get_name(object_get_class(OBJECT(sbdev))));
573         exit(1);
574     }
575 }
576 
577 static char *machine_get_memdev(Object *obj, Error **errp)
578 {
579     MachineState *ms = MACHINE(obj);
580 
581     return g_strdup(ms->ram_memdev_id);
582 }
583 
584 static void machine_set_memdev(Object *obj, const char *value, Error **errp)
585 {
586     MachineState *ms = MACHINE(obj);
587 
588     g_free(ms->ram_memdev_id);
589     ms->ram_memdev_id = g_strdup(value);
590 }
591 
592 static void machine_init_notify(Notifier *notifier, void *data)
593 {
594     MachineState *machine = MACHINE(qdev_get_machine());
595 
596     /*
597      * Loop through all dynamically created sysbus devices and check if they are
598      * all allowed.  If a device is not allowed, error out.
599      */
600     foreach_dynamic_sysbus_device(validate_sysbus_device, machine);
601 }
602 
603 HotpluggableCPUList *machine_query_hotpluggable_cpus(MachineState *machine)
604 {
605     int i;
606     HotpluggableCPUList *head = NULL;
607     MachineClass *mc = MACHINE_GET_CLASS(machine);
608 
609     /* force board to initialize possible_cpus if it hasn't been done yet */
610     mc->possible_cpu_arch_ids(machine);
611 
612     for (i = 0; i < machine->possible_cpus->len; i++) {
613         Object *cpu;
614         HotpluggableCPU *cpu_item = g_new0(typeof(*cpu_item), 1);
615 
616         cpu_item->type = g_strdup(machine->possible_cpus->cpus[i].type);
617         cpu_item->vcpus_count = machine->possible_cpus->cpus[i].vcpus_count;
618         cpu_item->props = g_memdup(&machine->possible_cpus->cpus[i].props,
619                                    sizeof(*cpu_item->props));
620 
621         cpu = machine->possible_cpus->cpus[i].cpu;
622         if (cpu) {
623             cpu_item->has_qom_path = true;
624             cpu_item->qom_path = object_get_canonical_path(cpu);
625         }
626         QAPI_LIST_PREPEND(head, cpu_item);
627     }
628     return head;
629 }
630 
631 /**
632  * machine_set_cpu_numa_node:
633  * @machine: machine object to modify
634  * @props: specifies which cpu objects to assign to
635  *         numa node specified by @props.node_id
636  * @errp: if an error occurs, a pointer to an area to store the error
637  *
638  * Associate NUMA node specified by @props.node_id with cpu slots that
639  * match socket/core/thread-ids specified by @props. It's recommended to use
640  * query-hotpluggable-cpus.props values to specify affected cpu slots,
641  * which would lead to exact 1:1 mapping of cpu slots to NUMA node.
642  *
643  * However for CLI convenience it's possible to pass in subset of properties,
644  * which would affect all cpu slots that match it.
645  * Ex for pc machine:
646  *    -smp 4,cores=2,sockets=2 -numa node,nodeid=0 -numa node,nodeid=1 \
647  *    -numa cpu,node-id=0,socket_id=0 \
648  *    -numa cpu,node-id=1,socket_id=1
649  * will assign all child cores of socket 0 to node 0 and
650  * of socket 1 to node 1.
651  *
652  * On attempt of reassigning (already assigned) cpu slot to another NUMA node,
653  * return error.
654  * Empty subset is disallowed and function will return with error in this case.
655  */
656 void machine_set_cpu_numa_node(MachineState *machine,
657                                const CpuInstanceProperties *props, Error **errp)
658 {
659     MachineClass *mc = MACHINE_GET_CLASS(machine);
660     NodeInfo *numa_info = machine->numa_state->nodes;
661     bool match = false;
662     int i;
663 
664     if (!mc->possible_cpu_arch_ids) {
665         error_setg(errp, "mapping of CPUs to NUMA node is not supported");
666         return;
667     }
668 
669     /* disabling node mapping is not supported, forbid it */
670     assert(props->has_node_id);
671 
672     /* force board to initialize possible_cpus if it hasn't been done yet */
673     mc->possible_cpu_arch_ids(machine);
674 
675     for (i = 0; i < machine->possible_cpus->len; i++) {
676         CPUArchId *slot = &machine->possible_cpus->cpus[i];
677 
678         /* reject unsupported by board properties */
679         if (props->has_thread_id && !slot->props.has_thread_id) {
680             error_setg(errp, "thread-id is not supported");
681             return;
682         }
683 
684         if (props->has_core_id && !slot->props.has_core_id) {
685             error_setg(errp, "core-id is not supported");
686             return;
687         }
688 
689         if (props->has_socket_id && !slot->props.has_socket_id) {
690             error_setg(errp, "socket-id is not supported");
691             return;
692         }
693 
694         if (props->has_die_id && !slot->props.has_die_id) {
695             error_setg(errp, "die-id is not supported");
696             return;
697         }
698 
699         /* skip slots with explicit mismatch */
700         if (props->has_thread_id && props->thread_id != slot->props.thread_id) {
701                 continue;
702         }
703 
704         if (props->has_core_id && props->core_id != slot->props.core_id) {
705                 continue;
706         }
707 
708         if (props->has_die_id && props->die_id != slot->props.die_id) {
709                 continue;
710         }
711 
712         if (props->has_socket_id && props->socket_id != slot->props.socket_id) {
713                 continue;
714         }
715 
716         /* reject assignment if slot is already assigned, for compatibility
717          * of legacy cpu_index mapping with SPAPR core based mapping do not
718          * error out if cpu thread and matched core have the same node-id */
719         if (slot->props.has_node_id &&
720             slot->props.node_id != props->node_id) {
721             error_setg(errp, "CPU is already assigned to node-id: %" PRId64,
722                        slot->props.node_id);
723             return;
724         }
725 
726         /* assign slot to node as it's matched '-numa cpu' key */
727         match = true;
728         slot->props.node_id = props->node_id;
729         slot->props.has_node_id = props->has_node_id;
730 
731         if (machine->numa_state->hmat_enabled) {
732             if ((numa_info[props->node_id].initiator < MAX_NODES) &&
733                 (props->node_id != numa_info[props->node_id].initiator)) {
734                 error_setg(errp, "The initiator of CPU NUMA node %" PRId64
735                            " should be itself (got %" PRIu16 ")",
736                            props->node_id, numa_info[props->node_id].initiator);
737                 return;
738             }
739             numa_info[props->node_id].has_cpu = true;
740             numa_info[props->node_id].initiator = props->node_id;
741         }
742     }
743 
744     if (!match) {
745         error_setg(errp, "no match found");
746     }
747 }
748 
749 static void smp_parse(MachineState *ms, SMPConfiguration *config, Error **errp)
750 {
751     unsigned cpus    = config->has_cpus ? config->cpus : 0;
752     unsigned sockets = config->has_sockets ? config->sockets : 0;
753     unsigned cores   = config->has_cores ? config->cores : 0;
754     unsigned threads = config->has_threads ? config->threads : 0;
755     unsigned maxcpus = config->has_maxcpus ? config->maxcpus : 0;
756 
757     if (config->has_dies && config->dies > 1) {
758         error_setg(errp, "dies not supported by this machine's CPU topology");
759         return;
760     }
761 
762     /* compute missing values, prefer sockets over cores over threads */
763     if (cpus == 0 || sockets == 0) {
764         cores = cores > 0 ? cores : 1;
765         threads = threads > 0 ? threads : 1;
766         if (cpus == 0) {
767             sockets = sockets > 0 ? sockets : 1;
768             cpus = cores * threads * sockets;
769         } else {
770             maxcpus = maxcpus > 0 ? maxcpus : cpus;
771             sockets = maxcpus / (cores * threads);
772         }
773     } else if (cores == 0) {
774         threads = threads > 0 ? threads : 1;
775         cores = cpus / (sockets * threads);
776         cores = cores > 0 ? cores : 1;
777     } else if (threads == 0) {
778         threads = cpus / (cores * sockets);
779         threads = threads > 0 ? threads : 1;
780     } else if (sockets * cores * threads < cpus) {
781         error_setg(errp, "cpu topology: "
782                    "sockets (%u) * cores (%u) * threads (%u) < "
783                    "smp_cpus (%u)",
784                    sockets, cores, threads, cpus);
785         return;
786     }
787 
788     maxcpus = maxcpus > 0 ? maxcpus : cpus;
789 
790     if (maxcpus < cpus) {
791         error_setg(errp, "maxcpus must be equal to or greater than smp");
792         return;
793     }
794 
795     if (sockets * cores * threads != maxcpus) {
796         error_setg(errp, "Invalid CPU topology: "
797                    "sockets (%u) * cores (%u) * threads (%u) "
798                    "!= maxcpus (%u)",
799                    sockets, cores, threads,
800                    maxcpus);
801         return;
802     }
803 
804     ms->smp.cpus = cpus;
805     ms->smp.sockets = sockets;
806     ms->smp.cores = cores;
807     ms->smp.threads = threads;
808     ms->smp.max_cpus = maxcpus;
809 }
810 
811 static void machine_get_smp(Object *obj, Visitor *v, const char *name,
812                             void *opaque, Error **errp)
813 {
814     MachineState *ms = MACHINE(obj);
815     SMPConfiguration *config = &(SMPConfiguration){
816         .has_cores = true, .cores = ms->smp.cores,
817         .has_sockets = true, .sockets = ms->smp.sockets,
818         .has_dies = true, .dies = ms->smp.dies,
819         .has_threads = true, .threads = ms->smp.threads,
820         .has_cpus = true, .cpus = ms->smp.cpus,
821         .has_maxcpus = true, .maxcpus = ms->smp.max_cpus,
822     };
823     if (!visit_type_SMPConfiguration(v, name, &config, &error_abort)) {
824         return;
825     }
826 }
827 
828 static void machine_set_smp(Object *obj, Visitor *v, const char *name,
829                             void *opaque, Error **errp)
830 {
831     MachineClass *mc = MACHINE_GET_CLASS(obj);
832     MachineState *ms = MACHINE(obj);
833     SMPConfiguration *config;
834     ERRP_GUARD();
835 
836     if (!visit_type_SMPConfiguration(v, name, &config, errp)) {
837         return;
838     }
839 
840     /*
841      * Specified CPU topology parameters must be greater than zero,
842      * explicit configuration like "cpus=0" is not allowed.
843      */
844     if ((config->has_cpus && config->cpus == 0) ||
845         (config->has_sockets && config->sockets == 0) ||
846         (config->has_dies && config->dies == 0) ||
847         (config->has_cores && config->cores == 0) ||
848         (config->has_threads && config->threads == 0) ||
849         (config->has_maxcpus && config->maxcpus == 0)) {
850         warn_report("Deprecated CPU topology (considered invalid): "
851                     "CPU topology parameters must be greater than zero");
852     }
853 
854     mc->smp_parse(ms, config, errp);
855     if (*errp) {
856         goto out_free;
857     }
858 
859     /* sanity-check smp_cpus and max_cpus against mc */
860     if (ms->smp.cpus < mc->min_cpus) {
861         error_setg(errp, "Invalid SMP CPUs %d. The min CPUs "
862                    "supported by machine '%s' is %d",
863                    ms->smp.cpus,
864                    mc->name, mc->min_cpus);
865     } else if (ms->smp.max_cpus > mc->max_cpus) {
866         error_setg(errp, "Invalid SMP CPUs %d. The max CPUs "
867                    "supported by machine '%s' is %d",
868                    current_machine->smp.max_cpus,
869                    mc->name, mc->max_cpus);
870     }
871 
872 out_free:
873     qapi_free_SMPConfiguration(config);
874 }
875 
876 static void machine_class_init(ObjectClass *oc, void *data)
877 {
878     MachineClass *mc = MACHINE_CLASS(oc);
879 
880     /* Default 128 MB as guest ram size */
881     mc->default_ram_size = 128 * MiB;
882     mc->rom_file_has_mr = true;
883     mc->smp_parse = smp_parse;
884 
885     /* numa node memory size aligned on 8MB by default.
886      * On Linux, each node's border has to be 8MB aligned
887      */
888     mc->numa_mem_align_shift = 23;
889 
890     object_class_property_add_str(oc, "kernel",
891         machine_get_kernel, machine_set_kernel);
892     object_class_property_set_description(oc, "kernel",
893         "Linux kernel image file");
894 
895     object_class_property_add_str(oc, "initrd",
896         machine_get_initrd, machine_set_initrd);
897     object_class_property_set_description(oc, "initrd",
898         "Linux initial ramdisk file");
899 
900     object_class_property_add_str(oc, "append",
901         machine_get_append, machine_set_append);
902     object_class_property_set_description(oc, "append",
903         "Linux kernel command line");
904 
905     object_class_property_add_str(oc, "dtb",
906         machine_get_dtb, machine_set_dtb);
907     object_class_property_set_description(oc, "dtb",
908         "Linux kernel device tree file");
909 
910     object_class_property_add_str(oc, "dumpdtb",
911         machine_get_dumpdtb, machine_set_dumpdtb);
912     object_class_property_set_description(oc, "dumpdtb",
913         "Dump current dtb to a file and quit");
914 
915     object_class_property_add(oc, "smp", "SMPConfiguration",
916         machine_get_smp, machine_set_smp,
917         NULL, NULL);
918     object_class_property_set_description(oc, "smp",
919         "CPU topology");
920 
921     object_class_property_add(oc, "phandle-start", "int",
922         machine_get_phandle_start, machine_set_phandle_start,
923         NULL, NULL);
924     object_class_property_set_description(oc, "phandle-start",
925         "The first phandle ID we may generate dynamically");
926 
927     object_class_property_add_str(oc, "dt-compatible",
928         machine_get_dt_compatible, machine_set_dt_compatible);
929     object_class_property_set_description(oc, "dt-compatible",
930         "Overrides the \"compatible\" property of the dt root node");
931 
932     object_class_property_add_bool(oc, "dump-guest-core",
933         machine_get_dump_guest_core, machine_set_dump_guest_core);
934     object_class_property_set_description(oc, "dump-guest-core",
935         "Include guest memory in a core dump");
936 
937     object_class_property_add_bool(oc, "mem-merge",
938         machine_get_mem_merge, machine_set_mem_merge);
939     object_class_property_set_description(oc, "mem-merge",
940         "Enable/disable memory merge support");
941 
942     object_class_property_add_bool(oc, "usb",
943         machine_get_usb, machine_set_usb);
944     object_class_property_set_description(oc, "usb",
945         "Set on/off to enable/disable usb");
946 
947     object_class_property_add_bool(oc, "graphics",
948         machine_get_graphics, machine_set_graphics);
949     object_class_property_set_description(oc, "graphics",
950         "Set on/off to enable/disable graphics emulation");
951 
952     object_class_property_add_str(oc, "firmware",
953         machine_get_firmware, machine_set_firmware);
954     object_class_property_set_description(oc, "firmware",
955         "Firmware image");
956 
957     object_class_property_add_bool(oc, "suppress-vmdesc",
958         machine_get_suppress_vmdesc, machine_set_suppress_vmdesc);
959     object_class_property_set_description(oc, "suppress-vmdesc",
960         "Set on to disable self-describing migration");
961 
962     object_class_property_add_link(oc, "confidential-guest-support",
963                                    TYPE_CONFIDENTIAL_GUEST_SUPPORT,
964                                    offsetof(MachineState, cgs),
965                                    machine_check_confidential_guest_support,
966                                    OBJ_PROP_LINK_STRONG);
967     object_class_property_set_description(oc, "confidential-guest-support",
968                                           "Set confidential guest scheme to support");
969 
970     /* For compatibility */
971     object_class_property_add_str(oc, "memory-encryption",
972         machine_get_memory_encryption, machine_set_memory_encryption);
973     object_class_property_set_description(oc, "memory-encryption",
974         "Set memory encryption object to use");
975 
976     object_class_property_add_str(oc, "memory-backend",
977                                   machine_get_memdev, machine_set_memdev);
978     object_class_property_set_description(oc, "memory-backend",
979                                           "Set RAM backend"
980                                           "Valid value is ID of hostmem based backend");
981 }
982 
983 static void machine_class_base_init(ObjectClass *oc, void *data)
984 {
985     MachineClass *mc = MACHINE_CLASS(oc);
986     mc->max_cpus = mc->max_cpus ?: 1;
987     mc->min_cpus = mc->min_cpus ?: 1;
988     mc->default_cpus = mc->default_cpus ?: 1;
989 
990     if (!object_class_is_abstract(oc)) {
991         const char *cname = object_class_get_name(oc);
992         assert(g_str_has_suffix(cname, TYPE_MACHINE_SUFFIX));
993         mc->name = g_strndup(cname,
994                             strlen(cname) - strlen(TYPE_MACHINE_SUFFIX));
995         mc->compat_props = g_ptr_array_new();
996     }
997 }
998 
999 static void machine_initfn(Object *obj)
1000 {
1001     MachineState *ms = MACHINE(obj);
1002     MachineClass *mc = MACHINE_GET_CLASS(obj);
1003 
1004     container_get(obj, "/peripheral");
1005     container_get(obj, "/peripheral-anon");
1006 
1007     ms->dump_guest_core = true;
1008     ms->mem_merge = true;
1009     ms->enable_graphics = true;
1010     ms->kernel_cmdline = g_strdup("");
1011 
1012     if (mc->nvdimm_supported) {
1013         Object *obj = OBJECT(ms);
1014 
1015         ms->nvdimms_state = g_new0(NVDIMMState, 1);
1016         object_property_add_bool(obj, "nvdimm",
1017                                  machine_get_nvdimm, machine_set_nvdimm);
1018         object_property_set_description(obj, "nvdimm",
1019                                         "Set on/off to enable/disable "
1020                                         "NVDIMM instantiation");
1021 
1022         object_property_add_str(obj, "nvdimm-persistence",
1023                                 machine_get_nvdimm_persistence,
1024                                 machine_set_nvdimm_persistence);
1025         object_property_set_description(obj, "nvdimm-persistence",
1026                                         "Set NVDIMM persistence"
1027                                         "Valid values are cpu, mem-ctrl");
1028     }
1029 
1030     if (mc->cpu_index_to_instance_props && mc->get_default_cpu_node_id) {
1031         ms->numa_state = g_new0(NumaState, 1);
1032         object_property_add_bool(obj, "hmat",
1033                                  machine_get_hmat, machine_set_hmat);
1034         object_property_set_description(obj, "hmat",
1035                                         "Set on/off to enable/disable "
1036                                         "ACPI Heterogeneous Memory Attribute "
1037                                         "Table (HMAT)");
1038     }
1039 
1040     /* Register notifier when init is done for sysbus sanity checks */
1041     ms->sysbus_notifier.notify = machine_init_notify;
1042     qemu_add_machine_init_done_notifier(&ms->sysbus_notifier);
1043 
1044     /* default to mc->default_cpus */
1045     ms->smp.cpus = mc->default_cpus;
1046     ms->smp.max_cpus = mc->default_cpus;
1047     ms->smp.cores = 1;
1048     ms->smp.dies = 1;
1049     ms->smp.threads = 1;
1050     ms->smp.sockets = 1;
1051 }
1052 
1053 static void machine_finalize(Object *obj)
1054 {
1055     MachineState *ms = MACHINE(obj);
1056 
1057     g_free(ms->kernel_filename);
1058     g_free(ms->initrd_filename);
1059     g_free(ms->kernel_cmdline);
1060     g_free(ms->dtb);
1061     g_free(ms->dumpdtb);
1062     g_free(ms->dt_compatible);
1063     g_free(ms->firmware);
1064     g_free(ms->device_memory);
1065     g_free(ms->nvdimms_state);
1066     g_free(ms->numa_state);
1067 }
1068 
1069 bool machine_usb(MachineState *machine)
1070 {
1071     return machine->usb;
1072 }
1073 
1074 int machine_phandle_start(MachineState *machine)
1075 {
1076     return machine->phandle_start;
1077 }
1078 
1079 bool machine_dump_guest_core(MachineState *machine)
1080 {
1081     return machine->dump_guest_core;
1082 }
1083 
1084 bool machine_mem_merge(MachineState *machine)
1085 {
1086     return machine->mem_merge;
1087 }
1088 
1089 static char *cpu_slot_to_string(const CPUArchId *cpu)
1090 {
1091     GString *s = g_string_new(NULL);
1092     if (cpu->props.has_socket_id) {
1093         g_string_append_printf(s, "socket-id: %"PRId64, cpu->props.socket_id);
1094     }
1095     if (cpu->props.has_die_id) {
1096         g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id);
1097     }
1098     if (cpu->props.has_core_id) {
1099         if (s->len) {
1100             g_string_append_printf(s, ", ");
1101         }
1102         g_string_append_printf(s, "core-id: %"PRId64, cpu->props.core_id);
1103     }
1104     if (cpu->props.has_thread_id) {
1105         if (s->len) {
1106             g_string_append_printf(s, ", ");
1107         }
1108         g_string_append_printf(s, "thread-id: %"PRId64, cpu->props.thread_id);
1109     }
1110     return g_string_free(s, false);
1111 }
1112 
1113 static void numa_validate_initiator(NumaState *numa_state)
1114 {
1115     int i;
1116     NodeInfo *numa_info = numa_state->nodes;
1117 
1118     for (i = 0; i < numa_state->num_nodes; i++) {
1119         if (numa_info[i].initiator == MAX_NODES) {
1120             error_report("The initiator of NUMA node %d is missing, use "
1121                          "'-numa node,initiator' option to declare it", i);
1122             exit(1);
1123         }
1124 
1125         if (!numa_info[numa_info[i].initiator].present) {
1126             error_report("NUMA node %" PRIu16 " is missing, use "
1127                          "'-numa node' option to declare it first",
1128                          numa_info[i].initiator);
1129             exit(1);
1130         }
1131 
1132         if (!numa_info[numa_info[i].initiator].has_cpu) {
1133             error_report("The initiator of NUMA node %d is invalid", i);
1134             exit(1);
1135         }
1136     }
1137 }
1138 
1139 static void machine_numa_finish_cpu_init(MachineState *machine)
1140 {
1141     int i;
1142     bool default_mapping;
1143     GString *s = g_string_new(NULL);
1144     MachineClass *mc = MACHINE_GET_CLASS(machine);
1145     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(machine);
1146 
1147     assert(machine->numa_state->num_nodes);
1148     for (i = 0; i < possible_cpus->len; i++) {
1149         if (possible_cpus->cpus[i].props.has_node_id) {
1150             break;
1151         }
1152     }
1153     default_mapping = (i == possible_cpus->len);
1154 
1155     for (i = 0; i < possible_cpus->len; i++) {
1156         const CPUArchId *cpu_slot = &possible_cpus->cpus[i];
1157 
1158         if (!cpu_slot->props.has_node_id) {
1159             /* fetch default mapping from board and enable it */
1160             CpuInstanceProperties props = cpu_slot->props;
1161 
1162             props.node_id = mc->get_default_cpu_node_id(machine, i);
1163             if (!default_mapping) {
1164                 /* record slots with not set mapping,
1165                  * TODO: make it hard error in future */
1166                 char *cpu_str = cpu_slot_to_string(cpu_slot);
1167                 g_string_append_printf(s, "%sCPU %d [%s]",
1168                                        s->len ? ", " : "", i, cpu_str);
1169                 g_free(cpu_str);
1170 
1171                 /* non mapped cpus used to fallback to node 0 */
1172                 props.node_id = 0;
1173             }
1174 
1175             props.has_node_id = true;
1176             machine_set_cpu_numa_node(machine, &props, &error_fatal);
1177         }
1178     }
1179 
1180     if (machine->numa_state->hmat_enabled) {
1181         numa_validate_initiator(machine->numa_state);
1182     }
1183 
1184     if (s->len && !qtest_enabled()) {
1185         warn_report("CPU(s) not present in any NUMA nodes: %s",
1186                     s->str);
1187         warn_report("All CPU(s) up to maxcpus should be described "
1188                     "in NUMA config, ability to start up with partial NUMA "
1189                     "mappings is obsoleted and will be removed in future");
1190     }
1191     g_string_free(s, true);
1192 }
1193 
1194 MemoryRegion *machine_consume_memdev(MachineState *machine,
1195                                      HostMemoryBackend *backend)
1196 {
1197     MemoryRegion *ret = host_memory_backend_get_memory(backend);
1198 
1199     if (memory_region_is_mapped(ret)) {
1200         error_report("memory backend %s can't be used multiple times.",
1201                      object_get_canonical_path_component(OBJECT(backend)));
1202         exit(EXIT_FAILURE);
1203     }
1204     host_memory_backend_set_mapped(backend, true);
1205     vmstate_register_ram_global(ret);
1206     return ret;
1207 }
1208 
1209 void machine_run_board_init(MachineState *machine)
1210 {
1211     MachineClass *machine_class = MACHINE_GET_CLASS(machine);
1212     ObjectClass *oc = object_class_by_name(machine->cpu_type);
1213     CPUClass *cc;
1214 
1215     /* This checkpoint is required by replay to separate prior clock
1216        reading from the other reads, because timer polling functions query
1217        clock values from the log. */
1218     replay_checkpoint(CHECKPOINT_INIT);
1219 
1220     if (machine->ram_memdev_id) {
1221         Object *o;
1222         o = object_resolve_path_type(machine->ram_memdev_id,
1223                                      TYPE_MEMORY_BACKEND, NULL);
1224         machine->ram = machine_consume_memdev(machine, MEMORY_BACKEND(o));
1225     }
1226 
1227     if (machine->numa_state) {
1228         numa_complete_configuration(machine);
1229         if (machine->numa_state->num_nodes) {
1230             machine_numa_finish_cpu_init(machine);
1231         }
1232     }
1233 
1234     /* If the machine supports the valid_cpu_types check and the user
1235      * specified a CPU with -cpu check here that the user CPU is supported.
1236      */
1237     if (machine_class->valid_cpu_types && machine->cpu_type) {
1238         int i;
1239 
1240         for (i = 0; machine_class->valid_cpu_types[i]; i++) {
1241             if (object_class_dynamic_cast(oc,
1242                                           machine_class->valid_cpu_types[i])) {
1243                 /* The user specificed CPU is in the valid field, we are
1244                  * good to go.
1245                  */
1246                 break;
1247             }
1248         }
1249 
1250         if (!machine_class->valid_cpu_types[i]) {
1251             /* The user specified CPU is not valid */
1252             error_report("Invalid CPU type: %s", machine->cpu_type);
1253             error_printf("The valid types are: %s",
1254                          machine_class->valid_cpu_types[0]);
1255             for (i = 1; machine_class->valid_cpu_types[i]; i++) {
1256                 error_printf(", %s", machine_class->valid_cpu_types[i]);
1257             }
1258             error_printf("\n");
1259 
1260             exit(1);
1261         }
1262     }
1263 
1264     /* Check if CPU type is deprecated and warn if so */
1265     cc = CPU_CLASS(oc);
1266     if (cc && cc->deprecation_note) {
1267         warn_report("CPU model %s is deprecated -- %s", machine->cpu_type,
1268                     cc->deprecation_note);
1269     }
1270 
1271     if (machine->cgs) {
1272         /*
1273          * With confidential guests, the host can't see the real
1274          * contents of RAM, so there's no point in it trying to merge
1275          * areas.
1276          */
1277         machine_set_mem_merge(OBJECT(machine), false, &error_abort);
1278 
1279         /*
1280          * Virtio devices can't count on directly accessing guest
1281          * memory, so they need iommu_platform=on to use normal DMA
1282          * mechanisms.  That requires also disabling legacy virtio
1283          * support for those virtio pci devices which allow it.
1284          */
1285         object_register_sugar_prop(TYPE_VIRTIO_PCI, "disable-legacy",
1286                                    "on", true);
1287         object_register_sugar_prop(TYPE_VIRTIO_DEVICE, "iommu_platform",
1288                                    "on", false);
1289     }
1290 
1291     accel_init_interfaces(ACCEL_GET_CLASS(machine->accelerator));
1292     machine_class->init(machine);
1293     phase_advance(PHASE_MACHINE_INITIALIZED);
1294 }
1295 
1296 static NotifierList machine_init_done_notifiers =
1297     NOTIFIER_LIST_INITIALIZER(machine_init_done_notifiers);
1298 
1299 void qemu_add_machine_init_done_notifier(Notifier *notify)
1300 {
1301     notifier_list_add(&machine_init_done_notifiers, notify);
1302     if (phase_check(PHASE_MACHINE_READY)) {
1303         notify->notify(notify, NULL);
1304     }
1305 }
1306 
1307 void qemu_remove_machine_init_done_notifier(Notifier *notify)
1308 {
1309     notifier_remove(notify);
1310 }
1311 
1312 void qdev_machine_creation_done(void)
1313 {
1314     cpu_synchronize_all_post_init();
1315 
1316     if (current_machine->boot_once) {
1317         qemu_boot_set(current_machine->boot_once, &error_fatal);
1318         qemu_register_reset(restore_boot_order, g_strdup(current_machine->boot_order));
1319     }
1320 
1321     /*
1322      * ok, initial machine setup is done, starting from now we can
1323      * only create hotpluggable devices
1324      */
1325     phase_advance(PHASE_MACHINE_READY);
1326     qdev_assert_realized_properly();
1327 
1328     /* TODO: once all bus devices are qdevified, this should be done
1329      * when bus is created by qdev.c */
1330     /*
1331      * TODO: If we had a main 'reset container' that the whole system
1332      * lived in, we could reset that using the multi-phase reset
1333      * APIs. For the moment, we just reset the sysbus, which will cause
1334      * all devices hanging off it (and all their child buses, recursively)
1335      * to be reset. Note that this will *not* reset any Device objects
1336      * which are not attached to some part of the qbus tree!
1337      */
1338     qemu_register_reset(resettable_cold_reset_fn, sysbus_get_default());
1339 
1340     notifier_list_notify(&machine_init_done_notifiers, NULL);
1341 
1342     if (rom_check_and_register_reset() != 0) {
1343         exit(1);
1344     }
1345 
1346     replay_start();
1347 
1348     /* This checkpoint is required by replay to separate prior clock
1349        reading from the other reads, because timer polling functions query
1350        clock values from the log. */
1351     replay_checkpoint(CHECKPOINT_RESET);
1352     qemu_system_reset(SHUTDOWN_CAUSE_NONE);
1353     register_global_state();
1354 }
1355 
1356 static const TypeInfo machine_info = {
1357     .name = TYPE_MACHINE,
1358     .parent = TYPE_OBJECT,
1359     .abstract = true,
1360     .class_size = sizeof(MachineClass),
1361     .class_init    = machine_class_init,
1362     .class_base_init = machine_class_base_init,
1363     .instance_size = sizeof(MachineState),
1364     .instance_init = machine_initfn,
1365     .instance_finalize = machine_finalize,
1366 };
1367 
1368 static void machine_register_types(void)
1369 {
1370     type_register_static(&machine_info);
1371 }
1372 
1373 type_init(machine_register_types)
1374