1ee118d95SEdgar E. Iglesias /* 2ee118d95SEdgar E. Iglesias * QEMU model of Xilinx uartlite. 3ee118d95SEdgar E. Iglesias * 4ee118d95SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5ee118d95SEdgar E. Iglesias * 6ee118d95SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 7ee118d95SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 8ee118d95SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 9ee118d95SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10ee118d95SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 11ee118d95SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 12ee118d95SEdgar E. Iglesias * 13ee118d95SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 14ee118d95SEdgar E. Iglesias * all copies or substantial portions of the Software. 15ee118d95SEdgar E. Iglesias * 16ee118d95SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17ee118d95SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18ee118d95SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19ee118d95SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20ee118d95SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21ee118d95SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22ee118d95SEdgar E. Iglesias * THE SOFTWARE. 23ee118d95SEdgar E. Iglesias */ 24ee118d95SEdgar E. Iglesias 2517b7f2dbSPeter Maydell #include "qemu/osdep.h" 26492edf3eSPhilippe Mathieu-Daudé #include "qemu/log.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 2983c9f4caSPaolo Bonzini #include "hw/sysbus.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 314d43a603SMarc-André Lureau #include "chardev/char-fe.h" 32*db1015e9SEduardo Habkost #include "qom/object.h" 33ee118d95SEdgar E. Iglesias 34ee118d95SEdgar E. Iglesias #define DUART(x) 35ee118d95SEdgar E. Iglesias 36ee118d95SEdgar E. Iglesias #define R_RX 0 37ee118d95SEdgar E. Iglesias #define R_TX 1 38ee118d95SEdgar E. Iglesias #define R_STATUS 2 39ee118d95SEdgar E. Iglesias #define R_CTRL 3 40ee118d95SEdgar E. Iglesias #define R_MAX 4 41ee118d95SEdgar E. Iglesias 42ee118d95SEdgar E. Iglesias #define STATUS_RXVALID 0x01 43ee118d95SEdgar E. Iglesias #define STATUS_RXFULL 0x02 44ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY 0x04 45ee118d95SEdgar E. Iglesias #define STATUS_TXFULL 0x08 46ee118d95SEdgar E. Iglesias #define STATUS_IE 0x10 47ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN 0x20 48ee118d95SEdgar E. Iglesias #define STATUS_FRAME 0x40 49ee118d95SEdgar E. Iglesias #define STATUS_PARITY 0x80 50ee118d95SEdgar E. Iglesias 51ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX 0x01 52ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX 0x02 53ee118d95SEdgar E. Iglesias #define CONTROL_IE 0x10 54ee118d95SEdgar E. Iglesias 5524bf6c1fSAndreas Färber #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite" 56*db1015e9SEduardo Habkost typedef struct XilinxUARTLite XilinxUARTLite; 5724bf6c1fSAndreas Färber #define XILINX_UARTLITE(obj) \ 5824bf6c1fSAndreas Färber OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE) 5924bf6c1fSAndreas Färber 60*db1015e9SEduardo Habkost struct XilinxUARTLite { 6124bf6c1fSAndreas Färber SysBusDevice parent_obj; 6224bf6c1fSAndreas Färber 63010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 64becdfa00SMarc-André Lureau CharBackend chr; 65ee118d95SEdgar E. Iglesias qemu_irq irq; 66ee118d95SEdgar E. Iglesias 67ee118d95SEdgar E. Iglesias uint8_t rx_fifo[8]; 68ee118d95SEdgar E. Iglesias unsigned int rx_fifo_pos; 69ee118d95SEdgar E. Iglesias unsigned int rx_fifo_len; 70ee118d95SEdgar E. Iglesias 71ee118d95SEdgar E. Iglesias uint32_t regs[R_MAX]; 72*db1015e9SEduardo Habkost }; 73ee118d95SEdgar E. Iglesias 74144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s) 75ee118d95SEdgar E. Iglesias { 76ee118d95SEdgar E. Iglesias unsigned int irq; 77ee118d95SEdgar E. Iglesias 78ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 79ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 80ee118d95SEdgar E. Iglesias 81ee118d95SEdgar E. Iglesias irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE); 82ee118d95SEdgar E. Iglesias qemu_set_irq(s->irq, irq); 83ee118d95SEdgar E. Iglesias } 84ee118d95SEdgar E. Iglesias 85144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s) 86ee118d95SEdgar E. Iglesias { 87ee118d95SEdgar E. Iglesias uint32_t r; 88ee118d95SEdgar E. Iglesias 89ee118d95SEdgar E. Iglesias r = s->regs[R_STATUS]; 90ee118d95SEdgar E. Iglesias r &= ~7; 91ee118d95SEdgar E. Iglesias r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */ 92ee118d95SEdgar E. Iglesias r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1; 93ee118d95SEdgar E. Iglesias r |= (!!s->rx_fifo_len); 94ee118d95SEdgar E. Iglesias s->regs[R_STATUS] = r; 95ee118d95SEdgar E. Iglesias } 96ee118d95SEdgar E. Iglesias 9795faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev) 9895faaa73SPeter Crosthwaite { 9995faaa73SPeter Crosthwaite uart_update_status(XILINX_UARTLITE(dev)); 10095faaa73SPeter Crosthwaite } 10195faaa73SPeter Crosthwaite 102010f3f5fSEdgar E. Iglesias static uint64_t 103a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size) 104ee118d95SEdgar E. Iglesias { 105144712caSAndreas Färber XilinxUARTLite *s = opaque; 106ee118d95SEdgar E. Iglesias uint32_t r = 0; 107ee118d95SEdgar E. Iglesias addr >>= 2; 108ee118d95SEdgar E. Iglesias switch (addr) 109ee118d95SEdgar E. Iglesias { 110ee118d95SEdgar E. Iglesias case R_RX: 111ee118d95SEdgar E. Iglesias r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7]; 112ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 113ee118d95SEdgar E. Iglesias s->rx_fifo_len--; 114ee118d95SEdgar E. Iglesias uart_update_status(s); 115ee118d95SEdgar E. Iglesias uart_update_irq(s); 1165345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 117ee118d95SEdgar E. Iglesias break; 118ee118d95SEdgar E. Iglesias 119ee118d95SEdgar E. Iglesias default: 120ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 121ee118d95SEdgar E. Iglesias r = s->regs[addr]; 122ee118d95SEdgar E. Iglesias DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r)); 123ee118d95SEdgar E. Iglesias break; 124ee118d95SEdgar E. Iglesias } 125ee118d95SEdgar E. Iglesias return r; 126ee118d95SEdgar E. Iglesias } 127ee118d95SEdgar E. Iglesias 128ee118d95SEdgar E. Iglesias static void 129a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr, 130010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 131ee118d95SEdgar E. Iglesias { 132144712caSAndreas Färber XilinxUARTLite *s = opaque; 133010f3f5fSEdgar E. Iglesias uint32_t value = val64; 134ee118d95SEdgar E. Iglesias unsigned char ch = value; 135ee118d95SEdgar E. Iglesias 136ee118d95SEdgar E. Iglesias addr >>= 2; 137ee118d95SEdgar E. Iglesias switch (addr) 138ee118d95SEdgar E. Iglesias { 139ee118d95SEdgar E. Iglesias case R_STATUS: 140492edf3eSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n", 141492edf3eSPhilippe Mathieu-Daudé __func__); 142ee118d95SEdgar E. Iglesias break; 143ee118d95SEdgar E. Iglesias 144ee118d95SEdgar E. Iglesias case R_CTRL: 145ee118d95SEdgar E. Iglesias if (value & CONTROL_RST_RX) { 146ee118d95SEdgar E. Iglesias s->rx_fifo_pos = 0; 147ee118d95SEdgar E. Iglesias s->rx_fifo_len = 0; 148ee118d95SEdgar E. Iglesias } 149ee118d95SEdgar E. Iglesias s->regs[addr] = value; 150ee118d95SEdgar E. Iglesias break; 151ee118d95SEdgar E. Iglesias 152ee118d95SEdgar E. Iglesias case R_TX: 1536ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1546ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1555345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 156ee118d95SEdgar E. Iglesias s->regs[addr] = value; 157ee118d95SEdgar E. Iglesias 158ee118d95SEdgar E. Iglesias /* hax. */ 159ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 160ee118d95SEdgar E. Iglesias break; 161ee118d95SEdgar E. Iglesias 162ee118d95SEdgar E. Iglesias default: 163ee118d95SEdgar E. Iglesias DUART(printf("%s addr=%x v=%x\n", __func__, addr, value)); 164ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 165ee118d95SEdgar E. Iglesias s->regs[addr] = value; 166ee118d95SEdgar E. Iglesias break; 167ee118d95SEdgar E. Iglesias } 168ee118d95SEdgar E. Iglesias uart_update_status(s); 169ee118d95SEdgar E. Iglesias uart_update_irq(s); 170ee118d95SEdgar E. Iglesias } 171ee118d95SEdgar E. Iglesias 172010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = { 173010f3f5fSEdgar E. Iglesias .read = uart_read, 174010f3f5fSEdgar E. Iglesias .write = uart_write, 175010f3f5fSEdgar E. Iglesias .endianness = DEVICE_NATIVE_ENDIAN, 176010f3f5fSEdgar E. Iglesias .valid = { 177010f3f5fSEdgar E. Iglesias .min_access_size = 1, 178010f3f5fSEdgar E. Iglesias .max_access_size = 4 179010f3f5fSEdgar E. Iglesias } 180ee118d95SEdgar E. Iglesias }; 181ee118d95SEdgar E. Iglesias 1821b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = { 1831b6d0781Sxiaoqiang zhao DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr), 1841b6d0781Sxiaoqiang zhao DEFINE_PROP_END_OF_LIST(), 1851b6d0781Sxiaoqiang zhao }; 1861b6d0781Sxiaoqiang zhao 187ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size) 188ee118d95SEdgar E. Iglesias { 189144712caSAndreas Färber XilinxUARTLite *s = opaque; 190ee118d95SEdgar E. Iglesias 191ee118d95SEdgar E. Iglesias /* Got a byte. */ 192ee118d95SEdgar E. Iglesias if (s->rx_fifo_len >= 8) { 193ee118d95SEdgar E. Iglesias printf("WARNING: UART dropped char.\n"); 194ee118d95SEdgar E. Iglesias return; 195ee118d95SEdgar E. Iglesias } 196ee118d95SEdgar E. Iglesias s->rx_fifo[s->rx_fifo_pos] = *buf; 197ee118d95SEdgar E. Iglesias s->rx_fifo_pos++; 198ee118d95SEdgar E. Iglesias s->rx_fifo_pos &= 0x7; 199ee118d95SEdgar E. Iglesias s->rx_fifo_len++; 200ee118d95SEdgar E. Iglesias 201ee118d95SEdgar E. Iglesias uart_update_status(s); 202ee118d95SEdgar E. Iglesias uart_update_irq(s); 203ee118d95SEdgar E. Iglesias } 204ee118d95SEdgar E. Iglesias 205ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque) 206ee118d95SEdgar E. Iglesias { 207144712caSAndreas Färber XilinxUARTLite *s = opaque; 208ee118d95SEdgar E. Iglesias 209859cc10dSPeter Crosthwaite return s->rx_fifo_len < sizeof(s->rx_fifo); 210ee118d95SEdgar E. Iglesias } 211ee118d95SEdgar E. Iglesias 212083b266fSPhilippe Mathieu-Daudé static void uart_event(void *opaque, QEMUChrEvent event) 213ee118d95SEdgar E. Iglesias { 214ee118d95SEdgar E. Iglesias 215ee118d95SEdgar E. Iglesias } 216ee118d95SEdgar E. Iglesias 217aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp) 218ee118d95SEdgar E. Iglesias { 21924bf6c1fSAndreas Färber XilinxUARTLite *s = XILINX_UARTLITE(dev); 220ee118d95SEdgar E. Iglesias 2215345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx, 22281517ba3SAnton Nefedov uart_event, NULL, s, NULL, true); 223becdfa00SMarc-André Lureau } 224aa0f607fSPeter Crosthwaite 225aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj) 226aa0f607fSPeter Crosthwaite { 227aa0f607fSPeter Crosthwaite XilinxUARTLite *s = XILINX_UARTLITE(obj); 228aa0f607fSPeter Crosthwaite 229aa0f607fSPeter Crosthwaite sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); 230aa0f607fSPeter Crosthwaite 231aa0f607fSPeter Crosthwaite memory_region_init_io(&s->mmio, obj, &uart_ops, s, 232aa0f607fSPeter Crosthwaite "xlnx.xps-uartlite", R_MAX * 4); 233aa0f607fSPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); 234ee118d95SEdgar E. Iglesias } 235ee118d95SEdgar E. Iglesias 236999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data) 237999e12bbSAnthony Liguori { 23895faaa73SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 239999e12bbSAnthony Liguori 24095faaa73SPeter Crosthwaite dc->reset = xilinx_uartlite_reset; 241aa0f607fSPeter Crosthwaite dc->realize = xilinx_uartlite_realize; 2424f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_uartlite_properties); 243999e12bbSAnthony Liguori } 244999e12bbSAnthony Liguori 2458c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = { 24624bf6c1fSAndreas Färber .name = TYPE_XILINX_UARTLITE, 24739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 248144712caSAndreas Färber .instance_size = sizeof(XilinxUARTLite), 249aa0f607fSPeter Crosthwaite .instance_init = xilinx_uartlite_init, 250999e12bbSAnthony Liguori .class_init = xilinx_uartlite_class_init, 251999e12bbSAnthony Liguori }; 252999e12bbSAnthony Liguori 25383f7d43aSAndreas Färber static void xilinx_uart_register_types(void) 254ee118d95SEdgar E. Iglesias { 25539bffca2SAnthony Liguori type_register_static(&xilinx_uartlite_info); 256ee118d95SEdgar E. Iglesias } 257ee118d95SEdgar E. Iglesias 25883f7d43aSAndreas Färber type_init(xilinx_uart_register_types) 259