xref: /qemu/hw/char/xilinx_uartlite.c (revision ce35e2295ea10caa97e223c1254e345a888e7ed8)
1ee118d95SEdgar E. Iglesias /*
2ee118d95SEdgar E. Iglesias  * QEMU model of Xilinx uartlite.
3ee118d95SEdgar E. Iglesias  *
4ee118d95SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5ee118d95SEdgar E. Iglesias  *
6ee118d95SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7ee118d95SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8ee118d95SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9ee118d95SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10ee118d95SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11ee118d95SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12ee118d95SEdgar E. Iglesias  *
13ee118d95SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14ee118d95SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15ee118d95SEdgar E. Iglesias  *
16ee118d95SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17ee118d95SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18ee118d95SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19ee118d95SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20ee118d95SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21ee118d95SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22ee118d95SEdgar E. Iglesias  * THE SOFTWARE.
23ee118d95SEdgar E. Iglesias  */
24ee118d95SEdgar E. Iglesias 
2517b7f2dbSPeter Maydell #include "qemu/osdep.h"
26492edf3eSPhilippe Mathieu-Daudé #include "qemu/log.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
29*ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
3083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
324d43a603SMarc-André Lureau #include "chardev/char-fe.h"
33db1015e9SEduardo Habkost #include "qom/object.h"
34ee118d95SEdgar E. Iglesias 
35ee118d95SEdgar E. Iglesias #define DUART(x)
36ee118d95SEdgar E. Iglesias 
37ee118d95SEdgar E. Iglesias #define R_RX            0
38ee118d95SEdgar E. Iglesias #define R_TX            1
39ee118d95SEdgar E. Iglesias #define R_STATUS        2
40ee118d95SEdgar E. Iglesias #define R_CTRL          3
41ee118d95SEdgar E. Iglesias #define R_MAX           4
42ee118d95SEdgar E. Iglesias 
43ee118d95SEdgar E. Iglesias #define STATUS_RXVALID    0x01
44ee118d95SEdgar E. Iglesias #define STATUS_RXFULL     0x02
45ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY    0x04
46ee118d95SEdgar E. Iglesias #define STATUS_TXFULL     0x08
47ee118d95SEdgar E. Iglesias #define STATUS_IE         0x10
48ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN    0x20
49ee118d95SEdgar E. Iglesias #define STATUS_FRAME      0x40
50ee118d95SEdgar E. Iglesias #define STATUS_PARITY     0x80
51ee118d95SEdgar E. Iglesias 
52ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX    0x01
53ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX    0x02
54ee118d95SEdgar E. Iglesias #define CONTROL_IE        0x10
55ee118d95SEdgar E. Iglesias 
5624bf6c1fSAndreas Färber #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite"
578063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(XilinxUARTLite, XILINX_UARTLITE)
5824bf6c1fSAndreas Färber 
59db1015e9SEduardo Habkost struct XilinxUARTLite {
6024bf6c1fSAndreas Färber     SysBusDevice parent_obj;
6124bf6c1fSAndreas Färber 
62010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
63becdfa00SMarc-André Lureau     CharBackend chr;
64ee118d95SEdgar E. Iglesias     qemu_irq irq;
65ee118d95SEdgar E. Iglesias 
66ee118d95SEdgar E. Iglesias     uint8_t rx_fifo[8];
67ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_pos;
68ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_len;
69ee118d95SEdgar E. Iglesias 
70ee118d95SEdgar E. Iglesias     uint32_t regs[R_MAX];
71db1015e9SEduardo Habkost };
72ee118d95SEdgar E. Iglesias 
73144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s)
74ee118d95SEdgar E. Iglesias {
75ee118d95SEdgar E. Iglesias     unsigned int irq;
76ee118d95SEdgar E. Iglesias 
77ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len)
78ee118d95SEdgar E. Iglesias         s->regs[R_STATUS] |= STATUS_IE;
79ee118d95SEdgar E. Iglesias 
80ee118d95SEdgar E. Iglesias     irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE);
81ee118d95SEdgar E. Iglesias     qemu_set_irq(s->irq, irq);
82ee118d95SEdgar E. Iglesias }
83ee118d95SEdgar E. Iglesias 
84144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s)
85ee118d95SEdgar E. Iglesias {
86ee118d95SEdgar E. Iglesias     uint32_t r;
87ee118d95SEdgar E. Iglesias 
88ee118d95SEdgar E. Iglesias     r = s->regs[R_STATUS];
89ee118d95SEdgar E. Iglesias     r &= ~7;
90ee118d95SEdgar E. Iglesias     r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */
91ee118d95SEdgar E. Iglesias     r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1;
92ee118d95SEdgar E. Iglesias     r |= (!!s->rx_fifo_len);
93ee118d95SEdgar E. Iglesias     s->regs[R_STATUS] = r;
94ee118d95SEdgar E. Iglesias }
95ee118d95SEdgar E. Iglesias 
9695faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev)
9795faaa73SPeter Crosthwaite {
9895faaa73SPeter Crosthwaite     uart_update_status(XILINX_UARTLITE(dev));
9995faaa73SPeter Crosthwaite }
10095faaa73SPeter Crosthwaite 
101010f3f5fSEdgar E. Iglesias static uint64_t
102a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size)
103ee118d95SEdgar E. Iglesias {
104144712caSAndreas Färber     XilinxUARTLite *s = opaque;
105ee118d95SEdgar E. Iglesias     uint32_t r = 0;
106ee118d95SEdgar E. Iglesias     addr >>= 2;
107ee118d95SEdgar E. Iglesias     switch (addr)
108ee118d95SEdgar E. Iglesias     {
109ee118d95SEdgar E. Iglesias         case R_RX:
110ee118d95SEdgar E. Iglesias             r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7];
111ee118d95SEdgar E. Iglesias             if (s->rx_fifo_len)
112ee118d95SEdgar E. Iglesias                 s->rx_fifo_len--;
113ee118d95SEdgar E. Iglesias             uart_update_status(s);
114ee118d95SEdgar E. Iglesias             uart_update_irq(s);
1155345fdb4SMarc-André Lureau             qemu_chr_fe_accept_input(&s->chr);
116ee118d95SEdgar E. Iglesias             break;
117ee118d95SEdgar E. Iglesias 
118ee118d95SEdgar E. Iglesias         default:
119ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
120ee118d95SEdgar E. Iglesias                 r = s->regs[addr];
121ee118d95SEdgar E. Iglesias             DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r));
122ee118d95SEdgar E. Iglesias             break;
123ee118d95SEdgar E. Iglesias     }
124ee118d95SEdgar E. Iglesias     return r;
125ee118d95SEdgar E. Iglesias }
126ee118d95SEdgar E. Iglesias 
127ee118d95SEdgar E. Iglesias static void
128a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr,
129010f3f5fSEdgar E. Iglesias            uint64_t val64, unsigned int size)
130ee118d95SEdgar E. Iglesias {
131144712caSAndreas Färber     XilinxUARTLite *s = opaque;
132010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
133ee118d95SEdgar E. Iglesias     unsigned char ch = value;
134ee118d95SEdgar E. Iglesias 
135ee118d95SEdgar E. Iglesias     addr >>= 2;
136ee118d95SEdgar E. Iglesias     switch (addr)
137ee118d95SEdgar E. Iglesias     {
138ee118d95SEdgar E. Iglesias         case R_STATUS:
139492edf3eSPhilippe Mathieu-Daudé             qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n",
140492edf3eSPhilippe Mathieu-Daudé                           __func__);
141ee118d95SEdgar E. Iglesias             break;
142ee118d95SEdgar E. Iglesias 
143ee118d95SEdgar E. Iglesias         case R_CTRL:
144ee118d95SEdgar E. Iglesias             if (value & CONTROL_RST_RX) {
145ee118d95SEdgar E. Iglesias                 s->rx_fifo_pos = 0;
146ee118d95SEdgar E. Iglesias                 s->rx_fifo_len = 0;
147ee118d95SEdgar E. Iglesias             }
148ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
149ee118d95SEdgar E. Iglesias             break;
150ee118d95SEdgar E. Iglesias 
151ee118d95SEdgar E. Iglesias         case R_TX:
1526ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
1536ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
1545345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&s->chr, &ch, 1);
155ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
156ee118d95SEdgar E. Iglesias 
157ee118d95SEdgar E. Iglesias             /* hax.  */
158ee118d95SEdgar E. Iglesias             s->regs[R_STATUS] |= STATUS_IE;
159ee118d95SEdgar E. Iglesias             break;
160ee118d95SEdgar E. Iglesias 
161ee118d95SEdgar E. Iglesias         default:
162ee118d95SEdgar E. Iglesias             DUART(printf("%s addr=%x v=%x\n", __func__, addr, value));
163ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
164ee118d95SEdgar E. Iglesias                 s->regs[addr] = value;
165ee118d95SEdgar E. Iglesias             break;
166ee118d95SEdgar E. Iglesias     }
167ee118d95SEdgar E. Iglesias     uart_update_status(s);
168ee118d95SEdgar E. Iglesias     uart_update_irq(s);
169ee118d95SEdgar E. Iglesias }
170ee118d95SEdgar E. Iglesias 
171010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = {
172010f3f5fSEdgar E. Iglesias     .read = uart_read,
173010f3f5fSEdgar E. Iglesias     .write = uart_write,
174010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
175010f3f5fSEdgar E. Iglesias     .valid = {
176010f3f5fSEdgar E. Iglesias         .min_access_size = 1,
177010f3f5fSEdgar E. Iglesias         .max_access_size = 4
178010f3f5fSEdgar E. Iglesias     }
179ee118d95SEdgar E. Iglesias };
180ee118d95SEdgar E. Iglesias 
1811b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = {
1821b6d0781Sxiaoqiang zhao     DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr),
1831b6d0781Sxiaoqiang zhao     DEFINE_PROP_END_OF_LIST(),
1841b6d0781Sxiaoqiang zhao };
1851b6d0781Sxiaoqiang zhao 
186ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size)
187ee118d95SEdgar E. Iglesias {
188144712caSAndreas Färber     XilinxUARTLite *s = opaque;
189ee118d95SEdgar E. Iglesias 
190ee118d95SEdgar E. Iglesias     /* Got a byte.  */
191ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len >= 8) {
192ee118d95SEdgar E. Iglesias         printf("WARNING: UART dropped char.\n");
193ee118d95SEdgar E. Iglesias         return;
194ee118d95SEdgar E. Iglesias     }
195ee118d95SEdgar E. Iglesias     s->rx_fifo[s->rx_fifo_pos] = *buf;
196ee118d95SEdgar E. Iglesias     s->rx_fifo_pos++;
197ee118d95SEdgar E. Iglesias     s->rx_fifo_pos &= 0x7;
198ee118d95SEdgar E. Iglesias     s->rx_fifo_len++;
199ee118d95SEdgar E. Iglesias 
200ee118d95SEdgar E. Iglesias     uart_update_status(s);
201ee118d95SEdgar E. Iglesias     uart_update_irq(s);
202ee118d95SEdgar E. Iglesias }
203ee118d95SEdgar E. Iglesias 
204ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque)
205ee118d95SEdgar E. Iglesias {
206144712caSAndreas Färber     XilinxUARTLite *s = opaque;
207ee118d95SEdgar E. Iglesias 
208859cc10dSPeter Crosthwaite     return s->rx_fifo_len < sizeof(s->rx_fifo);
209ee118d95SEdgar E. Iglesias }
210ee118d95SEdgar E. Iglesias 
211083b266fSPhilippe Mathieu-Daudé static void uart_event(void *opaque, QEMUChrEvent event)
212ee118d95SEdgar E. Iglesias {
213ee118d95SEdgar E. Iglesias 
214ee118d95SEdgar E. Iglesias }
215ee118d95SEdgar E. Iglesias 
216aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp)
217ee118d95SEdgar E. Iglesias {
21824bf6c1fSAndreas Färber     XilinxUARTLite *s = XILINX_UARTLITE(dev);
219ee118d95SEdgar E. Iglesias 
2205345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
22181517ba3SAnton Nefedov                              uart_event, NULL, s, NULL, true);
222becdfa00SMarc-André Lureau }
223aa0f607fSPeter Crosthwaite 
224aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj)
225aa0f607fSPeter Crosthwaite {
226aa0f607fSPeter Crosthwaite     XilinxUARTLite *s = XILINX_UARTLITE(obj);
227aa0f607fSPeter Crosthwaite 
228aa0f607fSPeter Crosthwaite     sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
229aa0f607fSPeter Crosthwaite 
230aa0f607fSPeter Crosthwaite     memory_region_init_io(&s->mmio, obj, &uart_ops, s,
231aa0f607fSPeter Crosthwaite                           "xlnx.xps-uartlite", R_MAX * 4);
232aa0f607fSPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
233ee118d95SEdgar E. Iglesias }
234ee118d95SEdgar E. Iglesias 
235999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data)
236999e12bbSAnthony Liguori {
23795faaa73SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
238999e12bbSAnthony Liguori 
23995faaa73SPeter Crosthwaite     dc->reset = xilinx_uartlite_reset;
240aa0f607fSPeter Crosthwaite     dc->realize = xilinx_uartlite_realize;
2414f67d30bSMarc-André Lureau     device_class_set_props(dc, xilinx_uartlite_properties);
242999e12bbSAnthony Liguori }
243999e12bbSAnthony Liguori 
2448c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = {
24524bf6c1fSAndreas Färber     .name          = TYPE_XILINX_UARTLITE,
24639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
247144712caSAndreas Färber     .instance_size = sizeof(XilinxUARTLite),
248aa0f607fSPeter Crosthwaite     .instance_init = xilinx_uartlite_init,
249999e12bbSAnthony Liguori     .class_init    = xilinx_uartlite_class_init,
250999e12bbSAnthony Liguori };
251999e12bbSAnthony Liguori 
25283f7d43aSAndreas Färber static void xilinx_uart_register_types(void)
253ee118d95SEdgar E. Iglesias {
25439bffca2SAnthony Liguori     type_register_static(&xilinx_uartlite_info);
255ee118d95SEdgar E. Iglesias }
256ee118d95SEdgar E. Iglesias 
25783f7d43aSAndreas Färber type_init(xilinx_uart_register_types)
258