xref: /qemu/hw/char/xilinx_uartlite.c (revision 650d103d3ea959212f826acb9d3fe80cf30e347b)
1ee118d95SEdgar E. Iglesias /*
2ee118d95SEdgar E. Iglesias  * QEMU model of Xilinx uartlite.
3ee118d95SEdgar E. Iglesias  *
4ee118d95SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5ee118d95SEdgar E. Iglesias  *
6ee118d95SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7ee118d95SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8ee118d95SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9ee118d95SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10ee118d95SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11ee118d95SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12ee118d95SEdgar E. Iglesias  *
13ee118d95SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14ee118d95SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15ee118d95SEdgar E. Iglesias  *
16ee118d95SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17ee118d95SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18ee118d95SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19ee118d95SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20ee118d95SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21ee118d95SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22ee118d95SEdgar E. Iglesias  * THE SOFTWARE.
23ee118d95SEdgar E. Iglesias  */
24ee118d95SEdgar E. Iglesias 
2517b7f2dbSPeter Maydell #include "qemu/osdep.h"
26*650d103dSMarkus Armbruster #include "hw/hw.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
290b8fa32fSMarkus Armbruster #include "qemu/module.h"
304d43a603SMarc-André Lureau #include "chardev/char-fe.h"
31ee118d95SEdgar E. Iglesias 
32ee118d95SEdgar E. Iglesias #define DUART(x)
33ee118d95SEdgar E. Iglesias 
34ee118d95SEdgar E. Iglesias #define R_RX            0
35ee118d95SEdgar E. Iglesias #define R_TX            1
36ee118d95SEdgar E. Iglesias #define R_STATUS        2
37ee118d95SEdgar E. Iglesias #define R_CTRL          3
38ee118d95SEdgar E. Iglesias #define R_MAX           4
39ee118d95SEdgar E. Iglesias 
40ee118d95SEdgar E. Iglesias #define STATUS_RXVALID    0x01
41ee118d95SEdgar E. Iglesias #define STATUS_RXFULL     0x02
42ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY    0x04
43ee118d95SEdgar E. Iglesias #define STATUS_TXFULL     0x08
44ee118d95SEdgar E. Iglesias #define STATUS_IE         0x10
45ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN    0x20
46ee118d95SEdgar E. Iglesias #define STATUS_FRAME      0x40
47ee118d95SEdgar E. Iglesias #define STATUS_PARITY     0x80
48ee118d95SEdgar E. Iglesias 
49ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX    0x01
50ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX    0x02
51ee118d95SEdgar E. Iglesias #define CONTROL_IE        0x10
52ee118d95SEdgar E. Iglesias 
5324bf6c1fSAndreas Färber #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite"
5424bf6c1fSAndreas Färber #define XILINX_UARTLITE(obj) \
5524bf6c1fSAndreas Färber     OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE)
5624bf6c1fSAndreas Färber 
57144712caSAndreas Färber typedef struct XilinxUARTLite {
5824bf6c1fSAndreas Färber     SysBusDevice parent_obj;
5924bf6c1fSAndreas Färber 
60010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
61becdfa00SMarc-André Lureau     CharBackend chr;
62ee118d95SEdgar E. Iglesias     qemu_irq irq;
63ee118d95SEdgar E. Iglesias 
64ee118d95SEdgar E. Iglesias     uint8_t rx_fifo[8];
65ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_pos;
66ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_len;
67ee118d95SEdgar E. Iglesias 
68ee118d95SEdgar E. Iglesias     uint32_t regs[R_MAX];
69144712caSAndreas Färber } XilinxUARTLite;
70ee118d95SEdgar E. Iglesias 
71144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s)
72ee118d95SEdgar E. Iglesias {
73ee118d95SEdgar E. Iglesias     unsigned int irq;
74ee118d95SEdgar E. Iglesias 
75ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len)
76ee118d95SEdgar E. Iglesias         s->regs[R_STATUS] |= STATUS_IE;
77ee118d95SEdgar E. Iglesias 
78ee118d95SEdgar E. Iglesias     irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE);
79ee118d95SEdgar E. Iglesias     qemu_set_irq(s->irq, irq);
80ee118d95SEdgar E. Iglesias }
81ee118d95SEdgar E. Iglesias 
82144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s)
83ee118d95SEdgar E. Iglesias {
84ee118d95SEdgar E. Iglesias     uint32_t r;
85ee118d95SEdgar E. Iglesias 
86ee118d95SEdgar E. Iglesias     r = s->regs[R_STATUS];
87ee118d95SEdgar E. Iglesias     r &= ~7;
88ee118d95SEdgar E. Iglesias     r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */
89ee118d95SEdgar E. Iglesias     r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1;
90ee118d95SEdgar E. Iglesias     r |= (!!s->rx_fifo_len);
91ee118d95SEdgar E. Iglesias     s->regs[R_STATUS] = r;
92ee118d95SEdgar E. Iglesias }
93ee118d95SEdgar E. Iglesias 
9495faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev)
9595faaa73SPeter Crosthwaite {
9695faaa73SPeter Crosthwaite     uart_update_status(XILINX_UARTLITE(dev));
9795faaa73SPeter Crosthwaite }
9895faaa73SPeter Crosthwaite 
99010f3f5fSEdgar E. Iglesias static uint64_t
100a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size)
101ee118d95SEdgar E. Iglesias {
102144712caSAndreas Färber     XilinxUARTLite *s = opaque;
103ee118d95SEdgar E. Iglesias     uint32_t r = 0;
104ee118d95SEdgar E. Iglesias     addr >>= 2;
105ee118d95SEdgar E. Iglesias     switch (addr)
106ee118d95SEdgar E. Iglesias     {
107ee118d95SEdgar E. Iglesias         case R_RX:
108ee118d95SEdgar E. Iglesias             r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7];
109ee118d95SEdgar E. Iglesias             if (s->rx_fifo_len)
110ee118d95SEdgar E. Iglesias                 s->rx_fifo_len--;
111ee118d95SEdgar E. Iglesias             uart_update_status(s);
112ee118d95SEdgar E. Iglesias             uart_update_irq(s);
1135345fdb4SMarc-André Lureau             qemu_chr_fe_accept_input(&s->chr);
114ee118d95SEdgar E. Iglesias             break;
115ee118d95SEdgar E. Iglesias 
116ee118d95SEdgar E. Iglesias         default:
117ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
118ee118d95SEdgar E. Iglesias                 r = s->regs[addr];
119ee118d95SEdgar E. Iglesias             DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r));
120ee118d95SEdgar E. Iglesias             break;
121ee118d95SEdgar E. Iglesias     }
122ee118d95SEdgar E. Iglesias     return r;
123ee118d95SEdgar E. Iglesias }
124ee118d95SEdgar E. Iglesias 
125ee118d95SEdgar E. Iglesias static void
126a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr,
127010f3f5fSEdgar E. Iglesias            uint64_t val64, unsigned int size)
128ee118d95SEdgar E. Iglesias {
129144712caSAndreas Färber     XilinxUARTLite *s = opaque;
130010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
131ee118d95SEdgar E. Iglesias     unsigned char ch = value;
132ee118d95SEdgar E. Iglesias 
133ee118d95SEdgar E. Iglesias     addr >>= 2;
134ee118d95SEdgar E. Iglesias     switch (addr)
135ee118d95SEdgar E. Iglesias     {
136ee118d95SEdgar E. Iglesias         case R_STATUS:
137ee118d95SEdgar E. Iglesias             hw_error("write to UART STATUS?\n");
138ee118d95SEdgar E. Iglesias             break;
139ee118d95SEdgar E. Iglesias 
140ee118d95SEdgar E. Iglesias         case R_CTRL:
141ee118d95SEdgar E. Iglesias             if (value & CONTROL_RST_RX) {
142ee118d95SEdgar E. Iglesias                 s->rx_fifo_pos = 0;
143ee118d95SEdgar E. Iglesias                 s->rx_fifo_len = 0;
144ee118d95SEdgar E. Iglesias             }
145ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
146ee118d95SEdgar E. Iglesias             break;
147ee118d95SEdgar E. Iglesias 
148ee118d95SEdgar E. Iglesias         case R_TX:
1496ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
1506ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
1515345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&s->chr, &ch, 1);
152ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
153ee118d95SEdgar E. Iglesias 
154ee118d95SEdgar E. Iglesias             /* hax.  */
155ee118d95SEdgar E. Iglesias             s->regs[R_STATUS] |= STATUS_IE;
156ee118d95SEdgar E. Iglesias             break;
157ee118d95SEdgar E. Iglesias 
158ee118d95SEdgar E. Iglesias         default:
159ee118d95SEdgar E. Iglesias             DUART(printf("%s addr=%x v=%x\n", __func__, addr, value));
160ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
161ee118d95SEdgar E. Iglesias                 s->regs[addr] = value;
162ee118d95SEdgar E. Iglesias             break;
163ee118d95SEdgar E. Iglesias     }
164ee118d95SEdgar E. Iglesias     uart_update_status(s);
165ee118d95SEdgar E. Iglesias     uart_update_irq(s);
166ee118d95SEdgar E. Iglesias }
167ee118d95SEdgar E. Iglesias 
168010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = {
169010f3f5fSEdgar E. Iglesias     .read = uart_read,
170010f3f5fSEdgar E. Iglesias     .write = uart_write,
171010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
172010f3f5fSEdgar E. Iglesias     .valid = {
173010f3f5fSEdgar E. Iglesias         .min_access_size = 1,
174010f3f5fSEdgar E. Iglesias         .max_access_size = 4
175010f3f5fSEdgar E. Iglesias     }
176ee118d95SEdgar E. Iglesias };
177ee118d95SEdgar E. Iglesias 
1781b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = {
1791b6d0781Sxiaoqiang zhao     DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr),
1801b6d0781Sxiaoqiang zhao     DEFINE_PROP_END_OF_LIST(),
1811b6d0781Sxiaoqiang zhao };
1821b6d0781Sxiaoqiang zhao 
183ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size)
184ee118d95SEdgar E. Iglesias {
185144712caSAndreas Färber     XilinxUARTLite *s = opaque;
186ee118d95SEdgar E. Iglesias 
187ee118d95SEdgar E. Iglesias     /* Got a byte.  */
188ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len >= 8) {
189ee118d95SEdgar E. Iglesias         printf("WARNING: UART dropped char.\n");
190ee118d95SEdgar E. Iglesias         return;
191ee118d95SEdgar E. Iglesias     }
192ee118d95SEdgar E. Iglesias     s->rx_fifo[s->rx_fifo_pos] = *buf;
193ee118d95SEdgar E. Iglesias     s->rx_fifo_pos++;
194ee118d95SEdgar E. Iglesias     s->rx_fifo_pos &= 0x7;
195ee118d95SEdgar E. Iglesias     s->rx_fifo_len++;
196ee118d95SEdgar E. Iglesias 
197ee118d95SEdgar E. Iglesias     uart_update_status(s);
198ee118d95SEdgar E. Iglesias     uart_update_irq(s);
199ee118d95SEdgar E. Iglesias }
200ee118d95SEdgar E. Iglesias 
201ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque)
202ee118d95SEdgar E. Iglesias {
203144712caSAndreas Färber     XilinxUARTLite *s = opaque;
204ee118d95SEdgar E. Iglesias 
205859cc10dSPeter Crosthwaite     return s->rx_fifo_len < sizeof(s->rx_fifo);
206ee118d95SEdgar E. Iglesias }
207ee118d95SEdgar E. Iglesias 
208ee118d95SEdgar E. Iglesias static void uart_event(void *opaque, int event)
209ee118d95SEdgar E. Iglesias {
210ee118d95SEdgar E. Iglesias 
211ee118d95SEdgar E. Iglesias }
212ee118d95SEdgar E. Iglesias 
213aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp)
214ee118d95SEdgar E. Iglesias {
21524bf6c1fSAndreas Färber     XilinxUARTLite *s = XILINX_UARTLITE(dev);
216ee118d95SEdgar E. Iglesias 
2175345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
21881517ba3SAnton Nefedov                              uart_event, NULL, s, NULL, true);
219becdfa00SMarc-André Lureau }
220aa0f607fSPeter Crosthwaite 
221aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj)
222aa0f607fSPeter Crosthwaite {
223aa0f607fSPeter Crosthwaite     XilinxUARTLite *s = XILINX_UARTLITE(obj);
224aa0f607fSPeter Crosthwaite 
225aa0f607fSPeter Crosthwaite     sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
226aa0f607fSPeter Crosthwaite 
227aa0f607fSPeter Crosthwaite     memory_region_init_io(&s->mmio, obj, &uart_ops, s,
228aa0f607fSPeter Crosthwaite                           "xlnx.xps-uartlite", R_MAX * 4);
229aa0f607fSPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
230ee118d95SEdgar E. Iglesias }
231ee118d95SEdgar E. Iglesias 
232999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data)
233999e12bbSAnthony Liguori {
23495faaa73SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
235999e12bbSAnthony Liguori 
23695faaa73SPeter Crosthwaite     dc->reset = xilinx_uartlite_reset;
237aa0f607fSPeter Crosthwaite     dc->realize = xilinx_uartlite_realize;
2381b6d0781Sxiaoqiang zhao     dc->props = xilinx_uartlite_properties;
239999e12bbSAnthony Liguori }
240999e12bbSAnthony Liguori 
2418c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = {
24224bf6c1fSAndreas Färber     .name          = TYPE_XILINX_UARTLITE,
24339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
244144712caSAndreas Färber     .instance_size = sizeof(XilinxUARTLite),
245aa0f607fSPeter Crosthwaite     .instance_init = xilinx_uartlite_init,
246999e12bbSAnthony Liguori     .class_init    = xilinx_uartlite_class_init,
247999e12bbSAnthony Liguori };
248999e12bbSAnthony Liguori 
24983f7d43aSAndreas Färber static void xilinx_uart_register_types(void)
250ee118d95SEdgar E. Iglesias {
25139bffca2SAnthony Liguori     type_register_static(&xilinx_uartlite_info);
252ee118d95SEdgar E. Iglesias }
253ee118d95SEdgar E. Iglesias 
25483f7d43aSAndreas Färber type_init(xilinx_uart_register_types)
255