1ee118d95SEdgar E. Iglesias /* 2ee118d95SEdgar E. Iglesias * QEMU model of Xilinx uartlite. 3ee118d95SEdgar E. Iglesias * 4ee118d95SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5ee118d95SEdgar E. Iglesias * 6ee118d95SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 7ee118d95SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 8ee118d95SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 9ee118d95SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10ee118d95SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 11ee118d95SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 12ee118d95SEdgar E. Iglesias * 13ee118d95SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 14ee118d95SEdgar E. Iglesias * all copies or substantial portions of the Software. 15ee118d95SEdgar E. Iglesias * 16ee118d95SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17ee118d95SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18ee118d95SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19ee118d95SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20ee118d95SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21ee118d95SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22ee118d95SEdgar E. Iglesias * THE SOFTWARE. 23ee118d95SEdgar E. Iglesias */ 24ee118d95SEdgar E. Iglesias 2517b7f2dbSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 27*4d43a603SMarc-André Lureau #include "chardev/char-fe.h" 28ee118d95SEdgar E. Iglesias 29ee118d95SEdgar E. Iglesias #define DUART(x) 30ee118d95SEdgar E. Iglesias 31ee118d95SEdgar E. Iglesias #define R_RX 0 32ee118d95SEdgar E. Iglesias #define R_TX 1 33ee118d95SEdgar E. Iglesias #define R_STATUS 2 34ee118d95SEdgar E. Iglesias #define R_CTRL 3 35ee118d95SEdgar E. Iglesias #define R_MAX 4 36ee118d95SEdgar E. Iglesias 37ee118d95SEdgar E. Iglesias #define STATUS_RXVALID 0x01 38ee118d95SEdgar E. Iglesias #define STATUS_RXFULL 0x02 39ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY 0x04 40ee118d95SEdgar E. Iglesias #define STATUS_TXFULL 0x08 41ee118d95SEdgar E. Iglesias #define STATUS_IE 0x10 42ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN 0x20 43ee118d95SEdgar E. Iglesias #define STATUS_FRAME 0x40 44ee118d95SEdgar E. Iglesias #define STATUS_PARITY 0x80 45ee118d95SEdgar E. Iglesias 46ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX 0x01 47ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX 0x02 48ee118d95SEdgar E. Iglesias #define CONTROL_IE 0x10 49ee118d95SEdgar E. Iglesias 5024bf6c1fSAndreas Färber #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite" 5124bf6c1fSAndreas Färber #define XILINX_UARTLITE(obj) \ 5224bf6c1fSAndreas Färber OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE) 5324bf6c1fSAndreas Färber 54144712caSAndreas Färber typedef struct XilinxUARTLite { 5524bf6c1fSAndreas Färber SysBusDevice parent_obj; 5624bf6c1fSAndreas Färber 57010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 58becdfa00SMarc-André Lureau CharBackend chr; 59ee118d95SEdgar E. Iglesias qemu_irq irq; 60ee118d95SEdgar E. Iglesias 61ee118d95SEdgar E. Iglesias uint8_t rx_fifo[8]; 62ee118d95SEdgar E. Iglesias unsigned int rx_fifo_pos; 63ee118d95SEdgar E. Iglesias unsigned int rx_fifo_len; 64ee118d95SEdgar E. Iglesias 65ee118d95SEdgar E. Iglesias uint32_t regs[R_MAX]; 66144712caSAndreas Färber } XilinxUARTLite; 67ee118d95SEdgar E. Iglesias 68144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s) 69ee118d95SEdgar E. Iglesias { 70ee118d95SEdgar E. Iglesias unsigned int irq; 71ee118d95SEdgar E. Iglesias 72ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 73ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 74ee118d95SEdgar E. Iglesias 75ee118d95SEdgar E. Iglesias irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE); 76ee118d95SEdgar E. Iglesias qemu_set_irq(s->irq, irq); 77ee118d95SEdgar E. Iglesias } 78ee118d95SEdgar E. Iglesias 79144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s) 80ee118d95SEdgar E. Iglesias { 81ee118d95SEdgar E. Iglesias uint32_t r; 82ee118d95SEdgar E. Iglesias 83ee118d95SEdgar E. Iglesias r = s->regs[R_STATUS]; 84ee118d95SEdgar E. Iglesias r &= ~7; 85ee118d95SEdgar E. Iglesias r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */ 86ee118d95SEdgar E. Iglesias r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1; 87ee118d95SEdgar E. Iglesias r |= (!!s->rx_fifo_len); 88ee118d95SEdgar E. Iglesias s->regs[R_STATUS] = r; 89ee118d95SEdgar E. Iglesias } 90ee118d95SEdgar E. Iglesias 9195faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev) 9295faaa73SPeter Crosthwaite { 9395faaa73SPeter Crosthwaite uart_update_status(XILINX_UARTLITE(dev)); 9495faaa73SPeter Crosthwaite } 9595faaa73SPeter Crosthwaite 96010f3f5fSEdgar E. Iglesias static uint64_t 97a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size) 98ee118d95SEdgar E. Iglesias { 99144712caSAndreas Färber XilinxUARTLite *s = opaque; 100ee118d95SEdgar E. Iglesias uint32_t r = 0; 101ee118d95SEdgar E. Iglesias addr >>= 2; 102ee118d95SEdgar E. Iglesias switch (addr) 103ee118d95SEdgar E. Iglesias { 104ee118d95SEdgar E. Iglesias case R_RX: 105ee118d95SEdgar E. Iglesias r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7]; 106ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 107ee118d95SEdgar E. Iglesias s->rx_fifo_len--; 108ee118d95SEdgar E. Iglesias uart_update_status(s); 109ee118d95SEdgar E. Iglesias uart_update_irq(s); 1105345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 111ee118d95SEdgar E. Iglesias break; 112ee118d95SEdgar E. Iglesias 113ee118d95SEdgar E. Iglesias default: 114ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 115ee118d95SEdgar E. Iglesias r = s->regs[addr]; 116ee118d95SEdgar E. Iglesias DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r)); 117ee118d95SEdgar E. Iglesias break; 118ee118d95SEdgar E. Iglesias } 119ee118d95SEdgar E. Iglesias return r; 120ee118d95SEdgar E. Iglesias } 121ee118d95SEdgar E. Iglesias 122ee118d95SEdgar E. Iglesias static void 123a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr, 124010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 125ee118d95SEdgar E. Iglesias { 126144712caSAndreas Färber XilinxUARTLite *s = opaque; 127010f3f5fSEdgar E. Iglesias uint32_t value = val64; 128ee118d95SEdgar E. Iglesias unsigned char ch = value; 129ee118d95SEdgar E. Iglesias 130ee118d95SEdgar E. Iglesias addr >>= 2; 131ee118d95SEdgar E. Iglesias switch (addr) 132ee118d95SEdgar E. Iglesias { 133ee118d95SEdgar E. Iglesias case R_STATUS: 134ee118d95SEdgar E. Iglesias hw_error("write to UART STATUS?\n"); 135ee118d95SEdgar E. Iglesias break; 136ee118d95SEdgar E. Iglesias 137ee118d95SEdgar E. Iglesias case R_CTRL: 138ee118d95SEdgar E. Iglesias if (value & CONTROL_RST_RX) { 139ee118d95SEdgar E. Iglesias s->rx_fifo_pos = 0; 140ee118d95SEdgar E. Iglesias s->rx_fifo_len = 0; 141ee118d95SEdgar E. Iglesias } 142ee118d95SEdgar E. Iglesias s->regs[addr] = value; 143ee118d95SEdgar E. Iglesias break; 144ee118d95SEdgar E. Iglesias 145ee118d95SEdgar E. Iglesias case R_TX: 1466ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1476ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1485345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 149ee118d95SEdgar E. Iglesias s->regs[addr] = value; 150ee118d95SEdgar E. Iglesias 151ee118d95SEdgar E. Iglesias /* hax. */ 152ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 153ee118d95SEdgar E. Iglesias break; 154ee118d95SEdgar E. Iglesias 155ee118d95SEdgar E. Iglesias default: 156ee118d95SEdgar E. Iglesias DUART(printf("%s addr=%x v=%x\n", __func__, addr, value)); 157ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 158ee118d95SEdgar E. Iglesias s->regs[addr] = value; 159ee118d95SEdgar E. Iglesias break; 160ee118d95SEdgar E. Iglesias } 161ee118d95SEdgar E. Iglesias uart_update_status(s); 162ee118d95SEdgar E. Iglesias uart_update_irq(s); 163ee118d95SEdgar E. Iglesias } 164ee118d95SEdgar E. Iglesias 165010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = { 166010f3f5fSEdgar E. Iglesias .read = uart_read, 167010f3f5fSEdgar E. Iglesias .write = uart_write, 168010f3f5fSEdgar E. Iglesias .endianness = DEVICE_NATIVE_ENDIAN, 169010f3f5fSEdgar E. Iglesias .valid = { 170010f3f5fSEdgar E. Iglesias .min_access_size = 1, 171010f3f5fSEdgar E. Iglesias .max_access_size = 4 172010f3f5fSEdgar E. Iglesias } 173ee118d95SEdgar E. Iglesias }; 174ee118d95SEdgar E. Iglesias 1751b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = { 1761b6d0781Sxiaoqiang zhao DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr), 1771b6d0781Sxiaoqiang zhao DEFINE_PROP_END_OF_LIST(), 1781b6d0781Sxiaoqiang zhao }; 1791b6d0781Sxiaoqiang zhao 180ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size) 181ee118d95SEdgar E. Iglesias { 182144712caSAndreas Färber XilinxUARTLite *s = opaque; 183ee118d95SEdgar E. Iglesias 184ee118d95SEdgar E. Iglesias /* Got a byte. */ 185ee118d95SEdgar E. Iglesias if (s->rx_fifo_len >= 8) { 186ee118d95SEdgar E. Iglesias printf("WARNING: UART dropped char.\n"); 187ee118d95SEdgar E. Iglesias return; 188ee118d95SEdgar E. Iglesias } 189ee118d95SEdgar E. Iglesias s->rx_fifo[s->rx_fifo_pos] = *buf; 190ee118d95SEdgar E. Iglesias s->rx_fifo_pos++; 191ee118d95SEdgar E. Iglesias s->rx_fifo_pos &= 0x7; 192ee118d95SEdgar E. Iglesias s->rx_fifo_len++; 193ee118d95SEdgar E. Iglesias 194ee118d95SEdgar E. Iglesias uart_update_status(s); 195ee118d95SEdgar E. Iglesias uart_update_irq(s); 196ee118d95SEdgar E. Iglesias } 197ee118d95SEdgar E. Iglesias 198ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque) 199ee118d95SEdgar E. Iglesias { 200144712caSAndreas Färber XilinxUARTLite *s = opaque; 201ee118d95SEdgar E. Iglesias 202859cc10dSPeter Crosthwaite return s->rx_fifo_len < sizeof(s->rx_fifo); 203ee118d95SEdgar E. Iglesias } 204ee118d95SEdgar E. Iglesias 205ee118d95SEdgar E. Iglesias static void uart_event(void *opaque, int event) 206ee118d95SEdgar E. Iglesias { 207ee118d95SEdgar E. Iglesias 208ee118d95SEdgar E. Iglesias } 209ee118d95SEdgar E. Iglesias 210aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp) 211ee118d95SEdgar E. Iglesias { 21224bf6c1fSAndreas Färber XilinxUARTLite *s = XILINX_UARTLITE(dev); 213ee118d95SEdgar E. Iglesias 2145345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx, 21539ab61c6SMarc-André Lureau uart_event, s, NULL, true); 216becdfa00SMarc-André Lureau } 217aa0f607fSPeter Crosthwaite 218aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj) 219aa0f607fSPeter Crosthwaite { 220aa0f607fSPeter Crosthwaite XilinxUARTLite *s = XILINX_UARTLITE(obj); 221aa0f607fSPeter Crosthwaite 222aa0f607fSPeter Crosthwaite sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); 223aa0f607fSPeter Crosthwaite 224aa0f607fSPeter Crosthwaite memory_region_init_io(&s->mmio, obj, &uart_ops, s, 225aa0f607fSPeter Crosthwaite "xlnx.xps-uartlite", R_MAX * 4); 226aa0f607fSPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); 227ee118d95SEdgar E. Iglesias } 228ee118d95SEdgar E. Iglesias 229999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data) 230999e12bbSAnthony Liguori { 23195faaa73SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 232999e12bbSAnthony Liguori 23395faaa73SPeter Crosthwaite dc->reset = xilinx_uartlite_reset; 234aa0f607fSPeter Crosthwaite dc->realize = xilinx_uartlite_realize; 2351b6d0781Sxiaoqiang zhao dc->props = xilinx_uartlite_properties; 236999e12bbSAnthony Liguori } 237999e12bbSAnthony Liguori 2388c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = { 23924bf6c1fSAndreas Färber .name = TYPE_XILINX_UARTLITE, 24039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 241144712caSAndreas Färber .instance_size = sizeof(XilinxUARTLite), 242aa0f607fSPeter Crosthwaite .instance_init = xilinx_uartlite_init, 243999e12bbSAnthony Liguori .class_init = xilinx_uartlite_class_init, 244999e12bbSAnthony Liguori }; 245999e12bbSAnthony Liguori 24683f7d43aSAndreas Färber static void xilinx_uart_register_types(void) 247ee118d95SEdgar E. Iglesias { 24839bffca2SAnthony Liguori type_register_static(&xilinx_uartlite_info); 249ee118d95SEdgar E. Iglesias } 250ee118d95SEdgar E. Iglesias 25183f7d43aSAndreas Färber type_init(xilinx_uart_register_types) 252