xref: /qemu/hw/char/xilinx_uartlite.c (revision 492edf3e3038760aa6b7eb6a9bfdb648d4fa9b80)
1ee118d95SEdgar E. Iglesias /*
2ee118d95SEdgar E. Iglesias  * QEMU model of Xilinx uartlite.
3ee118d95SEdgar E. Iglesias  *
4ee118d95SEdgar E. Iglesias  * Copyright (c) 2009 Edgar E. Iglesias.
5ee118d95SEdgar E. Iglesias  *
6ee118d95SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
7ee118d95SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
8ee118d95SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
9ee118d95SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10ee118d95SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
11ee118d95SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
12ee118d95SEdgar E. Iglesias  *
13ee118d95SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
14ee118d95SEdgar E. Iglesias  * all copies or substantial portions of the Software.
15ee118d95SEdgar E. Iglesias  *
16ee118d95SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17ee118d95SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18ee118d95SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19ee118d95SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20ee118d95SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21ee118d95SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22ee118d95SEdgar E. Iglesias  * THE SOFTWARE.
23ee118d95SEdgar E. Iglesias  */
24ee118d95SEdgar E. Iglesias 
2517b7f2dbSPeter Maydell #include "qemu/osdep.h"
26*492edf3eSPhilippe Mathieu-Daudé #include "qemu/log.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
2983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
314d43a603SMarc-André Lureau #include "chardev/char-fe.h"
32ee118d95SEdgar E. Iglesias 
33ee118d95SEdgar E. Iglesias #define DUART(x)
34ee118d95SEdgar E. Iglesias 
35ee118d95SEdgar E. Iglesias #define R_RX            0
36ee118d95SEdgar E. Iglesias #define R_TX            1
37ee118d95SEdgar E. Iglesias #define R_STATUS        2
38ee118d95SEdgar E. Iglesias #define R_CTRL          3
39ee118d95SEdgar E. Iglesias #define R_MAX           4
40ee118d95SEdgar E. Iglesias 
41ee118d95SEdgar E. Iglesias #define STATUS_RXVALID    0x01
42ee118d95SEdgar E. Iglesias #define STATUS_RXFULL     0x02
43ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY    0x04
44ee118d95SEdgar E. Iglesias #define STATUS_TXFULL     0x08
45ee118d95SEdgar E. Iglesias #define STATUS_IE         0x10
46ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN    0x20
47ee118d95SEdgar E. Iglesias #define STATUS_FRAME      0x40
48ee118d95SEdgar E. Iglesias #define STATUS_PARITY     0x80
49ee118d95SEdgar E. Iglesias 
50ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX    0x01
51ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX    0x02
52ee118d95SEdgar E. Iglesias #define CONTROL_IE        0x10
53ee118d95SEdgar E. Iglesias 
5424bf6c1fSAndreas Färber #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite"
5524bf6c1fSAndreas Färber #define XILINX_UARTLITE(obj) \
5624bf6c1fSAndreas Färber     OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE)
5724bf6c1fSAndreas Färber 
58144712caSAndreas Färber typedef struct XilinxUARTLite {
5924bf6c1fSAndreas Färber     SysBusDevice parent_obj;
6024bf6c1fSAndreas Färber 
61010f3f5fSEdgar E. Iglesias     MemoryRegion mmio;
62becdfa00SMarc-André Lureau     CharBackend chr;
63ee118d95SEdgar E. Iglesias     qemu_irq irq;
64ee118d95SEdgar E. Iglesias 
65ee118d95SEdgar E. Iglesias     uint8_t rx_fifo[8];
66ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_pos;
67ee118d95SEdgar E. Iglesias     unsigned int rx_fifo_len;
68ee118d95SEdgar E. Iglesias 
69ee118d95SEdgar E. Iglesias     uint32_t regs[R_MAX];
70144712caSAndreas Färber } XilinxUARTLite;
71ee118d95SEdgar E. Iglesias 
72144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s)
73ee118d95SEdgar E. Iglesias {
74ee118d95SEdgar E. Iglesias     unsigned int irq;
75ee118d95SEdgar E. Iglesias 
76ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len)
77ee118d95SEdgar E. Iglesias         s->regs[R_STATUS] |= STATUS_IE;
78ee118d95SEdgar E. Iglesias 
79ee118d95SEdgar E. Iglesias     irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE);
80ee118d95SEdgar E. Iglesias     qemu_set_irq(s->irq, irq);
81ee118d95SEdgar E. Iglesias }
82ee118d95SEdgar E. Iglesias 
83144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s)
84ee118d95SEdgar E. Iglesias {
85ee118d95SEdgar E. Iglesias     uint32_t r;
86ee118d95SEdgar E. Iglesias 
87ee118d95SEdgar E. Iglesias     r = s->regs[R_STATUS];
88ee118d95SEdgar E. Iglesias     r &= ~7;
89ee118d95SEdgar E. Iglesias     r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */
90ee118d95SEdgar E. Iglesias     r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1;
91ee118d95SEdgar E. Iglesias     r |= (!!s->rx_fifo_len);
92ee118d95SEdgar E. Iglesias     s->regs[R_STATUS] = r;
93ee118d95SEdgar E. Iglesias }
94ee118d95SEdgar E. Iglesias 
9595faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev)
9695faaa73SPeter Crosthwaite {
9795faaa73SPeter Crosthwaite     uart_update_status(XILINX_UARTLITE(dev));
9895faaa73SPeter Crosthwaite }
9995faaa73SPeter Crosthwaite 
100010f3f5fSEdgar E. Iglesias static uint64_t
101a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size)
102ee118d95SEdgar E. Iglesias {
103144712caSAndreas Färber     XilinxUARTLite *s = opaque;
104ee118d95SEdgar E. Iglesias     uint32_t r = 0;
105ee118d95SEdgar E. Iglesias     addr >>= 2;
106ee118d95SEdgar E. Iglesias     switch (addr)
107ee118d95SEdgar E. Iglesias     {
108ee118d95SEdgar E. Iglesias         case R_RX:
109ee118d95SEdgar E. Iglesias             r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7];
110ee118d95SEdgar E. Iglesias             if (s->rx_fifo_len)
111ee118d95SEdgar E. Iglesias                 s->rx_fifo_len--;
112ee118d95SEdgar E. Iglesias             uart_update_status(s);
113ee118d95SEdgar E. Iglesias             uart_update_irq(s);
1145345fdb4SMarc-André Lureau             qemu_chr_fe_accept_input(&s->chr);
115ee118d95SEdgar E. Iglesias             break;
116ee118d95SEdgar E. Iglesias 
117ee118d95SEdgar E. Iglesias         default:
118ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
119ee118d95SEdgar E. Iglesias                 r = s->regs[addr];
120ee118d95SEdgar E. Iglesias             DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r));
121ee118d95SEdgar E. Iglesias             break;
122ee118d95SEdgar E. Iglesias     }
123ee118d95SEdgar E. Iglesias     return r;
124ee118d95SEdgar E. Iglesias }
125ee118d95SEdgar E. Iglesias 
126ee118d95SEdgar E. Iglesias static void
127a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr,
128010f3f5fSEdgar E. Iglesias            uint64_t val64, unsigned int size)
129ee118d95SEdgar E. Iglesias {
130144712caSAndreas Färber     XilinxUARTLite *s = opaque;
131010f3f5fSEdgar E. Iglesias     uint32_t value = val64;
132ee118d95SEdgar E. Iglesias     unsigned char ch = value;
133ee118d95SEdgar E. Iglesias 
134ee118d95SEdgar E. Iglesias     addr >>= 2;
135ee118d95SEdgar E. Iglesias     switch (addr)
136ee118d95SEdgar E. Iglesias     {
137ee118d95SEdgar E. Iglesias         case R_STATUS:
138*492edf3eSPhilippe Mathieu-Daudé             qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n",
139*492edf3eSPhilippe Mathieu-Daudé                           __func__);
140ee118d95SEdgar E. Iglesias             break;
141ee118d95SEdgar E. Iglesias 
142ee118d95SEdgar E. Iglesias         case R_CTRL:
143ee118d95SEdgar E. Iglesias             if (value & CONTROL_RST_RX) {
144ee118d95SEdgar E. Iglesias                 s->rx_fifo_pos = 0;
145ee118d95SEdgar E. Iglesias                 s->rx_fifo_len = 0;
146ee118d95SEdgar E. Iglesias             }
147ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
148ee118d95SEdgar E. Iglesias             break;
149ee118d95SEdgar E. Iglesias 
150ee118d95SEdgar E. Iglesias         case R_TX:
1516ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
1526ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
1535345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&s->chr, &ch, 1);
154ee118d95SEdgar E. Iglesias             s->regs[addr] = value;
155ee118d95SEdgar E. Iglesias 
156ee118d95SEdgar E. Iglesias             /* hax.  */
157ee118d95SEdgar E. Iglesias             s->regs[R_STATUS] |= STATUS_IE;
158ee118d95SEdgar E. Iglesias             break;
159ee118d95SEdgar E. Iglesias 
160ee118d95SEdgar E. Iglesias         default:
161ee118d95SEdgar E. Iglesias             DUART(printf("%s addr=%x v=%x\n", __func__, addr, value));
162ee118d95SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs))
163ee118d95SEdgar E. Iglesias                 s->regs[addr] = value;
164ee118d95SEdgar E. Iglesias             break;
165ee118d95SEdgar E. Iglesias     }
166ee118d95SEdgar E. Iglesias     uart_update_status(s);
167ee118d95SEdgar E. Iglesias     uart_update_irq(s);
168ee118d95SEdgar E. Iglesias }
169ee118d95SEdgar E. Iglesias 
170010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = {
171010f3f5fSEdgar E. Iglesias     .read = uart_read,
172010f3f5fSEdgar E. Iglesias     .write = uart_write,
173010f3f5fSEdgar E. Iglesias     .endianness = DEVICE_NATIVE_ENDIAN,
174010f3f5fSEdgar E. Iglesias     .valid = {
175010f3f5fSEdgar E. Iglesias         .min_access_size = 1,
176010f3f5fSEdgar E. Iglesias         .max_access_size = 4
177010f3f5fSEdgar E. Iglesias     }
178ee118d95SEdgar E. Iglesias };
179ee118d95SEdgar E. Iglesias 
1801b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = {
1811b6d0781Sxiaoqiang zhao     DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr),
1821b6d0781Sxiaoqiang zhao     DEFINE_PROP_END_OF_LIST(),
1831b6d0781Sxiaoqiang zhao };
1841b6d0781Sxiaoqiang zhao 
185ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size)
186ee118d95SEdgar E. Iglesias {
187144712caSAndreas Färber     XilinxUARTLite *s = opaque;
188ee118d95SEdgar E. Iglesias 
189ee118d95SEdgar E. Iglesias     /* Got a byte.  */
190ee118d95SEdgar E. Iglesias     if (s->rx_fifo_len >= 8) {
191ee118d95SEdgar E. Iglesias         printf("WARNING: UART dropped char.\n");
192ee118d95SEdgar E. Iglesias         return;
193ee118d95SEdgar E. Iglesias     }
194ee118d95SEdgar E. Iglesias     s->rx_fifo[s->rx_fifo_pos] = *buf;
195ee118d95SEdgar E. Iglesias     s->rx_fifo_pos++;
196ee118d95SEdgar E. Iglesias     s->rx_fifo_pos &= 0x7;
197ee118d95SEdgar E. Iglesias     s->rx_fifo_len++;
198ee118d95SEdgar E. Iglesias 
199ee118d95SEdgar E. Iglesias     uart_update_status(s);
200ee118d95SEdgar E. Iglesias     uart_update_irq(s);
201ee118d95SEdgar E. Iglesias }
202ee118d95SEdgar E. Iglesias 
203ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque)
204ee118d95SEdgar E. Iglesias {
205144712caSAndreas Färber     XilinxUARTLite *s = opaque;
206ee118d95SEdgar E. Iglesias 
207859cc10dSPeter Crosthwaite     return s->rx_fifo_len < sizeof(s->rx_fifo);
208ee118d95SEdgar E. Iglesias }
209ee118d95SEdgar E. Iglesias 
210083b266fSPhilippe Mathieu-Daudé static void uart_event(void *opaque, QEMUChrEvent event)
211ee118d95SEdgar E. Iglesias {
212ee118d95SEdgar E. Iglesias 
213ee118d95SEdgar E. Iglesias }
214ee118d95SEdgar E. Iglesias 
215aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp)
216ee118d95SEdgar E. Iglesias {
21724bf6c1fSAndreas Färber     XilinxUARTLite *s = XILINX_UARTLITE(dev);
218ee118d95SEdgar E. Iglesias 
2195345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
22081517ba3SAnton Nefedov                              uart_event, NULL, s, NULL, true);
221becdfa00SMarc-André Lureau }
222aa0f607fSPeter Crosthwaite 
223aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj)
224aa0f607fSPeter Crosthwaite {
225aa0f607fSPeter Crosthwaite     XilinxUARTLite *s = XILINX_UARTLITE(obj);
226aa0f607fSPeter Crosthwaite 
227aa0f607fSPeter Crosthwaite     sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
228aa0f607fSPeter Crosthwaite 
229aa0f607fSPeter Crosthwaite     memory_region_init_io(&s->mmio, obj, &uart_ops, s,
230aa0f607fSPeter Crosthwaite                           "xlnx.xps-uartlite", R_MAX * 4);
231aa0f607fSPeter Crosthwaite     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
232ee118d95SEdgar E. Iglesias }
233ee118d95SEdgar E. Iglesias 
234999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data)
235999e12bbSAnthony Liguori {
23695faaa73SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
237999e12bbSAnthony Liguori 
23895faaa73SPeter Crosthwaite     dc->reset = xilinx_uartlite_reset;
239aa0f607fSPeter Crosthwaite     dc->realize = xilinx_uartlite_realize;
2404f67d30bSMarc-André Lureau     device_class_set_props(dc, xilinx_uartlite_properties);
241999e12bbSAnthony Liguori }
242999e12bbSAnthony Liguori 
2438c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = {
24424bf6c1fSAndreas Färber     .name          = TYPE_XILINX_UARTLITE,
24539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
246144712caSAndreas Färber     .instance_size = sizeof(XilinxUARTLite),
247aa0f607fSPeter Crosthwaite     .instance_init = xilinx_uartlite_init,
248999e12bbSAnthony Liguori     .class_init    = xilinx_uartlite_class_init,
249999e12bbSAnthony Liguori };
250999e12bbSAnthony Liguori 
25183f7d43aSAndreas Färber static void xilinx_uart_register_types(void)
252ee118d95SEdgar E. Iglesias {
25339bffca2SAnthony Liguori     type_register_static(&xilinx_uartlite_info);
254ee118d95SEdgar E. Iglesias }
255ee118d95SEdgar E. Iglesias 
25683f7d43aSAndreas Färber type_init(xilinx_uart_register_types)
257