1ee118d95SEdgar E. Iglesias /* 2ee118d95SEdgar E. Iglesias * QEMU model of Xilinx uartlite. 3ee118d95SEdgar E. Iglesias * 4ee118d95SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5ee118d95SEdgar E. Iglesias * 6ee118d95SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 7ee118d95SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 8ee118d95SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 9ee118d95SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10ee118d95SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 11ee118d95SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 12ee118d95SEdgar E. Iglesias * 13ee118d95SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 14ee118d95SEdgar E. Iglesias * all copies or substantial portions of the Software. 15ee118d95SEdgar E. Iglesias * 16ee118d95SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17ee118d95SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18ee118d95SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19ee118d95SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20ee118d95SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21ee118d95SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22ee118d95SEdgar E. Iglesias * THE SOFTWARE. 23ee118d95SEdgar E. Iglesias */ 24ee118d95SEdgar E. Iglesias 2517b7f2dbSPeter Maydell #include "qemu/osdep.h" 26492edf3eSPhilippe Mathieu-Daudé #include "qemu/log.h" 27*3440a4a9SPhilippe Mathieu-Daudé #include "hw/char/xilinx_uartlite.h" 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h" 3183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 320b8fa32fSMarkus Armbruster #include "qemu/module.h" 334d43a603SMarc-André Lureau #include "chardev/char-fe.h" 34db1015e9SEduardo Habkost #include "qom/object.h" 35ee118d95SEdgar E. Iglesias 36ee118d95SEdgar E. Iglesias #define DUART(x) 37ee118d95SEdgar E. Iglesias 38ee118d95SEdgar E. Iglesias #define R_RX 0 39ee118d95SEdgar E. Iglesias #define R_TX 1 40ee118d95SEdgar E. Iglesias #define R_STATUS 2 41ee118d95SEdgar E. Iglesias #define R_CTRL 3 42ee118d95SEdgar E. Iglesias #define R_MAX 4 43ee118d95SEdgar E. Iglesias 44ee118d95SEdgar E. Iglesias #define STATUS_RXVALID 0x01 45ee118d95SEdgar E. Iglesias #define STATUS_RXFULL 0x02 46ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY 0x04 47ee118d95SEdgar E. Iglesias #define STATUS_TXFULL 0x08 48ee118d95SEdgar E. Iglesias #define STATUS_IE 0x10 49ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN 0x20 50ee118d95SEdgar E. Iglesias #define STATUS_FRAME 0x40 51ee118d95SEdgar E. Iglesias #define STATUS_PARITY 0x80 52ee118d95SEdgar E. Iglesias 53ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX 0x01 54ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX 0x02 55ee118d95SEdgar E. Iglesias #define CONTROL_IE 0x10 56ee118d95SEdgar E. Iglesias 57db1015e9SEduardo Habkost struct XilinxUARTLite { 5824bf6c1fSAndreas Färber SysBusDevice parent_obj; 5924bf6c1fSAndreas Färber 60010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 61becdfa00SMarc-André Lureau CharBackend chr; 62ee118d95SEdgar E. Iglesias qemu_irq irq; 63ee118d95SEdgar E. Iglesias 64ee118d95SEdgar E. Iglesias uint8_t rx_fifo[8]; 65ee118d95SEdgar E. Iglesias unsigned int rx_fifo_pos; 66ee118d95SEdgar E. Iglesias unsigned int rx_fifo_len; 67ee118d95SEdgar E. Iglesias 68ee118d95SEdgar E. Iglesias uint32_t regs[R_MAX]; 69db1015e9SEduardo Habkost }; 70ee118d95SEdgar E. Iglesias 71144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s) 72ee118d95SEdgar E. Iglesias { 73ee118d95SEdgar E. Iglesias unsigned int irq; 74ee118d95SEdgar E. Iglesias 75ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 76ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 77ee118d95SEdgar E. Iglesias 78ee118d95SEdgar E. Iglesias irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE); 79ee118d95SEdgar E. Iglesias qemu_set_irq(s->irq, irq); 80ee118d95SEdgar E. Iglesias } 81ee118d95SEdgar E. Iglesias 82144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s) 83ee118d95SEdgar E. Iglesias { 84ee118d95SEdgar E. Iglesias uint32_t r; 85ee118d95SEdgar E. Iglesias 86ee118d95SEdgar E. Iglesias r = s->regs[R_STATUS]; 87ee118d95SEdgar E. Iglesias r &= ~7; 88ee118d95SEdgar E. Iglesias r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */ 89ee118d95SEdgar E. Iglesias r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1; 90ee118d95SEdgar E. Iglesias r |= (!!s->rx_fifo_len); 91ee118d95SEdgar E. Iglesias s->regs[R_STATUS] = r; 92ee118d95SEdgar E. Iglesias } 93ee118d95SEdgar E. Iglesias 9495faaa73SPeter Crosthwaite static void xilinx_uartlite_reset(DeviceState *dev) 9595faaa73SPeter Crosthwaite { 9695faaa73SPeter Crosthwaite uart_update_status(XILINX_UARTLITE(dev)); 9795faaa73SPeter Crosthwaite } 9895faaa73SPeter Crosthwaite 99010f3f5fSEdgar E. Iglesias static uint64_t 100a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size) 101ee118d95SEdgar E. Iglesias { 102144712caSAndreas Färber XilinxUARTLite *s = opaque; 103ee118d95SEdgar E. Iglesias uint32_t r = 0; 104ee118d95SEdgar E. Iglesias addr >>= 2; 105ee118d95SEdgar E. Iglesias switch (addr) 106ee118d95SEdgar E. Iglesias { 107ee118d95SEdgar E. Iglesias case R_RX: 108ee118d95SEdgar E. Iglesias r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7]; 109ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 110ee118d95SEdgar E. Iglesias s->rx_fifo_len--; 111ee118d95SEdgar E. Iglesias uart_update_status(s); 112ee118d95SEdgar E. Iglesias uart_update_irq(s); 1135345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 114ee118d95SEdgar E. Iglesias break; 115ee118d95SEdgar E. Iglesias 116ee118d95SEdgar E. Iglesias default: 117ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 118ee118d95SEdgar E. Iglesias r = s->regs[addr]; 119ee118d95SEdgar E. Iglesias DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r)); 120ee118d95SEdgar E. Iglesias break; 121ee118d95SEdgar E. Iglesias } 122ee118d95SEdgar E. Iglesias return r; 123ee118d95SEdgar E. Iglesias } 124ee118d95SEdgar E. Iglesias 125ee118d95SEdgar E. Iglesias static void 126a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr, 127010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 128ee118d95SEdgar E. Iglesias { 129144712caSAndreas Färber XilinxUARTLite *s = opaque; 130010f3f5fSEdgar E. Iglesias uint32_t value = val64; 131ee118d95SEdgar E. Iglesias unsigned char ch = value; 132ee118d95SEdgar E. Iglesias 133ee118d95SEdgar E. Iglesias addr >>= 2; 134ee118d95SEdgar E. Iglesias switch (addr) 135ee118d95SEdgar E. Iglesias { 136ee118d95SEdgar E. Iglesias case R_STATUS: 137492edf3eSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n", 138492edf3eSPhilippe Mathieu-Daudé __func__); 139ee118d95SEdgar E. Iglesias break; 140ee118d95SEdgar E. Iglesias 141ee118d95SEdgar E. Iglesias case R_CTRL: 142ee118d95SEdgar E. Iglesias if (value & CONTROL_RST_RX) { 143ee118d95SEdgar E. Iglesias s->rx_fifo_pos = 0; 144ee118d95SEdgar E. Iglesias s->rx_fifo_len = 0; 145ee118d95SEdgar E. Iglesias } 146ee118d95SEdgar E. Iglesias s->regs[addr] = value; 147ee118d95SEdgar E. Iglesias break; 148ee118d95SEdgar E. Iglesias 149ee118d95SEdgar E. Iglesias case R_TX: 1506ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1516ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1525345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 153ee118d95SEdgar E. Iglesias s->regs[addr] = value; 154ee118d95SEdgar E. Iglesias 155ee118d95SEdgar E. Iglesias /* hax. */ 156ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 157ee118d95SEdgar E. Iglesias break; 158ee118d95SEdgar E. Iglesias 159ee118d95SEdgar E. Iglesias default: 160ee118d95SEdgar E. Iglesias DUART(printf("%s addr=%x v=%x\n", __func__, addr, value)); 161ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 162ee118d95SEdgar E. Iglesias s->regs[addr] = value; 163ee118d95SEdgar E. Iglesias break; 164ee118d95SEdgar E. Iglesias } 165ee118d95SEdgar E. Iglesias uart_update_status(s); 166ee118d95SEdgar E. Iglesias uart_update_irq(s); 167ee118d95SEdgar E. Iglesias } 168ee118d95SEdgar E. Iglesias 169010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = { 170010f3f5fSEdgar E. Iglesias .read = uart_read, 171010f3f5fSEdgar E. Iglesias .write = uart_write, 172010f3f5fSEdgar E. Iglesias .endianness = DEVICE_NATIVE_ENDIAN, 173010f3f5fSEdgar E. Iglesias .valid = { 174010f3f5fSEdgar E. Iglesias .min_access_size = 1, 175010f3f5fSEdgar E. Iglesias .max_access_size = 4 176010f3f5fSEdgar E. Iglesias } 177ee118d95SEdgar E. Iglesias }; 178ee118d95SEdgar E. Iglesias 1791b6d0781Sxiaoqiang zhao static Property xilinx_uartlite_properties[] = { 1801b6d0781Sxiaoqiang zhao DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr), 1811b6d0781Sxiaoqiang zhao DEFINE_PROP_END_OF_LIST(), 1821b6d0781Sxiaoqiang zhao }; 1831b6d0781Sxiaoqiang zhao 184ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size) 185ee118d95SEdgar E. Iglesias { 186144712caSAndreas Färber XilinxUARTLite *s = opaque; 187ee118d95SEdgar E. Iglesias 188ee118d95SEdgar E. Iglesias /* Got a byte. */ 189ee118d95SEdgar E. Iglesias if (s->rx_fifo_len >= 8) { 190ee118d95SEdgar E. Iglesias printf("WARNING: UART dropped char.\n"); 191ee118d95SEdgar E. Iglesias return; 192ee118d95SEdgar E. Iglesias } 193ee118d95SEdgar E. Iglesias s->rx_fifo[s->rx_fifo_pos] = *buf; 194ee118d95SEdgar E. Iglesias s->rx_fifo_pos++; 195ee118d95SEdgar E. Iglesias s->rx_fifo_pos &= 0x7; 196ee118d95SEdgar E. Iglesias s->rx_fifo_len++; 197ee118d95SEdgar E. Iglesias 198ee118d95SEdgar E. Iglesias uart_update_status(s); 199ee118d95SEdgar E. Iglesias uart_update_irq(s); 200ee118d95SEdgar E. Iglesias } 201ee118d95SEdgar E. Iglesias 202ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque) 203ee118d95SEdgar E. Iglesias { 204144712caSAndreas Färber XilinxUARTLite *s = opaque; 205ee118d95SEdgar E. Iglesias 206859cc10dSPeter Crosthwaite return s->rx_fifo_len < sizeof(s->rx_fifo); 207ee118d95SEdgar E. Iglesias } 208ee118d95SEdgar E. Iglesias 209083b266fSPhilippe Mathieu-Daudé static void uart_event(void *opaque, QEMUChrEvent event) 210ee118d95SEdgar E. Iglesias { 211ee118d95SEdgar E. Iglesias 212ee118d95SEdgar E. Iglesias } 213ee118d95SEdgar E. Iglesias 214aa0f607fSPeter Crosthwaite static void xilinx_uartlite_realize(DeviceState *dev, Error **errp) 215ee118d95SEdgar E. Iglesias { 21624bf6c1fSAndreas Färber XilinxUARTLite *s = XILINX_UARTLITE(dev); 217ee118d95SEdgar E. Iglesias 2185345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx, 21981517ba3SAnton Nefedov uart_event, NULL, s, NULL, true); 220becdfa00SMarc-André Lureau } 221aa0f607fSPeter Crosthwaite 222aa0f607fSPeter Crosthwaite static void xilinx_uartlite_init(Object *obj) 223aa0f607fSPeter Crosthwaite { 224aa0f607fSPeter Crosthwaite XilinxUARTLite *s = XILINX_UARTLITE(obj); 225aa0f607fSPeter Crosthwaite 226aa0f607fSPeter Crosthwaite sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); 227aa0f607fSPeter Crosthwaite 228aa0f607fSPeter Crosthwaite memory_region_init_io(&s->mmio, obj, &uart_ops, s, 229aa0f607fSPeter Crosthwaite "xlnx.xps-uartlite", R_MAX * 4); 230aa0f607fSPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); 231ee118d95SEdgar E. Iglesias } 232ee118d95SEdgar E. Iglesias 233999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data) 234999e12bbSAnthony Liguori { 23595faaa73SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 236999e12bbSAnthony Liguori 23795faaa73SPeter Crosthwaite dc->reset = xilinx_uartlite_reset; 238aa0f607fSPeter Crosthwaite dc->realize = xilinx_uartlite_realize; 2394f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_uartlite_properties); 240999e12bbSAnthony Liguori } 241999e12bbSAnthony Liguori 2428c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = { 24324bf6c1fSAndreas Färber .name = TYPE_XILINX_UARTLITE, 24439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 245144712caSAndreas Färber .instance_size = sizeof(XilinxUARTLite), 246aa0f607fSPeter Crosthwaite .instance_init = xilinx_uartlite_init, 247999e12bbSAnthony Liguori .class_init = xilinx_uartlite_class_init, 248999e12bbSAnthony Liguori }; 249999e12bbSAnthony Liguori 25083f7d43aSAndreas Färber static void xilinx_uart_register_types(void) 251ee118d95SEdgar E. Iglesias { 25239bffca2SAnthony Liguori type_register_static(&xilinx_uartlite_info); 253ee118d95SEdgar E. Iglesias } 254ee118d95SEdgar E. Iglesias 25583f7d43aSAndreas Färber type_init(xilinx_uart_register_types) 256