1ee118d95SEdgar E. Iglesias /* 2ee118d95SEdgar E. Iglesias * QEMU model of Xilinx uartlite. 3ee118d95SEdgar E. Iglesias * 4ee118d95SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5ee118d95SEdgar E. Iglesias * 6ee118d95SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 7ee118d95SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 8ee118d95SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 9ee118d95SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10ee118d95SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 11ee118d95SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 12ee118d95SEdgar E. Iglesias * 13ee118d95SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 14ee118d95SEdgar E. Iglesias * all copies or substantial portions of the Software. 15ee118d95SEdgar E. Iglesias * 16ee118d95SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17ee118d95SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18ee118d95SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19ee118d95SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20ee118d95SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21ee118d95SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22ee118d95SEdgar E. Iglesias * THE SOFTWARE. 23ee118d95SEdgar E. Iglesias */ 24ee118d95SEdgar E. Iglesias 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 26dccfcd0eSPaolo Bonzini #include "sysemu/char.h" 27ee118d95SEdgar E. Iglesias 28ee118d95SEdgar E. Iglesias #define DUART(x) 29ee118d95SEdgar E. Iglesias 30ee118d95SEdgar E. Iglesias #define R_RX 0 31ee118d95SEdgar E. Iglesias #define R_TX 1 32ee118d95SEdgar E. Iglesias #define R_STATUS 2 33ee118d95SEdgar E. Iglesias #define R_CTRL 3 34ee118d95SEdgar E. Iglesias #define R_MAX 4 35ee118d95SEdgar E. Iglesias 36ee118d95SEdgar E. Iglesias #define STATUS_RXVALID 0x01 37ee118d95SEdgar E. Iglesias #define STATUS_RXFULL 0x02 38ee118d95SEdgar E. Iglesias #define STATUS_TXEMPTY 0x04 39ee118d95SEdgar E. Iglesias #define STATUS_TXFULL 0x08 40ee118d95SEdgar E. Iglesias #define STATUS_IE 0x10 41ee118d95SEdgar E. Iglesias #define STATUS_OVERRUN 0x20 42ee118d95SEdgar E. Iglesias #define STATUS_FRAME 0x40 43ee118d95SEdgar E. Iglesias #define STATUS_PARITY 0x80 44ee118d95SEdgar E. Iglesias 45ee118d95SEdgar E. Iglesias #define CONTROL_RST_TX 0x01 46ee118d95SEdgar E. Iglesias #define CONTROL_RST_RX 0x02 47ee118d95SEdgar E. Iglesias #define CONTROL_IE 0x10 48ee118d95SEdgar E. Iglesias 49*144712caSAndreas Färber typedef struct XilinxUARTLite { 50ee118d95SEdgar E. Iglesias SysBusDevice busdev; 51010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 52ee118d95SEdgar E. Iglesias CharDriverState *chr; 53ee118d95SEdgar E. Iglesias qemu_irq irq; 54ee118d95SEdgar E. Iglesias 55ee118d95SEdgar E. Iglesias uint8_t rx_fifo[8]; 56ee118d95SEdgar E. Iglesias unsigned int rx_fifo_pos; 57ee118d95SEdgar E. Iglesias unsigned int rx_fifo_len; 58ee118d95SEdgar E. Iglesias 59ee118d95SEdgar E. Iglesias uint32_t regs[R_MAX]; 60*144712caSAndreas Färber } XilinxUARTLite; 61ee118d95SEdgar E. Iglesias 62*144712caSAndreas Färber static void uart_update_irq(XilinxUARTLite *s) 63ee118d95SEdgar E. Iglesias { 64ee118d95SEdgar E. Iglesias unsigned int irq; 65ee118d95SEdgar E. Iglesias 66ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 67ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 68ee118d95SEdgar E. Iglesias 69ee118d95SEdgar E. Iglesias irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE); 70ee118d95SEdgar E. Iglesias qemu_set_irq(s->irq, irq); 71ee118d95SEdgar E. Iglesias } 72ee118d95SEdgar E. Iglesias 73*144712caSAndreas Färber static void uart_update_status(XilinxUARTLite *s) 74ee118d95SEdgar E. Iglesias { 75ee118d95SEdgar E. Iglesias uint32_t r; 76ee118d95SEdgar E. Iglesias 77ee118d95SEdgar E. Iglesias r = s->regs[R_STATUS]; 78ee118d95SEdgar E. Iglesias r &= ~7; 79ee118d95SEdgar E. Iglesias r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */ 80ee118d95SEdgar E. Iglesias r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1; 81ee118d95SEdgar E. Iglesias r |= (!!s->rx_fifo_len); 82ee118d95SEdgar E. Iglesias s->regs[R_STATUS] = r; 83ee118d95SEdgar E. Iglesias } 84ee118d95SEdgar E. Iglesias 85010f3f5fSEdgar E. Iglesias static uint64_t 86a8170e5eSAvi Kivity uart_read(void *opaque, hwaddr addr, unsigned int size) 87ee118d95SEdgar E. Iglesias { 88*144712caSAndreas Färber XilinxUARTLite *s = opaque; 89ee118d95SEdgar E. Iglesias uint32_t r = 0; 90ee118d95SEdgar E. Iglesias addr >>= 2; 91ee118d95SEdgar E. Iglesias switch (addr) 92ee118d95SEdgar E. Iglesias { 93ee118d95SEdgar E. Iglesias case R_RX: 94ee118d95SEdgar E. Iglesias r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7]; 95ee118d95SEdgar E. Iglesias if (s->rx_fifo_len) 96ee118d95SEdgar E. Iglesias s->rx_fifo_len--; 97ee118d95SEdgar E. Iglesias uart_update_status(s); 98ee118d95SEdgar E. Iglesias uart_update_irq(s); 9980625b97SPeter Crosthwaite qemu_chr_accept_input(s->chr); 100ee118d95SEdgar E. Iglesias break; 101ee118d95SEdgar E. Iglesias 102ee118d95SEdgar E. Iglesias default: 103ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 104ee118d95SEdgar E. Iglesias r = s->regs[addr]; 105ee118d95SEdgar E. Iglesias DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r)); 106ee118d95SEdgar E. Iglesias break; 107ee118d95SEdgar E. Iglesias } 108ee118d95SEdgar E. Iglesias return r; 109ee118d95SEdgar E. Iglesias } 110ee118d95SEdgar E. Iglesias 111ee118d95SEdgar E. Iglesias static void 112a8170e5eSAvi Kivity uart_write(void *opaque, hwaddr addr, 113010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 114ee118d95SEdgar E. Iglesias { 115*144712caSAndreas Färber XilinxUARTLite *s = opaque; 116010f3f5fSEdgar E. Iglesias uint32_t value = val64; 117ee118d95SEdgar E. Iglesias unsigned char ch = value; 118ee118d95SEdgar E. Iglesias 119ee118d95SEdgar E. Iglesias addr >>= 2; 120ee118d95SEdgar E. Iglesias switch (addr) 121ee118d95SEdgar E. Iglesias { 122ee118d95SEdgar E. Iglesias case R_STATUS: 123ee118d95SEdgar E. Iglesias hw_error("write to UART STATUS?\n"); 124ee118d95SEdgar E. Iglesias break; 125ee118d95SEdgar E. Iglesias 126ee118d95SEdgar E. Iglesias case R_CTRL: 127ee118d95SEdgar E. Iglesias if (value & CONTROL_RST_RX) { 128ee118d95SEdgar E. Iglesias s->rx_fifo_pos = 0; 129ee118d95SEdgar E. Iglesias s->rx_fifo_len = 0; 130ee118d95SEdgar E. Iglesias } 131ee118d95SEdgar E. Iglesias s->regs[addr] = value; 132ee118d95SEdgar E. Iglesias break; 133ee118d95SEdgar E. Iglesias 134ee118d95SEdgar E. Iglesias case R_TX: 135ee118d95SEdgar E. Iglesias if (s->chr) 1362cc6e0a1SAnthony Liguori qemu_chr_fe_write(s->chr, &ch, 1); 137ee118d95SEdgar E. Iglesias 138ee118d95SEdgar E. Iglesias s->regs[addr] = value; 139ee118d95SEdgar E. Iglesias 140ee118d95SEdgar E. Iglesias /* hax. */ 141ee118d95SEdgar E. Iglesias s->regs[R_STATUS] |= STATUS_IE; 142ee118d95SEdgar E. Iglesias break; 143ee118d95SEdgar E. Iglesias 144ee118d95SEdgar E. Iglesias default: 145ee118d95SEdgar E. Iglesias DUART(printf("%s addr=%x v=%x\n", __func__, addr, value)); 146ee118d95SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) 147ee118d95SEdgar E. Iglesias s->regs[addr] = value; 148ee118d95SEdgar E. Iglesias break; 149ee118d95SEdgar E. Iglesias } 150ee118d95SEdgar E. Iglesias uart_update_status(s); 151ee118d95SEdgar E. Iglesias uart_update_irq(s); 152ee118d95SEdgar E. Iglesias } 153ee118d95SEdgar E. Iglesias 154010f3f5fSEdgar E. Iglesias static const MemoryRegionOps uart_ops = { 155010f3f5fSEdgar E. Iglesias .read = uart_read, 156010f3f5fSEdgar E. Iglesias .write = uart_write, 157010f3f5fSEdgar E. Iglesias .endianness = DEVICE_NATIVE_ENDIAN, 158010f3f5fSEdgar E. Iglesias .valid = { 159010f3f5fSEdgar E. Iglesias .min_access_size = 1, 160010f3f5fSEdgar E. Iglesias .max_access_size = 4 161010f3f5fSEdgar E. Iglesias } 162ee118d95SEdgar E. Iglesias }; 163ee118d95SEdgar E. Iglesias 164ee118d95SEdgar E. Iglesias static void uart_rx(void *opaque, const uint8_t *buf, int size) 165ee118d95SEdgar E. Iglesias { 166*144712caSAndreas Färber XilinxUARTLite *s = opaque; 167ee118d95SEdgar E. Iglesias 168ee118d95SEdgar E. Iglesias /* Got a byte. */ 169ee118d95SEdgar E. Iglesias if (s->rx_fifo_len >= 8) { 170ee118d95SEdgar E. Iglesias printf("WARNING: UART dropped char.\n"); 171ee118d95SEdgar E. Iglesias return; 172ee118d95SEdgar E. Iglesias } 173ee118d95SEdgar E. Iglesias s->rx_fifo[s->rx_fifo_pos] = *buf; 174ee118d95SEdgar E. Iglesias s->rx_fifo_pos++; 175ee118d95SEdgar E. Iglesias s->rx_fifo_pos &= 0x7; 176ee118d95SEdgar E. Iglesias s->rx_fifo_len++; 177ee118d95SEdgar E. Iglesias 178ee118d95SEdgar E. Iglesias uart_update_status(s); 179ee118d95SEdgar E. Iglesias uart_update_irq(s); 180ee118d95SEdgar E. Iglesias } 181ee118d95SEdgar E. Iglesias 182ee118d95SEdgar E. Iglesias static int uart_can_rx(void *opaque) 183ee118d95SEdgar E. Iglesias { 184*144712caSAndreas Färber XilinxUARTLite *s = opaque; 185ee118d95SEdgar E. Iglesias 186859cc10dSPeter Crosthwaite return s->rx_fifo_len < sizeof(s->rx_fifo); 187ee118d95SEdgar E. Iglesias } 188ee118d95SEdgar E. Iglesias 189ee118d95SEdgar E. Iglesias static void uart_event(void *opaque, int event) 190ee118d95SEdgar E. Iglesias { 191ee118d95SEdgar E. Iglesias 192ee118d95SEdgar E. Iglesias } 193ee118d95SEdgar E. Iglesias 19481a322d4SGerd Hoffmann static int xilinx_uartlite_init(SysBusDevice *dev) 195ee118d95SEdgar E. Iglesias { 196*144712caSAndreas Färber XilinxUARTLite *s = FROM_SYSBUS(typeof (*s), dev); 197ee118d95SEdgar E. Iglesias 198ee118d95SEdgar E. Iglesias sysbus_init_irq(dev, &s->irq); 199ee118d95SEdgar E. Iglesias 200ee118d95SEdgar E. Iglesias uart_update_status(s); 201300b1fc6SPaolo Bonzini memory_region_init_io(&s->mmio, OBJECT(s), &uart_ops, s, 202300b1fc6SPaolo Bonzini "xlnx.xps-uartlite", R_MAX * 4); 203750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->mmio); 204ee118d95SEdgar E. Iglesias 2050beb4942SAnthony Liguori s->chr = qemu_char_get_next_serial(); 206ee118d95SEdgar E. Iglesias if (s->chr) 207ee118d95SEdgar E. Iglesias qemu_chr_add_handlers(s->chr, uart_can_rx, uart_rx, uart_event, s); 20881a322d4SGerd Hoffmann return 0; 209ee118d95SEdgar E. Iglesias } 210ee118d95SEdgar E. Iglesias 211999e12bbSAnthony Liguori static void xilinx_uartlite_class_init(ObjectClass *klass, void *data) 212999e12bbSAnthony Liguori { 213999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 214999e12bbSAnthony Liguori 215999e12bbSAnthony Liguori sdc->init = xilinx_uartlite_init; 216999e12bbSAnthony Liguori } 217999e12bbSAnthony Liguori 2188c43a6f0SAndreas Färber static const TypeInfo xilinx_uartlite_info = { 21923d6055eSPeter A. G. Crosthwaite .name = "xlnx.xps-uartlite", 22039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 221*144712caSAndreas Färber .instance_size = sizeof(XilinxUARTLite), 222999e12bbSAnthony Liguori .class_init = xilinx_uartlite_class_init, 223999e12bbSAnthony Liguori }; 224999e12bbSAnthony Liguori 22583f7d43aSAndreas Färber static void xilinx_uart_register_types(void) 226ee118d95SEdgar E. Iglesias { 22739bffca2SAnthony Liguori type_register_static(&xilinx_uartlite_info); 228ee118d95SEdgar E. Iglesias } 229ee118d95SEdgar E. Iglesias 23083f7d43aSAndreas Färber type_init(xilinx_uart_register_types) 231