xref: /qemu/hw/char/stm32f2xx_usart.c (revision 64552b6be4758d3a774f7787b294543ccebd5358)
173af5d11SAlistair Francis /*
273af5d11SAlistair Francis  * STM32F2XX USART
373af5d11SAlistair Francis  *
473af5d11SAlistair Francis  * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
573af5d11SAlistair Francis  *
673af5d11SAlistair Francis  * Permission is hereby granted, free of charge, to any person obtaining a copy
773af5d11SAlistair Francis  * of this software and associated documentation files (the "Software"), to deal
873af5d11SAlistair Francis  * in the Software without restriction, including without limitation the rights
973af5d11SAlistair Francis  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1073af5d11SAlistair Francis  * copies of the Software, and to permit persons to whom the Software is
1173af5d11SAlistair Francis  * furnished to do so, subject to the following conditions:
1273af5d11SAlistair Francis  *
1373af5d11SAlistair Francis  * The above copyright notice and this permission notice shall be included in
1473af5d11SAlistair Francis  * all copies or substantial portions of the Software.
1573af5d11SAlistair Francis  *
1673af5d11SAlistair Francis  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1773af5d11SAlistair Francis  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1873af5d11SAlistair Francis  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1973af5d11SAlistair Francis  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2073af5d11SAlistair Francis  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2173af5d11SAlistair Francis  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2273af5d11SAlistair Francis  * THE SOFTWARE.
2373af5d11SAlistair Francis  */
2473af5d11SAlistair Francis 
2517b7f2dbSPeter Maydell #include "qemu/osdep.h"
2673af5d11SAlistair Francis #include "hw/char/stm32f2xx_usart.h"
27*64552b6bSMarkus Armbruster #include "hw/irq.h"
2803dd024fSPaolo Bonzini #include "qemu/log.h"
290b8fa32fSMarkus Armbruster #include "qemu/module.h"
3073af5d11SAlistair Francis 
3173af5d11SAlistair Francis #ifndef STM_USART_ERR_DEBUG
3273af5d11SAlistair Francis #define STM_USART_ERR_DEBUG 0
3373af5d11SAlistair Francis #endif
3473af5d11SAlistair Francis 
3573af5d11SAlistair Francis #define DB_PRINT_L(lvl, fmt, args...) do { \
3673af5d11SAlistair Francis     if (STM_USART_ERR_DEBUG >= lvl) { \
3773af5d11SAlistair Francis         qemu_log("%s: " fmt, __func__, ## args); \
3873af5d11SAlistair Francis     } \
392562755eSEric Blake } while (0)
4073af5d11SAlistair Francis 
4173af5d11SAlistair Francis #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args)
4273af5d11SAlistair Francis 
4373af5d11SAlistair Francis static int stm32f2xx_usart_can_receive(void *opaque)
4473af5d11SAlistair Francis {
4573af5d11SAlistair Francis     STM32F2XXUsartState *s = opaque;
4673af5d11SAlistair Francis 
4773af5d11SAlistair Francis     if (!(s->usart_sr & USART_SR_RXNE)) {
4873af5d11SAlistair Francis         return 1;
4973af5d11SAlistair Francis     }
5073af5d11SAlistair Francis 
5173af5d11SAlistair Francis     return 0;
5273af5d11SAlistair Francis }
5373af5d11SAlistair Francis 
5473af5d11SAlistair Francis static void stm32f2xx_usart_receive(void *opaque, const uint8_t *buf, int size)
5573af5d11SAlistair Francis {
5673af5d11SAlistair Francis     STM32F2XXUsartState *s = opaque;
5773af5d11SAlistair Francis 
5873af5d11SAlistair Francis     if (!(s->usart_cr1 & USART_CR1_UE && s->usart_cr1 & USART_CR1_RE)) {
5973af5d11SAlistair Francis         /* USART not enabled - drop the chars */
6073af5d11SAlistair Francis         DB_PRINT("Dropping the chars\n");
6173af5d11SAlistair Francis         return;
6273af5d11SAlistair Francis     }
6373af5d11SAlistair Francis 
6440766180SPhilippe Mathieu-Daudé     s->usart_dr = *buf;
6573af5d11SAlistair Francis     s->usart_sr |= USART_SR_RXNE;
6673af5d11SAlistair Francis 
6773af5d11SAlistair Francis     if (s->usart_cr1 & USART_CR1_RXNEIE) {
6873af5d11SAlistair Francis         qemu_set_irq(s->irq, 1);
6973af5d11SAlistair Francis     }
7073af5d11SAlistair Francis 
7173af5d11SAlistair Francis     DB_PRINT("Receiving: %c\n", s->usart_dr);
7273af5d11SAlistair Francis }
7373af5d11SAlistair Francis 
7473af5d11SAlistair Francis static void stm32f2xx_usart_reset(DeviceState *dev)
7573af5d11SAlistair Francis {
7673af5d11SAlistair Francis     STM32F2XXUsartState *s = STM32F2XX_USART(dev);
7773af5d11SAlistair Francis 
7873af5d11SAlistair Francis     s->usart_sr = USART_SR_RESET;
7973af5d11SAlistair Francis     s->usart_dr = 0x00000000;
8073af5d11SAlistair Francis     s->usart_brr = 0x00000000;
8173af5d11SAlistair Francis     s->usart_cr1 = 0x00000000;
8273af5d11SAlistair Francis     s->usart_cr2 = 0x00000000;
8373af5d11SAlistair Francis     s->usart_cr3 = 0x00000000;
8473af5d11SAlistair Francis     s->usart_gtpr = 0x00000000;
8573af5d11SAlistair Francis 
8673af5d11SAlistair Francis     qemu_set_irq(s->irq, 0);
8773af5d11SAlistair Francis }
8873af5d11SAlistair Francis 
8973af5d11SAlistair Francis static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr,
9073af5d11SAlistair Francis                                        unsigned int size)
9173af5d11SAlistair Francis {
9273af5d11SAlistair Francis     STM32F2XXUsartState *s = opaque;
9373af5d11SAlistair Francis     uint64_t retvalue;
9473af5d11SAlistair Francis 
9573af5d11SAlistair Francis     DB_PRINT("Read 0x%"HWADDR_PRIx"\n", addr);
9673af5d11SAlistair Francis 
9773af5d11SAlistair Francis     switch (addr) {
9873af5d11SAlistair Francis     case USART_SR:
9973af5d11SAlistair Francis         retvalue = s->usart_sr;
1005345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
10173af5d11SAlistair Francis         return retvalue;
10273af5d11SAlistair Francis     case USART_DR:
10373af5d11SAlistair Francis         DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr);
10473af5d11SAlistair Francis         s->usart_sr &= ~USART_SR_RXNE;
1055345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
10673af5d11SAlistair Francis         qemu_set_irq(s->irq, 0);
10773af5d11SAlistair Francis         return s->usart_dr & 0x3FF;
10873af5d11SAlistair Francis     case USART_BRR:
10973af5d11SAlistair Francis         return s->usart_brr;
11073af5d11SAlistair Francis     case USART_CR1:
11173af5d11SAlistair Francis         return s->usart_cr1;
11273af5d11SAlistair Francis     case USART_CR2:
11373af5d11SAlistair Francis         return s->usart_cr2;
11473af5d11SAlistair Francis     case USART_CR3:
11573af5d11SAlistair Francis         return s->usart_cr3;
11673af5d11SAlistair Francis     case USART_GTPR:
11773af5d11SAlistair Francis         return s->usart_gtpr;
11873af5d11SAlistair Francis     default:
11973af5d11SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR,
12073af5d11SAlistair Francis                       "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr);
12173af5d11SAlistair Francis         return 0;
12273af5d11SAlistair Francis     }
12373af5d11SAlistair Francis 
12473af5d11SAlistair Francis     return 0;
12573af5d11SAlistair Francis }
12673af5d11SAlistair Francis 
12773af5d11SAlistair Francis static void stm32f2xx_usart_write(void *opaque, hwaddr addr,
12873af5d11SAlistair Francis                                   uint64_t val64, unsigned int size)
12973af5d11SAlistair Francis {
13073af5d11SAlistair Francis     STM32F2XXUsartState *s = opaque;
13173af5d11SAlistair Francis     uint32_t value = val64;
13273af5d11SAlistair Francis     unsigned char ch;
13373af5d11SAlistair Francis 
13473af5d11SAlistair Francis     DB_PRINT("Write 0x%" PRIx32 ", 0x%"HWADDR_PRIx"\n", value, addr);
13573af5d11SAlistair Francis 
13673af5d11SAlistair Francis     switch (addr) {
13773af5d11SAlistair Francis     case USART_SR:
13873af5d11SAlistair Francis         if (value <= 0x3FF) {
139f6bfe45aSRichard Braun             /* I/O being synchronous, TXE is always set. In addition, it may
140f6bfe45aSRichard Braun                only be set by hardware, so keep it set here. */
141f6bfe45aSRichard Braun             s->usart_sr = value | USART_SR_TXE;
14273af5d11SAlistair Francis         } else {
14373af5d11SAlistair Francis             s->usart_sr &= value;
14473af5d11SAlistair Francis         }
14573af5d11SAlistair Francis         if (!(s->usart_sr & USART_SR_RXNE)) {
14673af5d11SAlistair Francis             qemu_set_irq(s->irq, 0);
14773af5d11SAlistair Francis         }
14873af5d11SAlistair Francis         return;
14973af5d11SAlistair Francis     case USART_DR:
15073af5d11SAlistair Francis         if (value < 0xF000) {
15173af5d11SAlistair Francis             ch = value;
1526ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
1536ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
1545345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&s->chr, &ch, 1);
155f6bfe45aSRichard Braun             /* XXX I/O are currently synchronous, making it impossible for
156f6bfe45aSRichard Braun                software to observe transient states where TXE or TC aren't
157f6bfe45aSRichard Braun                set. Unlike TXE however, which is read-only, software may
158f6bfe45aSRichard Braun                clear TC by writing 0 to the SR register, so set it again
159f6bfe45aSRichard Braun                on each write. */
16073af5d11SAlistair Francis             s->usart_sr |= USART_SR_TC;
16173af5d11SAlistair Francis         }
16273af5d11SAlistair Francis         return;
16373af5d11SAlistair Francis     case USART_BRR:
16473af5d11SAlistair Francis         s->usart_brr = value;
16573af5d11SAlistair Francis         return;
16673af5d11SAlistair Francis     case USART_CR1:
16773af5d11SAlistair Francis         s->usart_cr1 = value;
16873af5d11SAlistair Francis             if (s->usart_cr1 & USART_CR1_RXNEIE &&
16973af5d11SAlistair Francis                 s->usart_sr & USART_SR_RXNE) {
17073af5d11SAlistair Francis                 qemu_set_irq(s->irq, 1);
17173af5d11SAlistair Francis             }
17273af5d11SAlistair Francis         return;
17373af5d11SAlistair Francis     case USART_CR2:
17473af5d11SAlistair Francis         s->usart_cr2 = value;
17573af5d11SAlistair Francis         return;
17673af5d11SAlistair Francis     case USART_CR3:
17773af5d11SAlistair Francis         s->usart_cr3 = value;
17873af5d11SAlistair Francis         return;
17973af5d11SAlistair Francis     case USART_GTPR:
18073af5d11SAlistair Francis         s->usart_gtpr = value;
18173af5d11SAlistair Francis         return;
18273af5d11SAlistair Francis     default:
18373af5d11SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR,
18473af5d11SAlistair Francis                       "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr);
18573af5d11SAlistair Francis     }
18673af5d11SAlistair Francis }
18773af5d11SAlistair Francis 
18873af5d11SAlistair Francis static const MemoryRegionOps stm32f2xx_usart_ops = {
18973af5d11SAlistair Francis     .read = stm32f2xx_usart_read,
19073af5d11SAlistair Francis     .write = stm32f2xx_usart_write,
19173af5d11SAlistair Francis     .endianness = DEVICE_NATIVE_ENDIAN,
19273af5d11SAlistair Francis };
19373af5d11SAlistair Francis 
1947bd43519Sxiaoqiang zhao static Property stm32f2xx_usart_properties[] = {
1957bd43519Sxiaoqiang zhao     DEFINE_PROP_CHR("chardev", STM32F2XXUsartState, chr),
1967bd43519Sxiaoqiang zhao     DEFINE_PROP_END_OF_LIST(),
1977bd43519Sxiaoqiang zhao };
1987bd43519Sxiaoqiang zhao 
19973af5d11SAlistair Francis static void stm32f2xx_usart_init(Object *obj)
20073af5d11SAlistair Francis {
20173af5d11SAlistair Francis     STM32F2XXUsartState *s = STM32F2XX_USART(obj);
20273af5d11SAlistair Francis 
20373af5d11SAlistair Francis     sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
20473af5d11SAlistair Francis 
20573af5d11SAlistair Francis     memory_region_init_io(&s->mmio, obj, &stm32f2xx_usart_ops, s,
206dd5d693eSSeth Kintigh                           TYPE_STM32F2XX_USART, 0x400);
20773af5d11SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
2087bd43519Sxiaoqiang zhao }
20973af5d11SAlistair Francis 
2107bd43519Sxiaoqiang zhao static void stm32f2xx_usart_realize(DeviceState *dev, Error **errp)
2117bd43519Sxiaoqiang zhao {
2127bd43519Sxiaoqiang zhao     STM32F2XXUsartState *s = STM32F2XX_USART(dev);
21373af5d11SAlistair Francis 
2145345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr, stm32f2xx_usart_can_receive,
21581517ba3SAnton Nefedov                              stm32f2xx_usart_receive, NULL, NULL,
21681517ba3SAnton Nefedov                              s, NULL, true);
21773af5d11SAlistair Francis }
21873af5d11SAlistair Francis 
21973af5d11SAlistair Francis static void stm32f2xx_usart_class_init(ObjectClass *klass, void *data)
22073af5d11SAlistair Francis {
22173af5d11SAlistair Francis     DeviceClass *dc = DEVICE_CLASS(klass);
22273af5d11SAlistair Francis 
22373af5d11SAlistair Francis     dc->reset = stm32f2xx_usart_reset;
2247bd43519Sxiaoqiang zhao     dc->props = stm32f2xx_usart_properties;
2257bd43519Sxiaoqiang zhao     dc->realize = stm32f2xx_usart_realize;
22673af5d11SAlistair Francis }
22773af5d11SAlistair Francis 
22873af5d11SAlistair Francis static const TypeInfo stm32f2xx_usart_info = {
22973af5d11SAlistair Francis     .name          = TYPE_STM32F2XX_USART,
23073af5d11SAlistair Francis     .parent        = TYPE_SYS_BUS_DEVICE,
23173af5d11SAlistair Francis     .instance_size = sizeof(STM32F2XXUsartState),
23273af5d11SAlistair Francis     .instance_init = stm32f2xx_usart_init,
23373af5d11SAlistair Francis     .class_init    = stm32f2xx_usart_class_init,
23473af5d11SAlistair Francis };
23573af5d11SAlistair Francis 
23673af5d11SAlistair Francis static void stm32f2xx_usart_register_types(void)
23773af5d11SAlistair Francis {
23873af5d11SAlistair Francis     type_register_static(&stm32f2xx_usart_info);
23973af5d11SAlistair Francis }
24073af5d11SAlistair Francis 
24173af5d11SAlistair Francis type_init(stm32f2xx_usart_register_types)
242