173af5d11SAlistair Francis /* 273af5d11SAlistair Francis * STM32F2XX USART 373af5d11SAlistair Francis * 473af5d11SAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 573af5d11SAlistair Francis * 673af5d11SAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy 773af5d11SAlistair Francis * of this software and associated documentation files (the "Software"), to deal 873af5d11SAlistair Francis * in the Software without restriction, including without limitation the rights 973af5d11SAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1073af5d11SAlistair Francis * copies of the Software, and to permit persons to whom the Software is 1173af5d11SAlistair Francis * furnished to do so, subject to the following conditions: 1273af5d11SAlistair Francis * 1373af5d11SAlistair Francis * The above copyright notice and this permission notice shall be included in 1473af5d11SAlistair Francis * all copies or substantial portions of the Software. 1573af5d11SAlistair Francis * 1673af5d11SAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1773af5d11SAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1873af5d11SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1973af5d11SAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2073af5d11SAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2173af5d11SAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2273af5d11SAlistair Francis * THE SOFTWARE. 2373af5d11SAlistair Francis */ 2473af5d11SAlistair Francis 2517b7f2dbSPeter Maydell #include "qemu/osdep.h" 2673af5d11SAlistair Francis #include "hw/char/stm32f2xx_usart.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 29ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h" 3003dd024fSPaolo Bonzini #include "qemu/log.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 3273af5d11SAlistair Francis 3373af5d11SAlistair Francis #ifndef STM_USART_ERR_DEBUG 3473af5d11SAlistair Francis #define STM_USART_ERR_DEBUG 0 3573af5d11SAlistair Francis #endif 3673af5d11SAlistair Francis 3773af5d11SAlistair Francis #define DB_PRINT_L(lvl, fmt, args...) do { \ 3873af5d11SAlistair Francis if (STM_USART_ERR_DEBUG >= lvl) { \ 3973af5d11SAlistair Francis qemu_log("%s: " fmt, __func__, ## args); \ 4073af5d11SAlistair Francis } \ 412562755eSEric Blake } while (0) 4273af5d11SAlistair Francis 4373af5d11SAlistair Francis #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) 4473af5d11SAlistair Francis 4573af5d11SAlistair Francis static int stm32f2xx_usart_can_receive(void *opaque) 4673af5d11SAlistair Francis { 4773af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 4873af5d11SAlistair Francis 4973af5d11SAlistair Francis if (!(s->usart_sr & USART_SR_RXNE)) { 5073af5d11SAlistair Francis return 1; 5173af5d11SAlistair Francis } 5273af5d11SAlistair Francis 5373af5d11SAlistair Francis return 0; 5473af5d11SAlistair Francis } 5573af5d11SAlistair Francis 56b80e20dbSHans-Erik Floryd static void stm32f2xx_update_irq(STM32F2XXUsartState *s) 57b80e20dbSHans-Erik Floryd { 58b80e20dbSHans-Erik Floryd uint32_t mask = s->usart_sr & s->usart_cr1; 59b80e20dbSHans-Erik Floryd 60b80e20dbSHans-Erik Floryd if (mask & (USART_SR_TXE | USART_SR_TC | USART_SR_RXNE)) { 61b80e20dbSHans-Erik Floryd qemu_set_irq(s->irq, 1); 62b80e20dbSHans-Erik Floryd } else { 63b80e20dbSHans-Erik Floryd qemu_set_irq(s->irq, 0); 64b80e20dbSHans-Erik Floryd } 65b80e20dbSHans-Erik Floryd } 66b80e20dbSHans-Erik Floryd 6773af5d11SAlistair Francis static void stm32f2xx_usart_receive(void *opaque, const uint8_t *buf, int size) 6873af5d11SAlistair Francis { 6973af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 7073af5d11SAlistair Francis 7173af5d11SAlistair Francis if (!(s->usart_cr1 & USART_CR1_UE && s->usart_cr1 & USART_CR1_RE)) { 7273af5d11SAlistair Francis /* USART not enabled - drop the chars */ 7373af5d11SAlistair Francis DB_PRINT("Dropping the chars\n"); 7473af5d11SAlistair Francis return; 7573af5d11SAlistair Francis } 7673af5d11SAlistair Francis 7740766180SPhilippe Mathieu-Daudé s->usart_dr = *buf; 7873af5d11SAlistair Francis s->usart_sr |= USART_SR_RXNE; 7973af5d11SAlistair Francis 80b80e20dbSHans-Erik Floryd stm32f2xx_update_irq(s); 8173af5d11SAlistair Francis 8273af5d11SAlistair Francis DB_PRINT("Receiving: %c\n", s->usart_dr); 8373af5d11SAlistair Francis } 8473af5d11SAlistair Francis 8573af5d11SAlistair Francis static void stm32f2xx_usart_reset(DeviceState *dev) 8673af5d11SAlistair Francis { 8773af5d11SAlistair Francis STM32F2XXUsartState *s = STM32F2XX_USART(dev); 8873af5d11SAlistair Francis 8973af5d11SAlistair Francis s->usart_sr = USART_SR_RESET; 9073af5d11SAlistair Francis s->usart_dr = 0x00000000; 9173af5d11SAlistair Francis s->usart_brr = 0x00000000; 9273af5d11SAlistair Francis s->usart_cr1 = 0x00000000; 9373af5d11SAlistair Francis s->usart_cr2 = 0x00000000; 9473af5d11SAlistair Francis s->usart_cr3 = 0x00000000; 9573af5d11SAlistair Francis s->usart_gtpr = 0x00000000; 9673af5d11SAlistair Francis 97b80e20dbSHans-Erik Floryd stm32f2xx_update_irq(s); 9873af5d11SAlistair Francis } 9973af5d11SAlistair Francis 10073af5d11SAlistair Francis static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr, 10173af5d11SAlistair Francis unsigned int size) 10273af5d11SAlistair Francis { 10373af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 10473af5d11SAlistair Francis uint64_t retvalue; 10573af5d11SAlistair Francis 10673af5d11SAlistair Francis DB_PRINT("Read 0x%"HWADDR_PRIx"\n", addr); 10773af5d11SAlistair Francis 10873af5d11SAlistair Francis switch (addr) { 10973af5d11SAlistair Francis case USART_SR: 11073af5d11SAlistair Francis retvalue = s->usart_sr; 1115345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 11273af5d11SAlistair Francis return retvalue; 11373af5d11SAlistair Francis case USART_DR: 11473af5d11SAlistair Francis DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr); 115ab08c346SOlivier Hériveaux retvalue = s->usart_dr & 0x3FF; 11673af5d11SAlistair Francis s->usart_sr &= ~USART_SR_RXNE; 1175345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 118b80e20dbSHans-Erik Floryd stm32f2xx_update_irq(s); 119ab08c346SOlivier Hériveaux return retvalue; 12073af5d11SAlistair Francis case USART_BRR: 12173af5d11SAlistair Francis return s->usart_brr; 12273af5d11SAlistair Francis case USART_CR1: 12373af5d11SAlistair Francis return s->usart_cr1; 12473af5d11SAlistair Francis case USART_CR2: 12573af5d11SAlistair Francis return s->usart_cr2; 12673af5d11SAlistair Francis case USART_CR3: 12773af5d11SAlistair Francis return s->usart_cr3; 12873af5d11SAlistair Francis case USART_GTPR: 12973af5d11SAlistair Francis return s->usart_gtpr; 13073af5d11SAlistair Francis default: 13173af5d11SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, 13273af5d11SAlistair Francis "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); 13373af5d11SAlistair Francis return 0; 13473af5d11SAlistair Francis } 13573af5d11SAlistair Francis 13673af5d11SAlistair Francis return 0; 13773af5d11SAlistair Francis } 13873af5d11SAlistair Francis 13973af5d11SAlistair Francis static void stm32f2xx_usart_write(void *opaque, hwaddr addr, 14073af5d11SAlistair Francis uint64_t val64, unsigned int size) 14173af5d11SAlistair Francis { 14273af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 14373af5d11SAlistair Francis uint32_t value = val64; 14473af5d11SAlistair Francis unsigned char ch; 14573af5d11SAlistair Francis 14673af5d11SAlistair Francis DB_PRINT("Write 0x%" PRIx32 ", 0x%"HWADDR_PRIx"\n", value, addr); 14773af5d11SAlistair Francis 14873af5d11SAlistair Francis switch (addr) { 14973af5d11SAlistair Francis case USART_SR: 15073af5d11SAlistair Francis if (value <= 0x3FF) { 151f6bfe45aSRichard Braun /* I/O being synchronous, TXE is always set. In addition, it may 152f6bfe45aSRichard Braun only be set by hardware, so keep it set here. */ 153f6bfe45aSRichard Braun s->usart_sr = value | USART_SR_TXE; 15473af5d11SAlistair Francis } else { 15573af5d11SAlistair Francis s->usart_sr &= value; 15673af5d11SAlistair Francis } 157b80e20dbSHans-Erik Floryd stm32f2xx_update_irq(s); 15873af5d11SAlistair Francis return; 15973af5d11SAlistair Francis case USART_DR: 16073af5d11SAlistair Francis if (value < 0xF000) { 16173af5d11SAlistair Francis ch = value; 1626ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1636ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1645345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 165f6bfe45aSRichard Braun /* XXX I/O are currently synchronous, making it impossible for 166f6bfe45aSRichard Braun software to observe transient states where TXE or TC aren't 167f6bfe45aSRichard Braun set. Unlike TXE however, which is read-only, software may 168f6bfe45aSRichard Braun clear TC by writing 0 to the SR register, so set it again 169f6bfe45aSRichard Braun on each write. */ 17073af5d11SAlistair Francis s->usart_sr |= USART_SR_TC; 1712e9cb201SHans-Erik Floryd stm32f2xx_update_irq(s); 17273af5d11SAlistair Francis } 17373af5d11SAlistair Francis return; 17473af5d11SAlistair Francis case USART_BRR: 17573af5d11SAlistair Francis s->usart_brr = value; 17673af5d11SAlistair Francis return; 17773af5d11SAlistair Francis case USART_CR1: 17873af5d11SAlistair Francis s->usart_cr1 = value; 179b80e20dbSHans-Erik Floryd stm32f2xx_update_irq(s); 18073af5d11SAlistair Francis return; 18173af5d11SAlistair Francis case USART_CR2: 18273af5d11SAlistair Francis s->usart_cr2 = value; 18373af5d11SAlistair Francis return; 18473af5d11SAlistair Francis case USART_CR3: 18573af5d11SAlistair Francis s->usart_cr3 = value; 18673af5d11SAlistair Francis return; 18773af5d11SAlistair Francis case USART_GTPR: 18873af5d11SAlistair Francis s->usart_gtpr = value; 18973af5d11SAlistair Francis return; 19073af5d11SAlistair Francis default: 19173af5d11SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, 19273af5d11SAlistair Francis "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); 19373af5d11SAlistair Francis } 19473af5d11SAlistair Francis } 19573af5d11SAlistair Francis 19673af5d11SAlistair Francis static const MemoryRegionOps stm32f2xx_usart_ops = { 19773af5d11SAlistair Francis .read = stm32f2xx_usart_read, 19873af5d11SAlistair Francis .write = stm32f2xx_usart_write, 19973af5d11SAlistair Francis .endianness = DEVICE_NATIVE_ENDIAN, 20073af5d11SAlistair Francis }; 20173af5d11SAlistair Francis 202*312f37d1SRichard Henderson static const Property stm32f2xx_usart_properties[] = { 2037bd43519Sxiaoqiang zhao DEFINE_PROP_CHR("chardev", STM32F2XXUsartState, chr), 2047bd43519Sxiaoqiang zhao DEFINE_PROP_END_OF_LIST(), 2057bd43519Sxiaoqiang zhao }; 2067bd43519Sxiaoqiang zhao 20773af5d11SAlistair Francis static void stm32f2xx_usart_init(Object *obj) 20873af5d11SAlistair Francis { 20973af5d11SAlistair Francis STM32F2XXUsartState *s = STM32F2XX_USART(obj); 21073af5d11SAlistair Francis 21173af5d11SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); 21273af5d11SAlistair Francis 21373af5d11SAlistair Francis memory_region_init_io(&s->mmio, obj, &stm32f2xx_usart_ops, s, 214dd5d693eSSeth Kintigh TYPE_STM32F2XX_USART, 0x400); 21573af5d11SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); 2167bd43519Sxiaoqiang zhao } 21773af5d11SAlistair Francis 2187bd43519Sxiaoqiang zhao static void stm32f2xx_usart_realize(DeviceState *dev, Error **errp) 2197bd43519Sxiaoqiang zhao { 2207bd43519Sxiaoqiang zhao STM32F2XXUsartState *s = STM32F2XX_USART(dev); 22173af5d11SAlistair Francis 2225345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, stm32f2xx_usart_can_receive, 22381517ba3SAnton Nefedov stm32f2xx_usart_receive, NULL, NULL, 22481517ba3SAnton Nefedov s, NULL, true); 22573af5d11SAlistair Francis } 22673af5d11SAlistair Francis 22773af5d11SAlistair Francis static void stm32f2xx_usart_class_init(ObjectClass *klass, void *data) 22873af5d11SAlistair Francis { 22973af5d11SAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass); 23073af5d11SAlistair Francis 231e3d08143SPeter Maydell device_class_set_legacy_reset(dc, stm32f2xx_usart_reset); 2324f67d30bSMarc-André Lureau device_class_set_props(dc, stm32f2xx_usart_properties); 2337bd43519Sxiaoqiang zhao dc->realize = stm32f2xx_usart_realize; 23473af5d11SAlistair Francis } 23573af5d11SAlistair Francis 23673af5d11SAlistair Francis static const TypeInfo stm32f2xx_usart_info = { 23773af5d11SAlistair Francis .name = TYPE_STM32F2XX_USART, 23873af5d11SAlistair Francis .parent = TYPE_SYS_BUS_DEVICE, 23973af5d11SAlistair Francis .instance_size = sizeof(STM32F2XXUsartState), 24073af5d11SAlistair Francis .instance_init = stm32f2xx_usart_init, 24173af5d11SAlistair Francis .class_init = stm32f2xx_usart_class_init, 24273af5d11SAlistair Francis }; 24373af5d11SAlistair Francis 24473af5d11SAlistair Francis static void stm32f2xx_usart_register_types(void) 24573af5d11SAlistair Francis { 24673af5d11SAlistair Francis type_register_static(&stm32f2xx_usart_info); 24773af5d11SAlistair Francis } 24873af5d11SAlistair Francis 24973af5d11SAlistair Francis type_init(stm32f2xx_usart_register_types) 250