173af5d11SAlistair Francis /* 273af5d11SAlistair Francis * STM32F2XX USART 373af5d11SAlistair Francis * 473af5d11SAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 573af5d11SAlistair Francis * 673af5d11SAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy 773af5d11SAlistair Francis * of this software and associated documentation files (the "Software"), to deal 873af5d11SAlistair Francis * in the Software without restriction, including without limitation the rights 973af5d11SAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1073af5d11SAlistair Francis * copies of the Software, and to permit persons to whom the Software is 1173af5d11SAlistair Francis * furnished to do so, subject to the following conditions: 1273af5d11SAlistair Francis * 1373af5d11SAlistair Francis * The above copyright notice and this permission notice shall be included in 1473af5d11SAlistair Francis * all copies or substantial portions of the Software. 1573af5d11SAlistair Francis * 1673af5d11SAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1773af5d11SAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1873af5d11SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1973af5d11SAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2073af5d11SAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2173af5d11SAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2273af5d11SAlistair Francis * THE SOFTWARE. 2373af5d11SAlistair Francis */ 2473af5d11SAlistair Francis 25*17b7f2dbSPeter Maydell #include "qemu/osdep.h" 2673af5d11SAlistair Francis #include "hw/char/stm32f2xx_usart.h" 2773af5d11SAlistair Francis 2873af5d11SAlistair Francis #ifndef STM_USART_ERR_DEBUG 2973af5d11SAlistair Francis #define STM_USART_ERR_DEBUG 0 3073af5d11SAlistair Francis #endif 3173af5d11SAlistair Francis 3273af5d11SAlistair Francis #define DB_PRINT_L(lvl, fmt, args...) do { \ 3373af5d11SAlistair Francis if (STM_USART_ERR_DEBUG >= lvl) { \ 3473af5d11SAlistair Francis qemu_log("%s: " fmt, __func__, ## args); \ 3573af5d11SAlistair Francis } \ 3673af5d11SAlistair Francis } while (0); 3773af5d11SAlistair Francis 3873af5d11SAlistair Francis #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) 3973af5d11SAlistair Francis 4073af5d11SAlistair Francis static int stm32f2xx_usart_can_receive(void *opaque) 4173af5d11SAlistair Francis { 4273af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 4373af5d11SAlistair Francis 4473af5d11SAlistair Francis if (!(s->usart_sr & USART_SR_RXNE)) { 4573af5d11SAlistair Francis return 1; 4673af5d11SAlistair Francis } 4773af5d11SAlistair Francis 4873af5d11SAlistair Francis return 0; 4973af5d11SAlistair Francis } 5073af5d11SAlistair Francis 5173af5d11SAlistair Francis static void stm32f2xx_usart_receive(void *opaque, const uint8_t *buf, int size) 5273af5d11SAlistair Francis { 5373af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 5473af5d11SAlistair Francis 5573af5d11SAlistair Francis s->usart_dr = *buf; 5673af5d11SAlistair Francis 5773af5d11SAlistair Francis if (!(s->usart_cr1 & USART_CR1_UE && s->usart_cr1 & USART_CR1_RE)) { 5873af5d11SAlistair Francis /* USART not enabled - drop the chars */ 5973af5d11SAlistair Francis DB_PRINT("Dropping the chars\n"); 6073af5d11SAlistair Francis return; 6173af5d11SAlistair Francis } 6273af5d11SAlistair Francis 6373af5d11SAlistair Francis s->usart_sr |= USART_SR_RXNE; 6473af5d11SAlistair Francis 6573af5d11SAlistair Francis if (s->usart_cr1 & USART_CR1_RXNEIE) { 6673af5d11SAlistair Francis qemu_set_irq(s->irq, 1); 6773af5d11SAlistair Francis } 6873af5d11SAlistair Francis 6973af5d11SAlistair Francis DB_PRINT("Receiving: %c\n", s->usart_dr); 7073af5d11SAlistair Francis } 7173af5d11SAlistair Francis 7273af5d11SAlistair Francis static void stm32f2xx_usart_reset(DeviceState *dev) 7373af5d11SAlistair Francis { 7473af5d11SAlistair Francis STM32F2XXUsartState *s = STM32F2XX_USART(dev); 7573af5d11SAlistair Francis 7673af5d11SAlistair Francis s->usart_sr = USART_SR_RESET; 7773af5d11SAlistair Francis s->usart_dr = 0x00000000; 7873af5d11SAlistair Francis s->usart_brr = 0x00000000; 7973af5d11SAlistair Francis s->usart_cr1 = 0x00000000; 8073af5d11SAlistair Francis s->usart_cr2 = 0x00000000; 8173af5d11SAlistair Francis s->usart_cr3 = 0x00000000; 8273af5d11SAlistair Francis s->usart_gtpr = 0x00000000; 8373af5d11SAlistair Francis 8473af5d11SAlistair Francis qemu_set_irq(s->irq, 0); 8573af5d11SAlistair Francis } 8673af5d11SAlistair Francis 8773af5d11SAlistair Francis static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr, 8873af5d11SAlistair Francis unsigned int size) 8973af5d11SAlistair Francis { 9073af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 9173af5d11SAlistair Francis uint64_t retvalue; 9273af5d11SAlistair Francis 9373af5d11SAlistair Francis DB_PRINT("Read 0x%"HWADDR_PRIx"\n", addr); 9473af5d11SAlistair Francis 9573af5d11SAlistair Francis switch (addr) { 9673af5d11SAlistair Francis case USART_SR: 9773af5d11SAlistair Francis retvalue = s->usart_sr; 9873af5d11SAlistair Francis s->usart_sr &= ~USART_SR_TC; 9973af5d11SAlistair Francis if (s->chr) { 10073af5d11SAlistair Francis qemu_chr_accept_input(s->chr); 10173af5d11SAlistair Francis } 10273af5d11SAlistair Francis return retvalue; 10373af5d11SAlistair Francis case USART_DR: 10473af5d11SAlistair Francis DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr); 10573af5d11SAlistair Francis s->usart_sr |= USART_SR_TXE; 10673af5d11SAlistair Francis s->usart_sr &= ~USART_SR_RXNE; 10773af5d11SAlistair Francis if (s->chr) { 10873af5d11SAlistair Francis qemu_chr_accept_input(s->chr); 10973af5d11SAlistair Francis } 11073af5d11SAlistair Francis qemu_set_irq(s->irq, 0); 11173af5d11SAlistair Francis return s->usart_dr & 0x3FF; 11273af5d11SAlistair Francis case USART_BRR: 11373af5d11SAlistair Francis return s->usart_brr; 11473af5d11SAlistair Francis case USART_CR1: 11573af5d11SAlistair Francis return s->usart_cr1; 11673af5d11SAlistair Francis case USART_CR2: 11773af5d11SAlistair Francis return s->usart_cr2; 11873af5d11SAlistair Francis case USART_CR3: 11973af5d11SAlistair Francis return s->usart_cr3; 12073af5d11SAlistair Francis case USART_GTPR: 12173af5d11SAlistair Francis return s->usart_gtpr; 12273af5d11SAlistair Francis default: 12373af5d11SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, 12473af5d11SAlistair Francis "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); 12573af5d11SAlistair Francis return 0; 12673af5d11SAlistair Francis } 12773af5d11SAlistair Francis 12873af5d11SAlistair Francis return 0; 12973af5d11SAlistair Francis } 13073af5d11SAlistair Francis 13173af5d11SAlistair Francis static void stm32f2xx_usart_write(void *opaque, hwaddr addr, 13273af5d11SAlistair Francis uint64_t val64, unsigned int size) 13373af5d11SAlistair Francis { 13473af5d11SAlistair Francis STM32F2XXUsartState *s = opaque; 13573af5d11SAlistair Francis uint32_t value = val64; 13673af5d11SAlistair Francis unsigned char ch; 13773af5d11SAlistair Francis 13873af5d11SAlistair Francis DB_PRINT("Write 0x%" PRIx32 ", 0x%"HWADDR_PRIx"\n", value, addr); 13973af5d11SAlistair Francis 14073af5d11SAlistair Francis switch (addr) { 14173af5d11SAlistair Francis case USART_SR: 14273af5d11SAlistair Francis if (value <= 0x3FF) { 14373af5d11SAlistair Francis s->usart_sr = value; 14473af5d11SAlistair Francis } else { 14573af5d11SAlistair Francis s->usart_sr &= value; 14673af5d11SAlistair Francis } 14773af5d11SAlistair Francis if (!(s->usart_sr & USART_SR_RXNE)) { 14873af5d11SAlistair Francis qemu_set_irq(s->irq, 0); 14973af5d11SAlistair Francis } 15073af5d11SAlistair Francis return; 15173af5d11SAlistair Francis case USART_DR: 15273af5d11SAlistair Francis if (value < 0xF000) { 15373af5d11SAlistair Francis ch = value; 15473af5d11SAlistair Francis if (s->chr) { 15573af5d11SAlistair Francis qemu_chr_fe_write_all(s->chr, &ch, 1); 15673af5d11SAlistair Francis } 15773af5d11SAlistair Francis s->usart_sr |= USART_SR_TC; 15873af5d11SAlistair Francis s->usart_sr &= ~USART_SR_TXE; 15973af5d11SAlistair Francis } 16073af5d11SAlistair Francis return; 16173af5d11SAlistair Francis case USART_BRR: 16273af5d11SAlistair Francis s->usart_brr = value; 16373af5d11SAlistair Francis return; 16473af5d11SAlistair Francis case USART_CR1: 16573af5d11SAlistair Francis s->usart_cr1 = value; 16673af5d11SAlistair Francis if (s->usart_cr1 & USART_CR1_RXNEIE && 16773af5d11SAlistair Francis s->usart_sr & USART_SR_RXNE) { 16873af5d11SAlistair Francis qemu_set_irq(s->irq, 1); 16973af5d11SAlistair Francis } 17073af5d11SAlistair Francis return; 17173af5d11SAlistair Francis case USART_CR2: 17273af5d11SAlistair Francis s->usart_cr2 = value; 17373af5d11SAlistair Francis return; 17473af5d11SAlistair Francis case USART_CR3: 17573af5d11SAlistair Francis s->usart_cr3 = value; 17673af5d11SAlistair Francis return; 17773af5d11SAlistair Francis case USART_GTPR: 17873af5d11SAlistair Francis s->usart_gtpr = value; 17973af5d11SAlistair Francis return; 18073af5d11SAlistair Francis default: 18173af5d11SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, 18273af5d11SAlistair Francis "%s: Bad offset 0x%"HWADDR_PRIx"\n", __func__, addr); 18373af5d11SAlistair Francis } 18473af5d11SAlistair Francis } 18573af5d11SAlistair Francis 18673af5d11SAlistair Francis static const MemoryRegionOps stm32f2xx_usart_ops = { 18773af5d11SAlistair Francis .read = stm32f2xx_usart_read, 18873af5d11SAlistair Francis .write = stm32f2xx_usart_write, 18973af5d11SAlistair Francis .endianness = DEVICE_NATIVE_ENDIAN, 19073af5d11SAlistair Francis }; 19173af5d11SAlistair Francis 19273af5d11SAlistair Francis static void stm32f2xx_usart_init(Object *obj) 19373af5d11SAlistair Francis { 19473af5d11SAlistair Francis STM32F2XXUsartState *s = STM32F2XX_USART(obj); 19573af5d11SAlistair Francis 19673af5d11SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); 19773af5d11SAlistair Francis 19873af5d11SAlistair Francis memory_region_init_io(&s->mmio, obj, &stm32f2xx_usart_ops, s, 19973af5d11SAlistair Francis TYPE_STM32F2XX_USART, 0x2000); 20073af5d11SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); 20173af5d11SAlistair Francis 202d71b22bbSMarkus Armbruster /* FIXME use a qdev chardev prop instead of qemu_char_get_next_serial() */ 20373af5d11SAlistair Francis s->chr = qemu_char_get_next_serial(); 20473af5d11SAlistair Francis 20573af5d11SAlistair Francis if (s->chr) { 20673af5d11SAlistair Francis qemu_chr_add_handlers(s->chr, stm32f2xx_usart_can_receive, 20773af5d11SAlistair Francis stm32f2xx_usart_receive, NULL, s); 20873af5d11SAlistair Francis } 20973af5d11SAlistair Francis } 21073af5d11SAlistair Francis 21173af5d11SAlistair Francis static void stm32f2xx_usart_class_init(ObjectClass *klass, void *data) 21273af5d11SAlistair Francis { 21373af5d11SAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass); 21473af5d11SAlistair Francis 21573af5d11SAlistair Francis dc->reset = stm32f2xx_usart_reset; 2169f9bdf43SMarkus Armbruster /* Reason: instance_init() method uses qemu_char_get_next_serial() */ 2179f9bdf43SMarkus Armbruster dc->cannot_instantiate_with_device_add_yet = true; 21873af5d11SAlistair Francis } 21973af5d11SAlistair Francis 22073af5d11SAlistair Francis static const TypeInfo stm32f2xx_usart_info = { 22173af5d11SAlistair Francis .name = TYPE_STM32F2XX_USART, 22273af5d11SAlistair Francis .parent = TYPE_SYS_BUS_DEVICE, 22373af5d11SAlistair Francis .instance_size = sizeof(STM32F2XXUsartState), 22473af5d11SAlistair Francis .instance_init = stm32f2xx_usart_init, 22573af5d11SAlistair Francis .class_init = stm32f2xx_usart_class_init, 22673af5d11SAlistair Francis }; 22773af5d11SAlistair Francis 22873af5d11SAlistair Francis static void stm32f2xx_usart_register_types(void) 22973af5d11SAlistair Francis { 23073af5d11SAlistair Francis type_register_static(&stm32f2xx_usart_info); 23173af5d11SAlistair Francis } 23273af5d11SAlistair Francis 23373af5d11SAlistair Francis type_init(stm32f2xx_usart_register_types) 234