12f062c72Sths /* 22f062c72Sths * QEMU SCI/SCIF serial port emulation 32f062c72Sths * 42f062c72Sths * Copyright (c) 2007 Magnus Damm 52f062c72Sths * 62f062c72Sths * Based on serial.c - QEMU 16450 UART emulation 72f062c72Sths * Copyright (c) 2003-2004 Fabrice Bellard 82f062c72Sths * 92f062c72Sths * Permission is hereby granted, free of charge, to any person obtaining a copy 102f062c72Sths * of this software and associated documentation files (the "Software"), to deal 112f062c72Sths * in the Software without restriction, including without limitation the rights 122f062c72Sths * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 132f062c72Sths * copies of the Software, and to permit persons to whom the Software is 142f062c72Sths * furnished to do so, subject to the following conditions: 152f062c72Sths * 162f062c72Sths * The above copyright notice and this permission notice shall be included in 172f062c72Sths * all copies or substantial portions of the Software. 182f062c72Sths * 192f062c72Sths * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 202f062c72Sths * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 212f062c72Sths * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 222f062c72Sths * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 232f062c72Sths * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 242f062c72Sths * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 252f062c72Sths * THE SOFTWARE. 262f062c72Sths */ 270430891cSPeter Maydell #include "qemu/osdep.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 290d09e41aSPaolo Bonzini #include "hw/sh4/sh.h" 304d43a603SMarc-André Lureau #include "chardev/char-fe.h" 3132a6ebecSMarc-André Lureau #include "qapi/error.h" 32*71bb4ce1SGeert Uytterhoeven #include "qemu/timer.h" 332f062c72Sths 342f062c72Sths //#define DEBUG_SERIAL 352f062c72Sths 362f062c72Sths #define SH_SERIAL_FLAG_TEND (1 << 0) 372f062c72Sths #define SH_SERIAL_FLAG_TDE (1 << 1) 382f062c72Sths #define SH_SERIAL_FLAG_RDF (1 << 2) 392f062c72Sths #define SH_SERIAL_FLAG_BRK (1 << 3) 402f062c72Sths #define SH_SERIAL_FLAG_DR (1 << 4) 412f062c72Sths 4263242a00Saurel32 #define SH_RX_FIFO_LENGTH (16) 4363242a00Saurel32 442f062c72Sths typedef struct { 459a9d0b81SBenoît Canet MemoryRegion iomem; 469a9d0b81SBenoît Canet MemoryRegion iomem_p4; 479a9d0b81SBenoît Canet MemoryRegion iomem_a7; 482f062c72Sths uint8_t smr; 492f062c72Sths uint8_t brr; 502f062c72Sths uint8_t scr; 512f062c72Sths uint8_t dr; /* ftdr / tdr */ 522f062c72Sths uint8_t sr; /* fsr / ssr */ 532f062c72Sths uint16_t fcr; 542f062c72Sths uint8_t sptr; 552f062c72Sths 5663242a00Saurel32 uint8_t rx_fifo[SH_RX_FIFO_LENGTH]; /* frdr / rdr */ 572f062c72Sths uint8_t rx_cnt; 5863242a00Saurel32 uint8_t rx_tail; 5963242a00Saurel32 uint8_t rx_head; 602f062c72Sths 612f062c72Sths int freq; 622f062c72Sths int feat; 632f062c72Sths int flags; 6463242a00Saurel32 int rtrg; 652f062c72Sths 6632a6ebecSMarc-André Lureau CharBackend chr; 67*71bb4ce1SGeert Uytterhoeven QEMUTimer *fifo_timeout_timer; 68*71bb4ce1SGeert Uytterhoeven uint64_t etu; /* Elementary Time Unit (ns) */ 69bf5b7423Saurel32 704e7ed2d1Saurel32 qemu_irq eri; 714e7ed2d1Saurel32 qemu_irq rxi; 724e7ed2d1Saurel32 qemu_irq txi; 734e7ed2d1Saurel32 qemu_irq tei; 744e7ed2d1Saurel32 qemu_irq bri; 752f062c72Sths } sh_serial_state; 762f062c72Sths 7763242a00Saurel32 static void sh_serial_clear_fifo(sh_serial_state * s) 7863242a00Saurel32 { 7963242a00Saurel32 memset(s->rx_fifo, 0, SH_RX_FIFO_LENGTH); 8063242a00Saurel32 s->rx_cnt = 0; 8163242a00Saurel32 s->rx_head = 0; 8263242a00Saurel32 s->rx_tail = 0; 8363242a00Saurel32 } 8463242a00Saurel32 85a8170e5eSAvi Kivity static void sh_serial_write(void *opaque, hwaddr offs, 869a9d0b81SBenoît Canet uint64_t val, unsigned size) 872f062c72Sths { 882f062c72Sths sh_serial_state *s = opaque; 892f062c72Sths unsigned char ch; 902f062c72Sths 912f062c72Sths #ifdef DEBUG_SERIAL 928da3ff18Spbrook printf("sh_serial: write offs=0x%02x val=0x%02x\n", 938da3ff18Spbrook offs, val); 942f062c72Sths #endif 952f062c72Sths switch(offs) { 962f062c72Sths case 0x00: /* SMR */ 972f062c72Sths s->smr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0x7b : 0xff); 982f062c72Sths return; 992f062c72Sths case 0x04: /* BRR */ 1002f062c72Sths s->brr = val; 1012f062c72Sths return; 1022f062c72Sths case 0x08: /* SCR */ 10363242a00Saurel32 /* TODO : For SH7751, SCIF mask should be 0xfb. */ 104bf5b7423Saurel32 s->scr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0xfa : 0xff); 1052f062c72Sths if (!(val & (1 << 5))) 1062f062c72Sths s->flags |= SH_SERIAL_FLAG_TEND; 107bf5b7423Saurel32 if ((s->feat & SH_SERIAL_FEAT_SCIF) && s->txi) { 1084e7ed2d1Saurel32 qemu_set_irq(s->txi, val & (1 << 7)); 109bf5b7423Saurel32 } 1104e7ed2d1Saurel32 if (!(val & (1 << 6))) { 1114e7ed2d1Saurel32 qemu_set_irq(s->rxi, 0); 11263242a00Saurel32 } 1132f062c72Sths return; 1142f062c72Sths case 0x0c: /* FTDR / TDR */ 11530650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 1162f062c72Sths ch = val; 1176ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1186ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1195345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 1202f062c72Sths } 1212f062c72Sths s->dr = val; 1222f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TDE; 1232f062c72Sths return; 1242f062c72Sths #if 0 1252f062c72Sths case 0x14: /* FRDR / RDR */ 1262f062c72Sths ret = 0; 1272f062c72Sths break; 1282f062c72Sths #endif 1292f062c72Sths } 1302f062c72Sths if (s->feat & SH_SERIAL_FEAT_SCIF) { 1312f062c72Sths switch(offs) { 1322f062c72Sths case 0x10: /* FSR */ 1332f062c72Sths if (!(val & (1 << 6))) 1342f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TEND; 1352f062c72Sths if (!(val & (1 << 5))) 1362f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TDE; 1372f062c72Sths if (!(val & (1 << 4))) 1382f062c72Sths s->flags &= ~SH_SERIAL_FLAG_BRK; 1392f062c72Sths if (!(val & (1 << 1))) 1402f062c72Sths s->flags &= ~SH_SERIAL_FLAG_RDF; 1412f062c72Sths if (!(val & (1 << 0))) 1422f062c72Sths s->flags &= ~SH_SERIAL_FLAG_DR; 14363242a00Saurel32 14463242a00Saurel32 if (!(val & (1 << 1)) || !(val & (1 << 0))) { 1454e7ed2d1Saurel32 if (s->rxi) { 1464e7ed2d1Saurel32 qemu_set_irq(s->rxi, 0); 14763242a00Saurel32 } 14863242a00Saurel32 } 1492f062c72Sths return; 1502f062c72Sths case 0x18: /* FCR */ 1512f062c72Sths s->fcr = val; 15263242a00Saurel32 switch ((val >> 6) & 3) { 15363242a00Saurel32 case 0: 15463242a00Saurel32 s->rtrg = 1; 15563242a00Saurel32 break; 15663242a00Saurel32 case 1: 15763242a00Saurel32 s->rtrg = 4; 15863242a00Saurel32 break; 15963242a00Saurel32 case 2: 16063242a00Saurel32 s->rtrg = 8; 16163242a00Saurel32 break; 16263242a00Saurel32 case 3: 16363242a00Saurel32 s->rtrg = 14; 16463242a00Saurel32 break; 16563242a00Saurel32 } 16663242a00Saurel32 if (val & (1 << 1)) { 16763242a00Saurel32 sh_serial_clear_fifo(s); 16863242a00Saurel32 s->sr &= ~(1 << 1); 16963242a00Saurel32 } 17063242a00Saurel32 1712f062c72Sths return; 1722f062c72Sths case 0x20: /* SPTR */ 17363242a00Saurel32 s->sptr = val & 0xf3; 1742f062c72Sths return; 1752f062c72Sths case 0x24: /* LSR */ 1762f062c72Sths return; 1772f062c72Sths } 1782f062c72Sths } 1792f062c72Sths else { 1802f062c72Sths switch(offs) { 181d1f193b0Saurel32 #if 0 1822f062c72Sths case 0x0c: 1832f062c72Sths ret = s->dr; 1842f062c72Sths break; 1852f062c72Sths case 0x10: 1862f062c72Sths ret = 0; 1872f062c72Sths break; 1882f062c72Sths #endif 189d1f193b0Saurel32 case 0x1c: 190d1f193b0Saurel32 s->sptr = val & 0x8f; 191d1f193b0Saurel32 return; 192d1f193b0Saurel32 } 1932f062c72Sths } 1942f062c72Sths 195c1950a4eSPeter Maydell fprintf(stderr, "sh_serial: unsupported write to 0x%02" 196a8170e5eSAvi Kivity HWADDR_PRIx "\n", offs); 19743dc2a64SBlue Swirl abort(); 1982f062c72Sths } 1992f062c72Sths 200a8170e5eSAvi Kivity static uint64_t sh_serial_read(void *opaque, hwaddr offs, 2019a9d0b81SBenoît Canet unsigned size) 2022f062c72Sths { 2032f062c72Sths sh_serial_state *s = opaque; 2042f062c72Sths uint32_t ret = ~0; 2052f062c72Sths 2062f062c72Sths #if 0 2072f062c72Sths switch(offs) { 2082f062c72Sths case 0x00: 2092f062c72Sths ret = s->smr; 2102f062c72Sths break; 2112f062c72Sths case 0x04: 2122f062c72Sths ret = s->brr; 2132f062c72Sths break; 2142f062c72Sths case 0x08: 2152f062c72Sths ret = s->scr; 2162f062c72Sths break; 2172f062c72Sths case 0x14: 2182f062c72Sths ret = 0; 2192f062c72Sths break; 2202f062c72Sths } 2212f062c72Sths #endif 2222f062c72Sths if (s->feat & SH_SERIAL_FEAT_SCIF) { 2232f062c72Sths switch(offs) { 224bf5b7423Saurel32 case 0x00: /* SMR */ 225bf5b7423Saurel32 ret = s->smr; 226bf5b7423Saurel32 break; 227bf5b7423Saurel32 case 0x08: /* SCR */ 228bf5b7423Saurel32 ret = s->scr; 229bf5b7423Saurel32 break; 2302f062c72Sths case 0x10: /* FSR */ 2312f062c72Sths ret = 0; 2322f062c72Sths if (s->flags & SH_SERIAL_FLAG_TEND) 2332f062c72Sths ret |= (1 << 6); 2342f062c72Sths if (s->flags & SH_SERIAL_FLAG_TDE) 2352f062c72Sths ret |= (1 << 5); 2362f062c72Sths if (s->flags & SH_SERIAL_FLAG_BRK) 2372f062c72Sths ret |= (1 << 4); 2382f062c72Sths if (s->flags & SH_SERIAL_FLAG_RDF) 2392f062c72Sths ret |= (1 << 1); 2402f062c72Sths if (s->flags & SH_SERIAL_FLAG_DR) 2412f062c72Sths ret |= (1 << 0); 2422f062c72Sths 2432f062c72Sths if (s->scr & (1 << 5)) 2442f062c72Sths s->flags |= SH_SERIAL_FLAG_TDE | SH_SERIAL_FLAG_TEND; 2452f062c72Sths 2462f062c72Sths break; 24763242a00Saurel32 case 0x14: 24863242a00Saurel32 if (s->rx_cnt > 0) { 24963242a00Saurel32 ret = s->rx_fifo[s->rx_tail++]; 25063242a00Saurel32 s->rx_cnt--; 25163242a00Saurel32 if (s->rx_tail == SH_RX_FIFO_LENGTH) 25263242a00Saurel32 s->rx_tail = 0; 25363242a00Saurel32 if (s->rx_cnt < s->rtrg) 25463242a00Saurel32 s->flags &= ~SH_SERIAL_FLAG_RDF; 25563242a00Saurel32 } 25663242a00Saurel32 break; 2572f062c72Sths case 0x18: 2582f062c72Sths ret = s->fcr; 2592f062c72Sths break; 2602f062c72Sths case 0x1c: 2612f062c72Sths ret = s->rx_cnt; 2622f062c72Sths break; 2632f062c72Sths case 0x20: 2642f062c72Sths ret = s->sptr; 2652f062c72Sths break; 2662f062c72Sths case 0x24: 2672f062c72Sths ret = 0; 2682f062c72Sths break; 2692f062c72Sths } 2702f062c72Sths } 2712f062c72Sths else { 2722f062c72Sths switch(offs) { 273d1f193b0Saurel32 #if 0 2742f062c72Sths case 0x0c: 2752f062c72Sths ret = s->dr; 2762f062c72Sths break; 2772f062c72Sths case 0x10: 2782f062c72Sths ret = 0; 2792f062c72Sths break; 28063242a00Saurel32 case 0x14: 28163242a00Saurel32 ret = s->rx_fifo[0]; 28263242a00Saurel32 break; 283d1f193b0Saurel32 #endif 2842f062c72Sths case 0x1c: 2852f062c72Sths ret = s->sptr; 2862f062c72Sths break; 2872f062c72Sths } 2882f062c72Sths } 2892f062c72Sths #ifdef DEBUG_SERIAL 2908da3ff18Spbrook printf("sh_serial: read offs=0x%02x val=0x%x\n", 2918da3ff18Spbrook offs, ret); 2922f062c72Sths #endif 2932f062c72Sths 2942f062c72Sths if (ret & ~((1 << 16) - 1)) { 295c1950a4eSPeter Maydell fprintf(stderr, "sh_serial: unsupported read from 0x%02" 296a8170e5eSAvi Kivity HWADDR_PRIx "\n", offs); 29743dc2a64SBlue Swirl abort(); 2982f062c72Sths } 2992f062c72Sths 3002f062c72Sths return ret; 3012f062c72Sths } 3022f062c72Sths 3032f062c72Sths static int sh_serial_can_receive(sh_serial_state *s) 3042f062c72Sths { 30563242a00Saurel32 return s->scr & (1 << 4); 3062f062c72Sths } 3072f062c72Sths 3082f062c72Sths static void sh_serial_receive_break(sh_serial_state *s) 3092f062c72Sths { 31063242a00Saurel32 if (s->feat & SH_SERIAL_FEAT_SCIF) 31163242a00Saurel32 s->sr |= (1 << 4); 3122f062c72Sths } 3132f062c72Sths 3142f062c72Sths static int sh_serial_can_receive1(void *opaque) 3152f062c72Sths { 3162f062c72Sths sh_serial_state *s = opaque; 3172f062c72Sths return sh_serial_can_receive(s); 3182f062c72Sths } 3192f062c72Sths 320*71bb4ce1SGeert Uytterhoeven static void sh_serial_timeout_int(void *opaque) 321*71bb4ce1SGeert Uytterhoeven { 322*71bb4ce1SGeert Uytterhoeven sh_serial_state *s = opaque; 323*71bb4ce1SGeert Uytterhoeven 324*71bb4ce1SGeert Uytterhoeven s->flags |= SH_SERIAL_FLAG_RDF; 325*71bb4ce1SGeert Uytterhoeven if (s->scr & (1 << 6) && s->rxi) { 326*71bb4ce1SGeert Uytterhoeven qemu_set_irq(s->rxi, 1); 327*71bb4ce1SGeert Uytterhoeven } 328*71bb4ce1SGeert Uytterhoeven } 329*71bb4ce1SGeert Uytterhoeven 3302f062c72Sths static void sh_serial_receive1(void *opaque, const uint8_t *buf, int size) 3312f062c72Sths { 3322f062c72Sths sh_serial_state *s = opaque; 333b7d2b020SAurelien Jarno 334b7d2b020SAurelien Jarno if (s->feat & SH_SERIAL_FEAT_SCIF) { 335b7d2b020SAurelien Jarno int i; 336b7d2b020SAurelien Jarno for (i = 0; i < size; i++) { 337b7d2b020SAurelien Jarno if (s->rx_cnt < SH_RX_FIFO_LENGTH) { 338b7d2b020SAurelien Jarno s->rx_fifo[s->rx_head++] = buf[i]; 339b7d2b020SAurelien Jarno if (s->rx_head == SH_RX_FIFO_LENGTH) { 340b7d2b020SAurelien Jarno s->rx_head = 0; 341b7d2b020SAurelien Jarno } 342b7d2b020SAurelien Jarno s->rx_cnt++; 343b7d2b020SAurelien Jarno if (s->rx_cnt >= s->rtrg) { 344b7d2b020SAurelien Jarno s->flags |= SH_SERIAL_FLAG_RDF; 345b7d2b020SAurelien Jarno if (s->scr & (1 << 6) && s->rxi) { 346*71bb4ce1SGeert Uytterhoeven timer_del(s->fifo_timeout_timer); 347b7d2b020SAurelien Jarno qemu_set_irq(s->rxi, 1); 348b7d2b020SAurelien Jarno } 349*71bb4ce1SGeert Uytterhoeven } else { 350*71bb4ce1SGeert Uytterhoeven timer_mod(s->fifo_timeout_timer, 351*71bb4ce1SGeert Uytterhoeven qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 15 * s->etu); 352b7d2b020SAurelien Jarno } 353b7d2b020SAurelien Jarno } 354b7d2b020SAurelien Jarno } 355b7d2b020SAurelien Jarno } else { 356b7d2b020SAurelien Jarno s->rx_fifo[0] = buf[0]; 357b7d2b020SAurelien Jarno } 3582f062c72Sths } 3592f062c72Sths 3602f062c72Sths static void sh_serial_event(void *opaque, int event) 3612f062c72Sths { 3622f062c72Sths sh_serial_state *s = opaque; 3632f062c72Sths if (event == CHR_EVENT_BREAK) 3642f062c72Sths sh_serial_receive_break(s); 3652f062c72Sths } 3662f062c72Sths 3679a9d0b81SBenoît Canet static const MemoryRegionOps sh_serial_ops = { 3689a9d0b81SBenoît Canet .read = sh_serial_read, 3699a9d0b81SBenoît Canet .write = sh_serial_write, 3709a9d0b81SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3712f062c72Sths }; 3722f062c72Sths 3739a9d0b81SBenoît Canet void sh_serial_init(MemoryRegion *sysmem, 374a8170e5eSAvi Kivity hwaddr base, int feat, 3750ec7b3e7SMarc-André Lureau uint32_t freq, Chardev *chr, 3764e7ed2d1Saurel32 qemu_irq eri_source, 3774e7ed2d1Saurel32 qemu_irq rxi_source, 3784e7ed2d1Saurel32 qemu_irq txi_source, 3794e7ed2d1Saurel32 qemu_irq tei_source, 3804e7ed2d1Saurel32 qemu_irq bri_source) 3812f062c72Sths { 3822f062c72Sths sh_serial_state *s; 3832f062c72Sths 3847267c094SAnthony Liguori s = g_malloc0(sizeof(sh_serial_state)); 3852f062c72Sths 3862f062c72Sths s->feat = feat; 3872f062c72Sths s->flags = SH_SERIAL_FLAG_TEND | SH_SERIAL_FLAG_TDE; 38863242a00Saurel32 s->rtrg = 1; 3892f062c72Sths 3902f062c72Sths s->smr = 0; 3912f062c72Sths s->brr = 0xff; 392b7d35e65Sbalrog s->scr = 1 << 5; /* pretend that TX is enabled so early printk works */ 3932f062c72Sths s->sptr = 0; 3942f062c72Sths 3952f062c72Sths if (feat & SH_SERIAL_FEAT_SCIF) { 3962f062c72Sths s->fcr = 0; 3972f062c72Sths } 3982f062c72Sths else { 3992f062c72Sths s->dr = 0xff; 4002f062c72Sths } 4012f062c72Sths 40263242a00Saurel32 sh_serial_clear_fifo(s); 4032f062c72Sths 4042c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &sh_serial_ops, s, 4059a9d0b81SBenoît Canet "serial", 0x100000000ULL); 4069a9d0b81SBenoît Canet 4072c9b15caSPaolo Bonzini memory_region_init_alias(&s->iomem_p4, NULL, "serial-p4", &s->iomem, 4089a9d0b81SBenoît Canet 0, 0x28); 4099a9d0b81SBenoît Canet memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4); 4109a9d0b81SBenoît Canet 4112c9b15caSPaolo Bonzini memory_region_init_alias(&s->iomem_a7, NULL, "serial-a7", &s->iomem, 4129a9d0b81SBenoît Canet 0, 0x28); 4139a9d0b81SBenoît Canet memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7); 4142f062c72Sths 415456d6069SHans de Goede if (chr) { 41632a6ebecSMarc-André Lureau qemu_chr_fe_init(&s->chr, chr, &error_abort); 4175345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, sh_serial_can_receive1, 4185345fdb4SMarc-André Lureau sh_serial_receive1, 41981517ba3SAnton Nefedov sh_serial_event, NULL, s, NULL, true); 420456d6069SHans de Goede } 421bf5b7423Saurel32 422*71bb4ce1SGeert Uytterhoeven s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 423*71bb4ce1SGeert Uytterhoeven sh_serial_timeout_int, s); 424*71bb4ce1SGeert Uytterhoeven s->etu = NANOSECONDS_PER_SECOND / 9600; 425bf5b7423Saurel32 s->eri = eri_source; 426bf5b7423Saurel32 s->rxi = rxi_source; 427bf5b7423Saurel32 s->txi = txi_source; 428bf5b7423Saurel32 s->tei = tei_source; 429bf5b7423Saurel32 s->bri = bri_source; 4302f062c72Sths } 431