12f062c72Sths /* 22f062c72Sths * QEMU SCI/SCIF serial port emulation 32f062c72Sths * 42f062c72Sths * Copyright (c) 2007 Magnus Damm 52f062c72Sths * 62f062c72Sths * Based on serial.c - QEMU 16450 UART emulation 72f062c72Sths * Copyright (c) 2003-2004 Fabrice Bellard 82f062c72Sths * 92f062c72Sths * Permission is hereby granted, free of charge, to any person obtaining a copy 102f062c72Sths * of this software and associated documentation files (the "Software"), to deal 112f062c72Sths * in the Software without restriction, including without limitation the rights 122f062c72Sths * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 132f062c72Sths * copies of the Software, and to permit persons to whom the Software is 142f062c72Sths * furnished to do so, subject to the following conditions: 152f062c72Sths * 162f062c72Sths * The above copyright notice and this permission notice shall be included in 172f062c72Sths * all copies or substantial portions of the Software. 182f062c72Sths * 192f062c72Sths * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 202f062c72Sths * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 212f062c72Sths * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 222f062c72Sths * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 232f062c72Sths * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 242f062c72Sths * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 252f062c72Sths * THE SOFTWARE. 262f062c72Sths */ 27*64552b6bSMarkus Armbruster 280430891cSPeter Maydell #include "qemu/osdep.h" 2983c9f4caSPaolo Bonzini #include "hw/hw.h" 30*64552b6bSMarkus Armbruster #include "hw/irq.h" 310d09e41aSPaolo Bonzini #include "hw/sh4/sh.h" 324d43a603SMarc-André Lureau #include "chardev/char-fe.h" 3332a6ebecSMarc-André Lureau #include "qapi/error.h" 3471bb4ce1SGeert Uytterhoeven #include "qemu/timer.h" 352f062c72Sths 362f062c72Sths //#define DEBUG_SERIAL 372f062c72Sths 382f062c72Sths #define SH_SERIAL_FLAG_TEND (1 << 0) 392f062c72Sths #define SH_SERIAL_FLAG_TDE (1 << 1) 402f062c72Sths #define SH_SERIAL_FLAG_RDF (1 << 2) 412f062c72Sths #define SH_SERIAL_FLAG_BRK (1 << 3) 422f062c72Sths #define SH_SERIAL_FLAG_DR (1 << 4) 432f062c72Sths 4463242a00Saurel32 #define SH_RX_FIFO_LENGTH (16) 4563242a00Saurel32 462f062c72Sths typedef struct { 479a9d0b81SBenoît Canet MemoryRegion iomem; 489a9d0b81SBenoît Canet MemoryRegion iomem_p4; 499a9d0b81SBenoît Canet MemoryRegion iomem_a7; 502f062c72Sths uint8_t smr; 512f062c72Sths uint8_t brr; 522f062c72Sths uint8_t scr; 532f062c72Sths uint8_t dr; /* ftdr / tdr */ 542f062c72Sths uint8_t sr; /* fsr / ssr */ 552f062c72Sths uint16_t fcr; 562f062c72Sths uint8_t sptr; 572f062c72Sths 5863242a00Saurel32 uint8_t rx_fifo[SH_RX_FIFO_LENGTH]; /* frdr / rdr */ 592f062c72Sths uint8_t rx_cnt; 6063242a00Saurel32 uint8_t rx_tail; 6163242a00Saurel32 uint8_t rx_head; 622f062c72Sths 632f062c72Sths int freq; 642f062c72Sths int feat; 652f062c72Sths int flags; 6663242a00Saurel32 int rtrg; 672f062c72Sths 6832a6ebecSMarc-André Lureau CharBackend chr; 6971bb4ce1SGeert Uytterhoeven QEMUTimer *fifo_timeout_timer; 7071bb4ce1SGeert Uytterhoeven uint64_t etu; /* Elementary Time Unit (ns) */ 71bf5b7423Saurel32 724e7ed2d1Saurel32 qemu_irq eri; 734e7ed2d1Saurel32 qemu_irq rxi; 744e7ed2d1Saurel32 qemu_irq txi; 754e7ed2d1Saurel32 qemu_irq tei; 764e7ed2d1Saurel32 qemu_irq bri; 772f062c72Sths } sh_serial_state; 782f062c72Sths 7963242a00Saurel32 static void sh_serial_clear_fifo(sh_serial_state * s) 8063242a00Saurel32 { 8163242a00Saurel32 memset(s->rx_fifo, 0, SH_RX_FIFO_LENGTH); 8263242a00Saurel32 s->rx_cnt = 0; 8363242a00Saurel32 s->rx_head = 0; 8463242a00Saurel32 s->rx_tail = 0; 8563242a00Saurel32 } 8663242a00Saurel32 87a8170e5eSAvi Kivity static void sh_serial_write(void *opaque, hwaddr offs, 889a9d0b81SBenoît Canet uint64_t val, unsigned size) 892f062c72Sths { 902f062c72Sths sh_serial_state *s = opaque; 912f062c72Sths unsigned char ch; 922f062c72Sths 932f062c72Sths #ifdef DEBUG_SERIAL 948da3ff18Spbrook printf("sh_serial: write offs=0x%02x val=0x%02x\n", 958da3ff18Spbrook offs, val); 962f062c72Sths #endif 972f062c72Sths switch(offs) { 982f062c72Sths case 0x00: /* SMR */ 992f062c72Sths s->smr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0x7b : 0xff); 1002f062c72Sths return; 1012f062c72Sths case 0x04: /* BRR */ 1022f062c72Sths s->brr = val; 1032f062c72Sths return; 1042f062c72Sths case 0x08: /* SCR */ 10563242a00Saurel32 /* TODO : For SH7751, SCIF mask should be 0xfb. */ 106bf5b7423Saurel32 s->scr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0xfa : 0xff); 1072f062c72Sths if (!(val & (1 << 5))) 1082f062c72Sths s->flags |= SH_SERIAL_FLAG_TEND; 109bf5b7423Saurel32 if ((s->feat & SH_SERIAL_FEAT_SCIF) && s->txi) { 1104e7ed2d1Saurel32 qemu_set_irq(s->txi, val & (1 << 7)); 111bf5b7423Saurel32 } 1124e7ed2d1Saurel32 if (!(val & (1 << 6))) { 1134e7ed2d1Saurel32 qemu_set_irq(s->rxi, 0); 11463242a00Saurel32 } 1152f062c72Sths return; 1162f062c72Sths case 0x0c: /* FTDR / TDR */ 11730650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 1182f062c72Sths ch = val; 1196ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1206ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1215345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 1222f062c72Sths } 1232f062c72Sths s->dr = val; 1242f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TDE; 1252f062c72Sths return; 1262f062c72Sths #if 0 1272f062c72Sths case 0x14: /* FRDR / RDR */ 1282f062c72Sths ret = 0; 1292f062c72Sths break; 1302f062c72Sths #endif 1312f062c72Sths } 1322f062c72Sths if (s->feat & SH_SERIAL_FEAT_SCIF) { 1332f062c72Sths switch(offs) { 1342f062c72Sths case 0x10: /* FSR */ 1352f062c72Sths if (!(val & (1 << 6))) 1362f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TEND; 1372f062c72Sths if (!(val & (1 << 5))) 1382f062c72Sths s->flags &= ~SH_SERIAL_FLAG_TDE; 1392f062c72Sths if (!(val & (1 << 4))) 1402f062c72Sths s->flags &= ~SH_SERIAL_FLAG_BRK; 1412f062c72Sths if (!(val & (1 << 1))) 1422f062c72Sths s->flags &= ~SH_SERIAL_FLAG_RDF; 1432f062c72Sths if (!(val & (1 << 0))) 1442f062c72Sths s->flags &= ~SH_SERIAL_FLAG_DR; 14563242a00Saurel32 14663242a00Saurel32 if (!(val & (1 << 1)) || !(val & (1 << 0))) { 1474e7ed2d1Saurel32 if (s->rxi) { 1484e7ed2d1Saurel32 qemu_set_irq(s->rxi, 0); 14963242a00Saurel32 } 15063242a00Saurel32 } 1512f062c72Sths return; 1522f062c72Sths case 0x18: /* FCR */ 1532f062c72Sths s->fcr = val; 15463242a00Saurel32 switch ((val >> 6) & 3) { 15563242a00Saurel32 case 0: 15663242a00Saurel32 s->rtrg = 1; 15763242a00Saurel32 break; 15863242a00Saurel32 case 1: 15963242a00Saurel32 s->rtrg = 4; 16063242a00Saurel32 break; 16163242a00Saurel32 case 2: 16263242a00Saurel32 s->rtrg = 8; 16363242a00Saurel32 break; 16463242a00Saurel32 case 3: 16563242a00Saurel32 s->rtrg = 14; 16663242a00Saurel32 break; 16763242a00Saurel32 } 16863242a00Saurel32 if (val & (1 << 1)) { 16963242a00Saurel32 sh_serial_clear_fifo(s); 17063242a00Saurel32 s->sr &= ~(1 << 1); 17163242a00Saurel32 } 17263242a00Saurel32 1732f062c72Sths return; 1742f062c72Sths case 0x20: /* SPTR */ 17563242a00Saurel32 s->sptr = val & 0xf3; 1762f062c72Sths return; 1772f062c72Sths case 0x24: /* LSR */ 1782f062c72Sths return; 1792f062c72Sths } 1802f062c72Sths } 1812f062c72Sths else { 1822f062c72Sths switch(offs) { 183d1f193b0Saurel32 #if 0 1842f062c72Sths case 0x0c: 1852f062c72Sths ret = s->dr; 1862f062c72Sths break; 1872f062c72Sths case 0x10: 1882f062c72Sths ret = 0; 1892f062c72Sths break; 1902f062c72Sths #endif 191d1f193b0Saurel32 case 0x1c: 192d1f193b0Saurel32 s->sptr = val & 0x8f; 193d1f193b0Saurel32 return; 194d1f193b0Saurel32 } 1952f062c72Sths } 1962f062c72Sths 197c1950a4eSPeter Maydell fprintf(stderr, "sh_serial: unsupported write to 0x%02" 198a8170e5eSAvi Kivity HWADDR_PRIx "\n", offs); 19943dc2a64SBlue Swirl abort(); 2002f062c72Sths } 2012f062c72Sths 202a8170e5eSAvi Kivity static uint64_t sh_serial_read(void *opaque, hwaddr offs, 2039a9d0b81SBenoît Canet unsigned size) 2042f062c72Sths { 2052f062c72Sths sh_serial_state *s = opaque; 2062f062c72Sths uint32_t ret = ~0; 2072f062c72Sths 2082f062c72Sths #if 0 2092f062c72Sths switch(offs) { 2102f062c72Sths case 0x00: 2112f062c72Sths ret = s->smr; 2122f062c72Sths break; 2132f062c72Sths case 0x04: 2142f062c72Sths ret = s->brr; 2152f062c72Sths break; 2162f062c72Sths case 0x08: 2172f062c72Sths ret = s->scr; 2182f062c72Sths break; 2192f062c72Sths case 0x14: 2202f062c72Sths ret = 0; 2212f062c72Sths break; 2222f062c72Sths } 2232f062c72Sths #endif 2242f062c72Sths if (s->feat & SH_SERIAL_FEAT_SCIF) { 2252f062c72Sths switch(offs) { 226bf5b7423Saurel32 case 0x00: /* SMR */ 227bf5b7423Saurel32 ret = s->smr; 228bf5b7423Saurel32 break; 229bf5b7423Saurel32 case 0x08: /* SCR */ 230bf5b7423Saurel32 ret = s->scr; 231bf5b7423Saurel32 break; 2322f062c72Sths case 0x10: /* FSR */ 2332f062c72Sths ret = 0; 2342f062c72Sths if (s->flags & SH_SERIAL_FLAG_TEND) 2352f062c72Sths ret |= (1 << 6); 2362f062c72Sths if (s->flags & SH_SERIAL_FLAG_TDE) 2372f062c72Sths ret |= (1 << 5); 2382f062c72Sths if (s->flags & SH_SERIAL_FLAG_BRK) 2392f062c72Sths ret |= (1 << 4); 2402f062c72Sths if (s->flags & SH_SERIAL_FLAG_RDF) 2412f062c72Sths ret |= (1 << 1); 2422f062c72Sths if (s->flags & SH_SERIAL_FLAG_DR) 2432f062c72Sths ret |= (1 << 0); 2442f062c72Sths 2452f062c72Sths if (s->scr & (1 << 5)) 2462f062c72Sths s->flags |= SH_SERIAL_FLAG_TDE | SH_SERIAL_FLAG_TEND; 2472f062c72Sths 2482f062c72Sths break; 24963242a00Saurel32 case 0x14: 25063242a00Saurel32 if (s->rx_cnt > 0) { 25163242a00Saurel32 ret = s->rx_fifo[s->rx_tail++]; 25263242a00Saurel32 s->rx_cnt--; 25363242a00Saurel32 if (s->rx_tail == SH_RX_FIFO_LENGTH) 25463242a00Saurel32 s->rx_tail = 0; 25563242a00Saurel32 if (s->rx_cnt < s->rtrg) 25663242a00Saurel32 s->flags &= ~SH_SERIAL_FLAG_RDF; 25763242a00Saurel32 } 25863242a00Saurel32 break; 2592f062c72Sths case 0x18: 2602f062c72Sths ret = s->fcr; 2612f062c72Sths break; 2622f062c72Sths case 0x1c: 2632f062c72Sths ret = s->rx_cnt; 2642f062c72Sths break; 2652f062c72Sths case 0x20: 2662f062c72Sths ret = s->sptr; 2672f062c72Sths break; 2682f062c72Sths case 0x24: 2692f062c72Sths ret = 0; 2702f062c72Sths break; 2712f062c72Sths } 2722f062c72Sths } 2732f062c72Sths else { 2742f062c72Sths switch(offs) { 275d1f193b0Saurel32 #if 0 2762f062c72Sths case 0x0c: 2772f062c72Sths ret = s->dr; 2782f062c72Sths break; 2792f062c72Sths case 0x10: 2802f062c72Sths ret = 0; 2812f062c72Sths break; 28263242a00Saurel32 case 0x14: 28363242a00Saurel32 ret = s->rx_fifo[0]; 28463242a00Saurel32 break; 285d1f193b0Saurel32 #endif 2862f062c72Sths case 0x1c: 2872f062c72Sths ret = s->sptr; 2882f062c72Sths break; 2892f062c72Sths } 2902f062c72Sths } 2912f062c72Sths #ifdef DEBUG_SERIAL 2928da3ff18Spbrook printf("sh_serial: read offs=0x%02x val=0x%x\n", 2938da3ff18Spbrook offs, ret); 2942f062c72Sths #endif 2952f062c72Sths 2962f062c72Sths if (ret & ~((1 << 16) - 1)) { 297c1950a4eSPeter Maydell fprintf(stderr, "sh_serial: unsupported read from 0x%02" 298a8170e5eSAvi Kivity HWADDR_PRIx "\n", offs); 29943dc2a64SBlue Swirl abort(); 3002f062c72Sths } 3012f062c72Sths 3022f062c72Sths return ret; 3032f062c72Sths } 3042f062c72Sths 3052f062c72Sths static int sh_serial_can_receive(sh_serial_state *s) 3062f062c72Sths { 30763242a00Saurel32 return s->scr & (1 << 4); 3082f062c72Sths } 3092f062c72Sths 3102f062c72Sths static void sh_serial_receive_break(sh_serial_state *s) 3112f062c72Sths { 31263242a00Saurel32 if (s->feat & SH_SERIAL_FEAT_SCIF) 31363242a00Saurel32 s->sr |= (1 << 4); 3142f062c72Sths } 3152f062c72Sths 3162f062c72Sths static int sh_serial_can_receive1(void *opaque) 3172f062c72Sths { 3182f062c72Sths sh_serial_state *s = opaque; 3192f062c72Sths return sh_serial_can_receive(s); 3202f062c72Sths } 3212f062c72Sths 32271bb4ce1SGeert Uytterhoeven static void sh_serial_timeout_int(void *opaque) 32371bb4ce1SGeert Uytterhoeven { 32471bb4ce1SGeert Uytterhoeven sh_serial_state *s = opaque; 32571bb4ce1SGeert Uytterhoeven 32671bb4ce1SGeert Uytterhoeven s->flags |= SH_SERIAL_FLAG_RDF; 32771bb4ce1SGeert Uytterhoeven if (s->scr & (1 << 6) && s->rxi) { 32871bb4ce1SGeert Uytterhoeven qemu_set_irq(s->rxi, 1); 32971bb4ce1SGeert Uytterhoeven } 33071bb4ce1SGeert Uytterhoeven } 33171bb4ce1SGeert Uytterhoeven 3322f062c72Sths static void sh_serial_receive1(void *opaque, const uint8_t *buf, int size) 3332f062c72Sths { 3342f062c72Sths sh_serial_state *s = opaque; 335b7d2b020SAurelien Jarno 336b7d2b020SAurelien Jarno if (s->feat & SH_SERIAL_FEAT_SCIF) { 337b7d2b020SAurelien Jarno int i; 338b7d2b020SAurelien Jarno for (i = 0; i < size; i++) { 339b7d2b020SAurelien Jarno if (s->rx_cnt < SH_RX_FIFO_LENGTH) { 340b7d2b020SAurelien Jarno s->rx_fifo[s->rx_head++] = buf[i]; 341b7d2b020SAurelien Jarno if (s->rx_head == SH_RX_FIFO_LENGTH) { 342b7d2b020SAurelien Jarno s->rx_head = 0; 343b7d2b020SAurelien Jarno } 344b7d2b020SAurelien Jarno s->rx_cnt++; 345b7d2b020SAurelien Jarno if (s->rx_cnt >= s->rtrg) { 346b7d2b020SAurelien Jarno s->flags |= SH_SERIAL_FLAG_RDF; 347b7d2b020SAurelien Jarno if (s->scr & (1 << 6) && s->rxi) { 34871bb4ce1SGeert Uytterhoeven timer_del(s->fifo_timeout_timer); 349b7d2b020SAurelien Jarno qemu_set_irq(s->rxi, 1); 350b7d2b020SAurelien Jarno } 35171bb4ce1SGeert Uytterhoeven } else { 35271bb4ce1SGeert Uytterhoeven timer_mod(s->fifo_timeout_timer, 35371bb4ce1SGeert Uytterhoeven qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 15 * s->etu); 354b7d2b020SAurelien Jarno } 355b7d2b020SAurelien Jarno } 356b7d2b020SAurelien Jarno } 357b7d2b020SAurelien Jarno } else { 358b7d2b020SAurelien Jarno s->rx_fifo[0] = buf[0]; 359b7d2b020SAurelien Jarno } 3602f062c72Sths } 3612f062c72Sths 3622f062c72Sths static void sh_serial_event(void *opaque, int event) 3632f062c72Sths { 3642f062c72Sths sh_serial_state *s = opaque; 3652f062c72Sths if (event == CHR_EVENT_BREAK) 3662f062c72Sths sh_serial_receive_break(s); 3672f062c72Sths } 3682f062c72Sths 3699a9d0b81SBenoît Canet static const MemoryRegionOps sh_serial_ops = { 3709a9d0b81SBenoît Canet .read = sh_serial_read, 3719a9d0b81SBenoît Canet .write = sh_serial_write, 3729a9d0b81SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3732f062c72Sths }; 3742f062c72Sths 3759a9d0b81SBenoît Canet void sh_serial_init(MemoryRegion *sysmem, 376a8170e5eSAvi Kivity hwaddr base, int feat, 3770ec7b3e7SMarc-André Lureau uint32_t freq, Chardev *chr, 3784e7ed2d1Saurel32 qemu_irq eri_source, 3794e7ed2d1Saurel32 qemu_irq rxi_source, 3804e7ed2d1Saurel32 qemu_irq txi_source, 3814e7ed2d1Saurel32 qemu_irq tei_source, 3824e7ed2d1Saurel32 qemu_irq bri_source) 3832f062c72Sths { 3842f062c72Sths sh_serial_state *s; 3852f062c72Sths 3867267c094SAnthony Liguori s = g_malloc0(sizeof(sh_serial_state)); 3872f062c72Sths 3882f062c72Sths s->feat = feat; 3892f062c72Sths s->flags = SH_SERIAL_FLAG_TEND | SH_SERIAL_FLAG_TDE; 39063242a00Saurel32 s->rtrg = 1; 3912f062c72Sths 3922f062c72Sths s->smr = 0; 3932f062c72Sths s->brr = 0xff; 394b7d35e65Sbalrog s->scr = 1 << 5; /* pretend that TX is enabled so early printk works */ 3952f062c72Sths s->sptr = 0; 3962f062c72Sths 3972f062c72Sths if (feat & SH_SERIAL_FEAT_SCIF) { 3982f062c72Sths s->fcr = 0; 3992f062c72Sths } 4002f062c72Sths else { 4012f062c72Sths s->dr = 0xff; 4022f062c72Sths } 4032f062c72Sths 40463242a00Saurel32 sh_serial_clear_fifo(s); 4052f062c72Sths 4062c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &sh_serial_ops, s, 4079a9d0b81SBenoît Canet "serial", 0x100000000ULL); 4089a9d0b81SBenoît Canet 4092c9b15caSPaolo Bonzini memory_region_init_alias(&s->iomem_p4, NULL, "serial-p4", &s->iomem, 4109a9d0b81SBenoît Canet 0, 0x28); 4119a9d0b81SBenoît Canet memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4); 4129a9d0b81SBenoît Canet 4132c9b15caSPaolo Bonzini memory_region_init_alias(&s->iomem_a7, NULL, "serial-a7", &s->iomem, 4149a9d0b81SBenoît Canet 0, 0x28); 4159a9d0b81SBenoît Canet memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7); 4162f062c72Sths 417456d6069SHans de Goede if (chr) { 41832a6ebecSMarc-André Lureau qemu_chr_fe_init(&s->chr, chr, &error_abort); 4195345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, sh_serial_can_receive1, 4205345fdb4SMarc-André Lureau sh_serial_receive1, 42181517ba3SAnton Nefedov sh_serial_event, NULL, s, NULL, true); 422456d6069SHans de Goede } 423bf5b7423Saurel32 42471bb4ce1SGeert Uytterhoeven s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 42571bb4ce1SGeert Uytterhoeven sh_serial_timeout_int, s); 42671bb4ce1SGeert Uytterhoeven s->etu = NANOSECONDS_PER_SECOND / 9600; 427bf5b7423Saurel32 s->eri = eri_source; 428bf5b7423Saurel32 s->rxi = rxi_source; 429bf5b7423Saurel32 s->txi = txi_source; 430bf5b7423Saurel32 s->tei = tei_source; 431bf5b7423Saurel32 s->bri = bri_source; 4322f062c72Sths } 433