120dcee94Spbrook /* 220dcee94Spbrook * ColdFire UART emulation. 320dcee94Spbrook * 420dcee94Spbrook * Copyright (c) 2007 CodeSourcery. 520dcee94Spbrook * 68e31bf38SMatthew Fernandez * This code is licensed under the GPL 720dcee94Spbrook */ 80b8fa32fSMarkus Armbruster 90430891cSPeter Maydell #include "qemu/osdep.h" 1064552b6bSMarkus Armbruster #include "hw/irq.h" 11d9ff1d35SThomas Huth #include "hw/sysbus.h" 120b8fa32fSMarkus Armbruster #include "qemu/module.h" 133e80f690SMarkus Armbruster #include "qapi/error.h" 140d09e41aSPaolo Bonzini #include "hw/m68k/mcf.h" 15a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 164d43a603SMarc-André Lureau #include "chardev/char-fe.h" 1720dcee94Spbrook 1820dcee94Spbrook typedef struct { 19d9ff1d35SThomas Huth SysBusDevice parent_obj; 20d9ff1d35SThomas Huth 21aa6e4986SBenoît Canet MemoryRegion iomem; 2220dcee94Spbrook uint8_t mr[2]; 2320dcee94Spbrook uint8_t sr; 2420dcee94Spbrook uint8_t isr; 2520dcee94Spbrook uint8_t imr; 2620dcee94Spbrook uint8_t bg1; 2720dcee94Spbrook uint8_t bg2; 2820dcee94Spbrook uint8_t fifo[4]; 2920dcee94Spbrook uint8_t tb; 3020dcee94Spbrook int current_mr; 3120dcee94Spbrook int fifo_len; 3220dcee94Spbrook int tx_enabled; 3320dcee94Spbrook int rx_enabled; 3420dcee94Spbrook qemu_irq irq; 3532a6ebecSMarc-André Lureau CharBackend chr; 3620dcee94Spbrook } mcf_uart_state; 3720dcee94Spbrook 38d9ff1d35SThomas Huth #define TYPE_MCF_UART "mcf-uart" 39d9ff1d35SThomas Huth #define MCF_UART(obj) OBJECT_CHECK(mcf_uart_state, (obj), TYPE_MCF_UART) 40d9ff1d35SThomas Huth 4120dcee94Spbrook /* UART Status Register bits. */ 4220dcee94Spbrook #define MCF_UART_RxRDY 0x01 4320dcee94Spbrook #define MCF_UART_FFULL 0x02 4420dcee94Spbrook #define MCF_UART_TxRDY 0x04 4520dcee94Spbrook #define MCF_UART_TxEMP 0x08 4620dcee94Spbrook #define MCF_UART_OE 0x10 4720dcee94Spbrook #define MCF_UART_PE 0x20 4820dcee94Spbrook #define MCF_UART_FE 0x40 4920dcee94Spbrook #define MCF_UART_RB 0x80 5020dcee94Spbrook 5120dcee94Spbrook /* Interrupt flags. */ 5220dcee94Spbrook #define MCF_UART_TxINT 0x01 5320dcee94Spbrook #define MCF_UART_RxINT 0x02 5420dcee94Spbrook #define MCF_UART_DBINT 0x04 5520dcee94Spbrook #define MCF_UART_COSINT 0x80 5620dcee94Spbrook 5720dcee94Spbrook /* UMR1 flags. */ 5820dcee94Spbrook #define MCF_UART_BC0 0x01 5920dcee94Spbrook #define MCF_UART_BC1 0x02 6020dcee94Spbrook #define MCF_UART_PT 0x04 6120dcee94Spbrook #define MCF_UART_PM0 0x08 6220dcee94Spbrook #define MCF_UART_PM1 0x10 6320dcee94Spbrook #define MCF_UART_ERR 0x20 6420dcee94Spbrook #define MCF_UART_RxIRQ 0x40 6520dcee94Spbrook #define MCF_UART_RxRTS 0x80 6620dcee94Spbrook 6720dcee94Spbrook static void mcf_uart_update(mcf_uart_state *s) 6820dcee94Spbrook { 6920dcee94Spbrook s->isr &= ~(MCF_UART_TxINT | MCF_UART_RxINT); 7020dcee94Spbrook if (s->sr & MCF_UART_TxRDY) 7120dcee94Spbrook s->isr |= MCF_UART_TxINT; 7220dcee94Spbrook if ((s->sr & ((s->mr[0] & MCF_UART_RxIRQ) 7320dcee94Spbrook ? MCF_UART_FFULL : MCF_UART_RxRDY)) != 0) 7420dcee94Spbrook s->isr |= MCF_UART_RxINT; 7520dcee94Spbrook 7620dcee94Spbrook qemu_set_irq(s->irq, (s->isr & s->imr) != 0); 7720dcee94Spbrook } 7820dcee94Spbrook 79a8170e5eSAvi Kivity uint64_t mcf_uart_read(void *opaque, hwaddr addr, 80aa6e4986SBenoît Canet unsigned size) 8120dcee94Spbrook { 8220dcee94Spbrook mcf_uart_state *s = (mcf_uart_state *)opaque; 8320dcee94Spbrook switch (addr & 0x3f) { 8420dcee94Spbrook case 0x00: 8520dcee94Spbrook return s->mr[s->current_mr]; 8620dcee94Spbrook case 0x04: 8720dcee94Spbrook return s->sr; 8820dcee94Spbrook case 0x0c: 8920dcee94Spbrook { 9020dcee94Spbrook uint8_t val; 9120dcee94Spbrook int i; 9220dcee94Spbrook 9320dcee94Spbrook if (s->fifo_len == 0) 9420dcee94Spbrook return 0; 9520dcee94Spbrook 9620dcee94Spbrook val = s->fifo[0]; 9720dcee94Spbrook s->fifo_len--; 9820dcee94Spbrook for (i = 0; i < s->fifo_len; i++) 9920dcee94Spbrook s->fifo[i] = s->fifo[i + 1]; 10020dcee94Spbrook s->sr &= ~MCF_UART_FFULL; 10120dcee94Spbrook if (s->fifo_len == 0) 10220dcee94Spbrook s->sr &= ~MCF_UART_RxRDY; 10320dcee94Spbrook mcf_uart_update(s); 1045345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 10520dcee94Spbrook return val; 10620dcee94Spbrook } 10720dcee94Spbrook case 0x10: 10820dcee94Spbrook /* TODO: Implement IPCR. */ 10920dcee94Spbrook return 0; 11020dcee94Spbrook case 0x14: 11120dcee94Spbrook return s->isr; 11220dcee94Spbrook case 0x18: 11320dcee94Spbrook return s->bg1; 11420dcee94Spbrook case 0x1c: 11520dcee94Spbrook return s->bg2; 11620dcee94Spbrook default: 11720dcee94Spbrook return 0; 11820dcee94Spbrook } 11920dcee94Spbrook } 12020dcee94Spbrook 12120dcee94Spbrook /* Update TxRDY flag and set data if present and enabled. */ 12220dcee94Spbrook static void mcf_uart_do_tx(mcf_uart_state *s) 12320dcee94Spbrook { 12420dcee94Spbrook if (s->tx_enabled && (s->sr & MCF_UART_TxEMP) == 0) { 1256ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1266ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 1275345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, (unsigned char *)&s->tb, 1); 12820dcee94Spbrook s->sr |= MCF_UART_TxEMP; 12920dcee94Spbrook } 13020dcee94Spbrook if (s->tx_enabled) { 13120dcee94Spbrook s->sr |= MCF_UART_TxRDY; 13220dcee94Spbrook } else { 13320dcee94Spbrook s->sr &= ~MCF_UART_TxRDY; 13420dcee94Spbrook } 13520dcee94Spbrook } 13620dcee94Spbrook 13720dcee94Spbrook static void mcf_do_command(mcf_uart_state *s, uint8_t cmd) 13820dcee94Spbrook { 13920dcee94Spbrook /* Misc command. */ 140491ffc1fSPaolo Bonzini switch ((cmd >> 4) & 7) { 14120dcee94Spbrook case 0: /* No-op. */ 14220dcee94Spbrook break; 14320dcee94Spbrook case 1: /* Reset mode register pointer. */ 14420dcee94Spbrook s->current_mr = 0; 14520dcee94Spbrook break; 14620dcee94Spbrook case 2: /* Reset receiver. */ 14720dcee94Spbrook s->rx_enabled = 0; 14820dcee94Spbrook s->fifo_len = 0; 14920dcee94Spbrook s->sr &= ~(MCF_UART_RxRDY | MCF_UART_FFULL); 15020dcee94Spbrook break; 15120dcee94Spbrook case 3: /* Reset transmitter. */ 15220dcee94Spbrook s->tx_enabled = 0; 15320dcee94Spbrook s->sr |= MCF_UART_TxEMP; 15420dcee94Spbrook s->sr &= ~MCF_UART_TxRDY; 15520dcee94Spbrook break; 15620dcee94Spbrook case 4: /* Reset error status. */ 15720dcee94Spbrook break; 15820dcee94Spbrook case 5: /* Reset break-change interrupt. */ 15920dcee94Spbrook s->isr &= ~MCF_UART_DBINT; 16020dcee94Spbrook break; 16120dcee94Spbrook case 6: /* Start break. */ 16220dcee94Spbrook case 7: /* Stop break. */ 16320dcee94Spbrook break; 16420dcee94Spbrook } 16520dcee94Spbrook 16620dcee94Spbrook /* Transmitter command. */ 16720dcee94Spbrook switch ((cmd >> 2) & 3) { 16820dcee94Spbrook case 0: /* No-op. */ 16920dcee94Spbrook break; 17020dcee94Spbrook case 1: /* Enable. */ 17120dcee94Spbrook s->tx_enabled = 1; 17220dcee94Spbrook mcf_uart_do_tx(s); 17320dcee94Spbrook break; 17420dcee94Spbrook case 2: /* Disable. */ 17520dcee94Spbrook s->tx_enabled = 0; 17620dcee94Spbrook mcf_uart_do_tx(s); 17720dcee94Spbrook break; 17820dcee94Spbrook case 3: /* Reserved. */ 17920dcee94Spbrook fprintf(stderr, "mcf_uart: Bad TX command\n"); 18020dcee94Spbrook break; 18120dcee94Spbrook } 18220dcee94Spbrook 18320dcee94Spbrook /* Receiver command. */ 18420dcee94Spbrook switch (cmd & 3) { 18520dcee94Spbrook case 0: /* No-op. */ 18620dcee94Spbrook break; 18720dcee94Spbrook case 1: /* Enable. */ 18820dcee94Spbrook s->rx_enabled = 1; 18920dcee94Spbrook break; 19020dcee94Spbrook case 2: 19120dcee94Spbrook s->rx_enabled = 0; 19220dcee94Spbrook break; 19320dcee94Spbrook case 3: /* Reserved. */ 19420dcee94Spbrook fprintf(stderr, "mcf_uart: Bad RX command\n"); 19520dcee94Spbrook break; 19620dcee94Spbrook } 19720dcee94Spbrook } 19820dcee94Spbrook 199a8170e5eSAvi Kivity void mcf_uart_write(void *opaque, hwaddr addr, 200aa6e4986SBenoît Canet uint64_t val, unsigned size) 20120dcee94Spbrook { 20220dcee94Spbrook mcf_uart_state *s = (mcf_uart_state *)opaque; 20320dcee94Spbrook switch (addr & 0x3f) { 20420dcee94Spbrook case 0x00: 20520dcee94Spbrook s->mr[s->current_mr] = val; 20620dcee94Spbrook s->current_mr = 1; 20720dcee94Spbrook break; 20820dcee94Spbrook case 0x04: 20920dcee94Spbrook /* CSR is ignored. */ 21020dcee94Spbrook break; 21120dcee94Spbrook case 0x08: /* Command Register. */ 21220dcee94Spbrook mcf_do_command(s, val); 21320dcee94Spbrook break; 21420dcee94Spbrook case 0x0c: /* Transmit Buffer. */ 21520dcee94Spbrook s->sr &= ~MCF_UART_TxEMP; 21620dcee94Spbrook s->tb = val; 21720dcee94Spbrook mcf_uart_do_tx(s); 21820dcee94Spbrook break; 21920dcee94Spbrook case 0x10: 22020dcee94Spbrook /* ACR is ignored. */ 22120dcee94Spbrook break; 22220dcee94Spbrook case 0x14: 22320dcee94Spbrook s->imr = val; 22420dcee94Spbrook break; 22520dcee94Spbrook default: 22620dcee94Spbrook break; 22720dcee94Spbrook } 22820dcee94Spbrook mcf_uart_update(s); 22920dcee94Spbrook } 23020dcee94Spbrook 231d9ff1d35SThomas Huth static void mcf_uart_reset(DeviceState *dev) 23220dcee94Spbrook { 233d9ff1d35SThomas Huth mcf_uart_state *s = MCF_UART(dev); 234d9ff1d35SThomas Huth 23520dcee94Spbrook s->fifo_len = 0; 23620dcee94Spbrook s->mr[0] = 0; 23720dcee94Spbrook s->mr[1] = 0; 23820dcee94Spbrook s->sr = MCF_UART_TxEMP; 23920dcee94Spbrook s->tx_enabled = 0; 24020dcee94Spbrook s->rx_enabled = 0; 24120dcee94Spbrook s->isr = 0; 24220dcee94Spbrook s->imr = 0; 24320dcee94Spbrook } 24420dcee94Spbrook 24520dcee94Spbrook static void mcf_uart_push_byte(mcf_uart_state *s, uint8_t data) 24620dcee94Spbrook { 24720dcee94Spbrook /* Break events overwrite the last byte if the fifo is full. */ 24820dcee94Spbrook if (s->fifo_len == 4) 24920dcee94Spbrook s->fifo_len--; 25020dcee94Spbrook 25120dcee94Spbrook s->fifo[s->fifo_len] = data; 25220dcee94Spbrook s->fifo_len++; 25320dcee94Spbrook s->sr |= MCF_UART_RxRDY; 25420dcee94Spbrook if (s->fifo_len == 4) 25520dcee94Spbrook s->sr |= MCF_UART_FFULL; 25620dcee94Spbrook 25720dcee94Spbrook mcf_uart_update(s); 25820dcee94Spbrook } 25920dcee94Spbrook 260083b266fSPhilippe Mathieu-Daudé static void mcf_uart_event(void *opaque, QEMUChrEvent event) 26120dcee94Spbrook { 26220dcee94Spbrook mcf_uart_state *s = (mcf_uart_state *)opaque; 26320dcee94Spbrook 26420dcee94Spbrook switch (event) { 26520dcee94Spbrook case CHR_EVENT_BREAK: 26620dcee94Spbrook s->isr |= MCF_UART_DBINT; 26720dcee94Spbrook mcf_uart_push_byte(s, 0); 26820dcee94Spbrook break; 26920dcee94Spbrook default: 27020dcee94Spbrook break; 27120dcee94Spbrook } 27220dcee94Spbrook } 27320dcee94Spbrook 27420dcee94Spbrook static int mcf_uart_can_receive(void *opaque) 27520dcee94Spbrook { 27620dcee94Spbrook mcf_uart_state *s = (mcf_uart_state *)opaque; 27720dcee94Spbrook 27820dcee94Spbrook return s->rx_enabled && (s->sr & MCF_UART_FFULL) == 0; 27920dcee94Spbrook } 28020dcee94Spbrook 28120dcee94Spbrook static void mcf_uart_receive(void *opaque, const uint8_t *buf, int size) 28220dcee94Spbrook { 28320dcee94Spbrook mcf_uart_state *s = (mcf_uart_state *)opaque; 28420dcee94Spbrook 28520dcee94Spbrook mcf_uart_push_byte(s, buf[0]); 28620dcee94Spbrook } 28720dcee94Spbrook 288aa6e4986SBenoît Canet static const MemoryRegionOps mcf_uart_ops = { 289aa6e4986SBenoît Canet .read = mcf_uart_read, 290aa6e4986SBenoît Canet .write = mcf_uart_write, 291aa6e4986SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 29220dcee94Spbrook }; 29320dcee94Spbrook 294d9ff1d35SThomas Huth static void mcf_uart_instance_init(Object *obj) 29520dcee94Spbrook { 296d9ff1d35SThomas Huth SysBusDevice *dev = SYS_BUS_DEVICE(obj); 297d9ff1d35SThomas Huth mcf_uart_state *s = MCF_UART(dev); 29820dcee94Spbrook 299d9ff1d35SThomas Huth memory_region_init_io(&s->iomem, obj, &mcf_uart_ops, s, "uart", 0x40); 300d9ff1d35SThomas Huth sysbus_init_mmio(dev, &s->iomem); 301d9ff1d35SThomas Huth 302d9ff1d35SThomas Huth sysbus_init_irq(dev, &s->irq); 303d9ff1d35SThomas Huth } 304d9ff1d35SThomas Huth 305d9ff1d35SThomas Huth static void mcf_uart_realize(DeviceState *dev, Error **errp) 306d9ff1d35SThomas Huth { 307d9ff1d35SThomas Huth mcf_uart_state *s = MCF_UART(dev); 308d9ff1d35SThomas Huth 309d9ff1d35SThomas Huth qemu_chr_fe_set_handlers(&s->chr, mcf_uart_can_receive, mcf_uart_receive, 31081517ba3SAnton Nefedov mcf_uart_event, NULL, s, NULL, true); 311d9ff1d35SThomas Huth } 312d9ff1d35SThomas Huth 313d9ff1d35SThomas Huth static Property mcf_uart_properties[] = { 314d9ff1d35SThomas Huth DEFINE_PROP_CHR("chardev", mcf_uart_state, chr), 315d9ff1d35SThomas Huth DEFINE_PROP_END_OF_LIST(), 316d9ff1d35SThomas Huth }; 317d9ff1d35SThomas Huth 318d9ff1d35SThomas Huth static void mcf_uart_class_init(ObjectClass *oc, void *data) 319d9ff1d35SThomas Huth { 320d9ff1d35SThomas Huth DeviceClass *dc = DEVICE_CLASS(oc); 321d9ff1d35SThomas Huth 322d9ff1d35SThomas Huth dc->realize = mcf_uart_realize; 323d9ff1d35SThomas Huth dc->reset = mcf_uart_reset; 3244f67d30bSMarc-André Lureau device_class_set_props(dc, mcf_uart_properties); 325d9ff1d35SThomas Huth set_bit(DEVICE_CATEGORY_INPUT, dc->categories); 326d9ff1d35SThomas Huth } 327d9ff1d35SThomas Huth 328d9ff1d35SThomas Huth static const TypeInfo mcf_uart_info = { 329d9ff1d35SThomas Huth .name = TYPE_MCF_UART, 330d9ff1d35SThomas Huth .parent = TYPE_SYS_BUS_DEVICE, 331d9ff1d35SThomas Huth .instance_size = sizeof(mcf_uart_state), 332d9ff1d35SThomas Huth .instance_init = mcf_uart_instance_init, 333d9ff1d35SThomas Huth .class_init = mcf_uart_class_init, 334d9ff1d35SThomas Huth }; 335d9ff1d35SThomas Huth 336d9ff1d35SThomas Huth static void mcf_uart_register(void) 337d9ff1d35SThomas Huth { 338d9ff1d35SThomas Huth type_register_static(&mcf_uart_info); 339d9ff1d35SThomas Huth } 340d9ff1d35SThomas Huth 341d9ff1d35SThomas Huth type_init(mcf_uart_register) 342d9ff1d35SThomas Huth 343d9ff1d35SThomas Huth void *mcf_uart_init(qemu_irq irq, Chardev *chrdrv) 344d9ff1d35SThomas Huth { 345d9ff1d35SThomas Huth DeviceState *dev; 346d9ff1d35SThomas Huth 3473e80f690SMarkus Armbruster dev = qdev_new(TYPE_MCF_UART); 348d9ff1d35SThomas Huth if (chrdrv) { 349d9ff1d35SThomas Huth qdev_prop_set_chr(dev, "chardev", chrdrv); 350d9ff1d35SThomas Huth } 351*3c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 352d9ff1d35SThomas Huth 353d9ff1d35SThomas Huth sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq); 354d9ff1d35SThomas Huth 355d9ff1d35SThomas Huth return dev; 356d9ff1d35SThomas Huth } 357d9ff1d35SThomas Huth 358d9ff1d35SThomas Huth void mcf_uart_mm_init(hwaddr base, qemu_irq irq, Chardev *chrdrv) 359d9ff1d35SThomas Huth { 360d9ff1d35SThomas Huth DeviceState *dev; 361d9ff1d35SThomas Huth 362d9ff1d35SThomas Huth dev = mcf_uart_init(irq, chrdrv); 363d9ff1d35SThomas Huth sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 36420dcee94Spbrook } 365