xref: /qemu/hw/char/imx_serial.c (revision f6c64000f966d17ef1bead1e066f039d0be64d74) !
140b6f911SPeter Chubb /*
240b6f911SPeter Chubb  * IMX31 UARTS
340b6f911SPeter Chubb  *
440b6f911SPeter Chubb  * Copyright (c) 2008 OKL
540b6f911SPeter Chubb  * Originally Written by Hans Jiang
640b6f911SPeter Chubb  * Copyright (c) 2011 NICTA Pty Ltd.
7cd0bda20SJean-Christophe Dubois  * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
840b6f911SPeter Chubb  *
940b6f911SPeter Chubb  * This work is licensed under the terms of the GNU GPL, version 2 or later.
1040b6f911SPeter Chubb  * See the COPYING file in the top-level directory.
1140b6f911SPeter Chubb  *
1240b6f911SPeter Chubb  * This is a `bare-bones' implementation of the IMX series serial ports.
1340b6f911SPeter Chubb  * TODO:
1440b6f911SPeter Chubb  *  -- implement FIFOs.  The real hardware has 32 word transmit
1540b6f911SPeter Chubb  *                       and receive FIFOs; we currently use a 1-char buffer
1640b6f911SPeter Chubb  *  -- implement DMA
1740b6f911SPeter Chubb  *  -- implement BAUD-rate and modem lines, for when the backend
1840b6f911SPeter Chubb  *     is a real serial device.
1940b6f911SPeter Chubb  */
2040b6f911SPeter Chubb 
21cd0bda20SJean-Christophe Dubois #include "hw/char/imx_serial.h"
229c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
23dccfcd0eSPaolo Bonzini #include "sysemu/char.h"
240d09e41aSPaolo Bonzini #include "hw/arm/imx.h"
2540b6f911SPeter Chubb 
2640b6f911SPeter Chubb //#define DEBUG_SERIAL 1
2740b6f911SPeter Chubb #ifdef DEBUG_SERIAL
2840b6f911SPeter Chubb #define DPRINTF(fmt, args...) \
2940b6f911SPeter Chubb do { printf("imx_serial: " fmt , ##args); } while (0)
3040b6f911SPeter Chubb #else
3140b6f911SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0)
3240b6f911SPeter Chubb #endif
3340b6f911SPeter Chubb 
3440b6f911SPeter Chubb /*
3540b6f911SPeter Chubb  * Define to 1 for messages about attempts to
3640b6f911SPeter Chubb  * access unimplemented registers or similar.
3740b6f911SPeter Chubb  */
3840b6f911SPeter Chubb //#define DEBUG_IMPLEMENTATION 1
3940b6f911SPeter Chubb #ifdef DEBUG_IMPLEMENTATION
4040b6f911SPeter Chubb #  define IPRINTF(fmt, args...) \
4140b6f911SPeter Chubb     do  { fprintf(stderr, "imx_serial: " fmt, ##args); } while (0)
4240b6f911SPeter Chubb #else
4340b6f911SPeter Chubb #  define IPRINTF(fmt, args...) do {} while (0)
4440b6f911SPeter Chubb #endif
4540b6f911SPeter Chubb 
4640b6f911SPeter Chubb static const VMStateDescription vmstate_imx_serial = {
4740b6f911SPeter Chubb     .name = "imx-serial",
4840b6f911SPeter Chubb     .version_id = 1,
4940b6f911SPeter Chubb     .minimum_version_id = 1,
5040b6f911SPeter Chubb     .fields = (VMStateField[]) {
5140b6f911SPeter Chubb         VMSTATE_INT32(readbuff, IMXSerialState),
5240b6f911SPeter Chubb         VMSTATE_UINT32(usr1, IMXSerialState),
5340b6f911SPeter Chubb         VMSTATE_UINT32(usr2, IMXSerialState),
5440b6f911SPeter Chubb         VMSTATE_UINT32(ucr1, IMXSerialState),
5540b6f911SPeter Chubb         VMSTATE_UINT32(uts1, IMXSerialState),
5640b6f911SPeter Chubb         VMSTATE_UINT32(onems, IMXSerialState),
5740b6f911SPeter Chubb         VMSTATE_UINT32(ufcr, IMXSerialState),
5840b6f911SPeter Chubb         VMSTATE_UINT32(ubmr, IMXSerialState),
5940b6f911SPeter Chubb         VMSTATE_UINT32(ubrc, IMXSerialState),
6040b6f911SPeter Chubb         VMSTATE_UINT32(ucr3, IMXSerialState),
6140b6f911SPeter Chubb         VMSTATE_END_OF_LIST()
6240b6f911SPeter Chubb     },
6340b6f911SPeter Chubb };
6440b6f911SPeter Chubb 
6540b6f911SPeter Chubb static void imx_update(IMXSerialState *s)
6640b6f911SPeter Chubb {
6740b6f911SPeter Chubb     uint32_t flags;
6840b6f911SPeter Chubb 
6940b6f911SPeter Chubb     flags = (s->usr1 & s->ucr1) & (USR1_TRDY|USR1_RRDY);
7040b6f911SPeter Chubb     if (!(s->ucr1 & UCR1_TXMPTYEN)) {
7140b6f911SPeter Chubb         flags &= ~USR1_TRDY;
7240b6f911SPeter Chubb     }
7340b6f911SPeter Chubb 
7440b6f911SPeter Chubb     qemu_set_irq(s->irq, !!flags);
7540b6f911SPeter Chubb }
7640b6f911SPeter Chubb 
7740b6f911SPeter Chubb static void imx_serial_reset(IMXSerialState *s)
7840b6f911SPeter Chubb {
7940b6f911SPeter Chubb 
8040b6f911SPeter Chubb     s->usr1 = USR1_TRDY | USR1_RXDS;
8140b6f911SPeter Chubb     /*
8240b6f911SPeter Chubb      * Fake attachment of a terminal: assert RTS.
8340b6f911SPeter Chubb      */
8440b6f911SPeter Chubb     s->usr1 |= USR1_RTSS;
8540b6f911SPeter Chubb     s->usr2 = USR2_TXFE | USR2_TXDC | USR2_DCDIN;
8640b6f911SPeter Chubb     s->uts1 = UTS1_RXEMPTY | UTS1_TXEMPTY;
8740b6f911SPeter Chubb     s->ucr1 = 0;
8840b6f911SPeter Chubb     s->ucr2 = UCR2_SRST;
8940b6f911SPeter Chubb     s->ucr3 = 0x700;
9040b6f911SPeter Chubb     s->ubmr = 0;
9140b6f911SPeter Chubb     s->ubrc = 4;
9240b6f911SPeter Chubb     s->readbuff = URXD_ERR;
9340b6f911SPeter Chubb }
9440b6f911SPeter Chubb 
9540b6f911SPeter Chubb static void imx_serial_reset_at_boot(DeviceState *dev)
9640b6f911SPeter Chubb {
978d8e3481SAndreas Färber     IMXSerialState *s = IMX_SERIAL(dev);
9840b6f911SPeter Chubb 
9940b6f911SPeter Chubb     imx_serial_reset(s);
10040b6f911SPeter Chubb 
10140b6f911SPeter Chubb     /*
10240b6f911SPeter Chubb      * enable the uart on boot, so messages from the linux decompresser
10340b6f911SPeter Chubb      * are visible.  On real hardware this is done by the boot rom
10440b6f911SPeter Chubb      * before anything else is loaded.
10540b6f911SPeter Chubb      */
10640b6f911SPeter Chubb     s->ucr1 = UCR1_UARTEN;
10740b6f911SPeter Chubb     s->ucr2 = UCR2_TXEN;
10840b6f911SPeter Chubb 
10940b6f911SPeter Chubb }
11040b6f911SPeter Chubb 
111a8170e5eSAvi Kivity static uint64_t imx_serial_read(void *opaque, hwaddr offset,
11240b6f911SPeter Chubb                                 unsigned size)
11340b6f911SPeter Chubb {
11440b6f911SPeter Chubb     IMXSerialState *s = (IMXSerialState *)opaque;
11540b6f911SPeter Chubb     uint32_t c;
11640b6f911SPeter Chubb 
11740b6f911SPeter Chubb     DPRINTF("read(offset=%x)\n", offset >> 2);
11840b6f911SPeter Chubb     switch (offset >> 2) {
11940b6f911SPeter Chubb     case 0x0: /* URXD */
12040b6f911SPeter Chubb         c = s->readbuff;
12140b6f911SPeter Chubb         if (!(s->uts1 & UTS1_RXEMPTY)) {
12240b6f911SPeter Chubb             /* Character is valid */
12340b6f911SPeter Chubb             c |= URXD_CHARRDY;
12440b6f911SPeter Chubb             s->usr1 &= ~USR1_RRDY;
12540b6f911SPeter Chubb             s->usr2 &= ~USR2_RDR;
12640b6f911SPeter Chubb             s->uts1 |= UTS1_RXEMPTY;
12740b6f911SPeter Chubb             imx_update(s);
12840b6f911SPeter Chubb             qemu_chr_accept_input(s->chr);
12940b6f911SPeter Chubb         }
13040b6f911SPeter Chubb         return c;
13140b6f911SPeter Chubb 
13240b6f911SPeter Chubb     case 0x20: /* UCR1 */
13340b6f911SPeter Chubb         return s->ucr1;
13440b6f911SPeter Chubb 
13540b6f911SPeter Chubb     case 0x21: /* UCR2 */
13640b6f911SPeter Chubb         return s->ucr2;
13740b6f911SPeter Chubb 
13840b6f911SPeter Chubb     case 0x25: /* USR1 */
13940b6f911SPeter Chubb         return s->usr1;
14040b6f911SPeter Chubb 
14140b6f911SPeter Chubb     case 0x26: /* USR2 */
14240b6f911SPeter Chubb         return s->usr2;
14340b6f911SPeter Chubb 
14440b6f911SPeter Chubb     case 0x2A: /* BRM Modulator */
14540b6f911SPeter Chubb         return s->ubmr;
14640b6f911SPeter Chubb 
14740b6f911SPeter Chubb     case 0x2B: /* Baud Rate Count */
14840b6f911SPeter Chubb         return s->ubrc;
14940b6f911SPeter Chubb 
15040b6f911SPeter Chubb     case 0x2d: /* Test register */
15140b6f911SPeter Chubb         return s->uts1;
15240b6f911SPeter Chubb 
15340b6f911SPeter Chubb     case 0x24: /* UFCR */
15440b6f911SPeter Chubb         return s->ufcr;
15540b6f911SPeter Chubb 
15640b6f911SPeter Chubb     case 0x2c:
15740b6f911SPeter Chubb         return s->onems;
15840b6f911SPeter Chubb 
15940b6f911SPeter Chubb     case 0x22: /* UCR3 */
16040b6f911SPeter Chubb         return s->ucr3;
16140b6f911SPeter Chubb 
16240b6f911SPeter Chubb     case 0x23: /* UCR4 */
16340b6f911SPeter Chubb     case 0x29: /* BRM Incremental */
16440b6f911SPeter Chubb         return 0x0; /* TODO */
16540b6f911SPeter Chubb 
16640b6f911SPeter Chubb     default:
16740b6f911SPeter Chubb         IPRINTF("imx_serial_read: bad offset: 0x%x\n", (int)offset);
16840b6f911SPeter Chubb         return 0;
16940b6f911SPeter Chubb     }
17040b6f911SPeter Chubb }
17140b6f911SPeter Chubb 
172a8170e5eSAvi Kivity static void imx_serial_write(void *opaque, hwaddr offset,
17340b6f911SPeter Chubb                       uint64_t value, unsigned size)
17440b6f911SPeter Chubb {
17540b6f911SPeter Chubb     IMXSerialState *s = (IMXSerialState *)opaque;
17640b6f911SPeter Chubb     unsigned char ch;
17740b6f911SPeter Chubb 
17840b6f911SPeter Chubb     DPRINTF("write(offset=%x, value = %x) to %s\n",
17940b6f911SPeter Chubb             offset >> 2,
18040b6f911SPeter Chubb             (unsigned int)value, s->chr ? s->chr->label : "NODEV");
18140b6f911SPeter Chubb 
18240b6f911SPeter Chubb     switch (offset >> 2) {
18340b6f911SPeter Chubb     case 0x10: /* UTXD */
18440b6f911SPeter Chubb         ch = value;
18540b6f911SPeter Chubb         if (s->ucr2 & UCR2_TXEN) {
18640b6f911SPeter Chubb             if (s->chr) {
18740b6f911SPeter Chubb                 qemu_chr_fe_write(s->chr, &ch, 1);
18840b6f911SPeter Chubb             }
18940b6f911SPeter Chubb             s->usr1 &= ~USR1_TRDY;
19040b6f911SPeter Chubb             imx_update(s);
19140b6f911SPeter Chubb             s->usr1 |= USR1_TRDY;
19240b6f911SPeter Chubb             imx_update(s);
19340b6f911SPeter Chubb         }
19440b6f911SPeter Chubb         break;
19540b6f911SPeter Chubb 
19640b6f911SPeter Chubb     case 0x20: /* UCR1 */
19740b6f911SPeter Chubb         s->ucr1 = value & 0xffff;
19840b6f911SPeter Chubb         DPRINTF("write(ucr1=%x)\n", (unsigned int)value);
19940b6f911SPeter Chubb         imx_update(s);
20040b6f911SPeter Chubb         break;
20140b6f911SPeter Chubb 
20240b6f911SPeter Chubb     case 0x21: /* UCR2 */
20340b6f911SPeter Chubb         /*
20440b6f911SPeter Chubb          * Only a few bits in control register 2 are implemented as yet.
20540b6f911SPeter Chubb          * If it's intended to use a real serial device as a back-end, this
20640b6f911SPeter Chubb          * register will have to be implemented more fully.
20740b6f911SPeter Chubb          */
20840b6f911SPeter Chubb         if (!(value & UCR2_SRST)) {
20940b6f911SPeter Chubb             imx_serial_reset(s);
21040b6f911SPeter Chubb             imx_update(s);
21140b6f911SPeter Chubb             value |= UCR2_SRST;
21240b6f911SPeter Chubb         }
21340b6f911SPeter Chubb         if (value & UCR2_RXEN) {
21440b6f911SPeter Chubb             if (!(s->ucr2 & UCR2_RXEN)) {
21540b6f911SPeter Chubb                 qemu_chr_accept_input(s->chr);
21640b6f911SPeter Chubb             }
21740b6f911SPeter Chubb         }
21840b6f911SPeter Chubb         s->ucr2 = value & 0xffff;
21940b6f911SPeter Chubb         break;
22040b6f911SPeter Chubb 
22140b6f911SPeter Chubb     case 0x25: /* USR1 */
22240b6f911SPeter Chubb         value &= USR1_AWAKE | USR1_AIRINT | USR1_DTRD | USR1_AGTIM |
22340b6f911SPeter Chubb             USR1_FRAMERR | USR1_ESCF | USR1_RTSD | USR1_PARTYER;
22440b6f911SPeter Chubb         s->usr1 &= ~value;
22540b6f911SPeter Chubb         break;
22640b6f911SPeter Chubb 
22740b6f911SPeter Chubb     case 0x26: /* USR2 */
22840b6f911SPeter Chubb        /*
22940b6f911SPeter Chubb         * Writing 1 to some bits clears them; all other
23040b6f911SPeter Chubb         * values are ignored
23140b6f911SPeter Chubb         */
23240b6f911SPeter Chubb         value &= USR2_ADET | USR2_DTRF | USR2_IDLE | USR2_ACST |
23340b6f911SPeter Chubb             USR2_RIDELT | USR2_IRINT | USR2_WAKE |
23440b6f911SPeter Chubb             USR2_DCDDELT | USR2_RTSF | USR2_BRCD | USR2_ORE;
23540b6f911SPeter Chubb         s->usr2 &= ~value;
23640b6f911SPeter Chubb         break;
23740b6f911SPeter Chubb 
23840b6f911SPeter Chubb         /*
23940b6f911SPeter Chubb          * Linux expects to see what it writes to these registers
24040b6f911SPeter Chubb          * We don't currently alter the baud rate
24140b6f911SPeter Chubb          */
24240b6f911SPeter Chubb     case 0x29: /* UBIR */
24340b6f911SPeter Chubb         s->ubrc = value & 0xffff;
24440b6f911SPeter Chubb         break;
24540b6f911SPeter Chubb 
24640b6f911SPeter Chubb     case 0x2a: /* UBMR */
24740b6f911SPeter Chubb         s->ubmr = value & 0xffff;
24840b6f911SPeter Chubb         break;
24940b6f911SPeter Chubb 
25040b6f911SPeter Chubb     case 0x2c: /* One ms reg */
25140b6f911SPeter Chubb         s->onems = value & 0xffff;
25240b6f911SPeter Chubb         break;
25340b6f911SPeter Chubb 
25440b6f911SPeter Chubb     case 0x24: /* FIFO control register */
25540b6f911SPeter Chubb         s->ufcr = value & 0xffff;
25640b6f911SPeter Chubb         break;
25740b6f911SPeter Chubb 
25840b6f911SPeter Chubb     case 0x22: /* UCR3 */
25940b6f911SPeter Chubb         s->ucr3 = value & 0xffff;
26040b6f911SPeter Chubb         break;
26140b6f911SPeter Chubb 
26240b6f911SPeter Chubb     case 0x2d: /* UTS1 */
26340b6f911SPeter Chubb     case 0x23: /* UCR4 */
26440b6f911SPeter Chubb         IPRINTF("Unimplemented Register %x written to\n", offset >> 2);
26540b6f911SPeter Chubb         /* TODO */
26640b6f911SPeter Chubb         break;
26740b6f911SPeter Chubb 
26840b6f911SPeter Chubb     default:
26940b6f911SPeter Chubb         IPRINTF("imx_serial_write: Bad offset 0x%x\n", (int)offset);
27040b6f911SPeter Chubb     }
27140b6f911SPeter Chubb }
27240b6f911SPeter Chubb 
27340b6f911SPeter Chubb static int imx_can_receive(void *opaque)
27440b6f911SPeter Chubb {
27540b6f911SPeter Chubb     IMXSerialState *s = (IMXSerialState *)opaque;
27640b6f911SPeter Chubb     return !(s->usr1 & USR1_RRDY);
27740b6f911SPeter Chubb }
27840b6f911SPeter Chubb 
27940b6f911SPeter Chubb static void imx_put_data(void *opaque, uint32_t value)
28040b6f911SPeter Chubb {
28140b6f911SPeter Chubb     IMXSerialState *s = (IMXSerialState *)opaque;
28240b6f911SPeter Chubb     DPRINTF("received char\n");
28340b6f911SPeter Chubb     s->usr1 |= USR1_RRDY;
28440b6f911SPeter Chubb     s->usr2 |= USR2_RDR;
28540b6f911SPeter Chubb     s->uts1 &= ~UTS1_RXEMPTY;
28640b6f911SPeter Chubb     s->readbuff = value;
28740b6f911SPeter Chubb     imx_update(s);
28840b6f911SPeter Chubb }
28940b6f911SPeter Chubb 
29040b6f911SPeter Chubb static void imx_receive(void *opaque, const uint8_t *buf, int size)
29140b6f911SPeter Chubb {
29240b6f911SPeter Chubb     imx_put_data(opaque, *buf);
29340b6f911SPeter Chubb }
29440b6f911SPeter Chubb 
29540b6f911SPeter Chubb static void imx_event(void *opaque, int event)
29640b6f911SPeter Chubb {
29740b6f911SPeter Chubb     if (event == CHR_EVENT_BREAK) {
29840b6f911SPeter Chubb         imx_put_data(opaque, URXD_BRK);
29940b6f911SPeter Chubb     }
30040b6f911SPeter Chubb }
30140b6f911SPeter Chubb 
30240b6f911SPeter Chubb 
30340b6f911SPeter Chubb static const struct MemoryRegionOps imx_serial_ops = {
30440b6f911SPeter Chubb     .read = imx_serial_read,
30540b6f911SPeter Chubb     .write = imx_serial_write,
30640b6f911SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
30740b6f911SPeter Chubb };
30840b6f911SPeter Chubb 
309*f6c64000SJean-Christophe Dubois static void imx_serial_realize(DeviceState *dev, Error **errp)
31040b6f911SPeter Chubb {
3118d8e3481SAndreas Färber     IMXSerialState *s = IMX_SERIAL(dev);
31240b6f911SPeter Chubb 
31340b6f911SPeter Chubb     if (s->chr) {
31440b6f911SPeter Chubb         qemu_chr_add_handlers(s->chr, imx_can_receive, imx_receive,
31540b6f911SPeter Chubb                               imx_event, s);
31640b6f911SPeter Chubb     } else {
31740b6f911SPeter Chubb         DPRINTF("No char dev for uart at 0x%lx\n",
31840b6f911SPeter Chubb                 (unsigned long)s->iomem.ram_addr);
31940b6f911SPeter Chubb     }
320*f6c64000SJean-Christophe Dubois }
32140b6f911SPeter Chubb 
322*f6c64000SJean-Christophe Dubois static void imx_serial_init(Object *obj)
323*f6c64000SJean-Christophe Dubois {
324*f6c64000SJean-Christophe Dubois     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
325*f6c64000SJean-Christophe Dubois     IMXSerialState *s = IMX_SERIAL(obj);
326*f6c64000SJean-Christophe Dubois 
327*f6c64000SJean-Christophe Dubois     memory_region_init_io(&s->iomem, obj, &imx_serial_ops, s,
328*f6c64000SJean-Christophe Dubois                           TYPE_IMX_SERIAL, 0x1000);
329*f6c64000SJean-Christophe Dubois     sysbus_init_mmio(sbd, &s->iomem);
330*f6c64000SJean-Christophe Dubois     sysbus_init_irq(sbd, &s->irq);
33140b6f911SPeter Chubb }
33240b6f911SPeter Chubb 
333a8170e5eSAvi Kivity void imx_serial_create(int uart, const hwaddr addr, qemu_irq irq)
33440b6f911SPeter Chubb {
33540b6f911SPeter Chubb     DeviceState *dev;
33640b6f911SPeter Chubb     SysBusDevice *bus;
33740b6f911SPeter Chubb     CharDriverState *chr;
33840b6f911SPeter Chubb     const char chr_name[] = "serial";
33940b6f911SPeter Chubb     char label[ARRAY_SIZE(chr_name) + 1];
34040b6f911SPeter Chubb 
3418d8e3481SAndreas Färber     dev = qdev_create(NULL, TYPE_IMX_SERIAL);
34240b6f911SPeter Chubb 
34340b6f911SPeter Chubb     if (uart >= MAX_SERIAL_PORTS) {
34440b6f911SPeter Chubb         hw_error("Cannot assign uart %d: QEMU supports only %d ports\n",
34540b6f911SPeter Chubb                  uart, MAX_SERIAL_PORTS);
34640b6f911SPeter Chubb     }
34740b6f911SPeter Chubb     chr = serial_hds[uart];
34840b6f911SPeter Chubb     if (!chr) {
34940b6f911SPeter Chubb         snprintf(label, ARRAY_SIZE(label), "%s%d", chr_name, uart);
35040b6f911SPeter Chubb         chr = qemu_chr_new(label, "null", NULL);
35140b6f911SPeter Chubb         if (!(chr)) {
35240b6f911SPeter Chubb             hw_error("Can't assign serial port to imx-uart%d.\n", uart);
35340b6f911SPeter Chubb         }
35440b6f911SPeter Chubb     }
35540b6f911SPeter Chubb 
35640b6f911SPeter Chubb     qdev_prop_set_chr(dev, "chardev", chr);
3571356b98dSAndreas Färber     bus = SYS_BUS_DEVICE(dev);
35840b6f911SPeter Chubb     qdev_init_nofail(dev);
359a8170e5eSAvi Kivity     if (addr != (hwaddr)-1) {
36040b6f911SPeter Chubb         sysbus_mmio_map(bus, 0, addr);
36140b6f911SPeter Chubb     }
36240b6f911SPeter Chubb     sysbus_connect_irq(bus, 0, irq);
36340b6f911SPeter Chubb 
36440b6f911SPeter Chubb }
36540b6f911SPeter Chubb 
36640b6f911SPeter Chubb 
367*f6c64000SJean-Christophe Dubois static Property imx_serial_properties[] = {
36840b6f911SPeter Chubb     DEFINE_PROP_CHR("chardev", IMXSerialState, chr),
36940b6f911SPeter Chubb     DEFINE_PROP_END_OF_LIST(),
37040b6f911SPeter Chubb };
37140b6f911SPeter Chubb 
37240b6f911SPeter Chubb static void imx_serial_class_init(ObjectClass *klass, void *data)
37340b6f911SPeter Chubb {
37440b6f911SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
37540b6f911SPeter Chubb 
376*f6c64000SJean-Christophe Dubois     dc->realize = imx_serial_realize;
37740b6f911SPeter Chubb     dc->vmsd = &vmstate_imx_serial;
37840b6f911SPeter Chubb     dc->reset = imx_serial_reset_at_boot;
379125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
38040b6f911SPeter Chubb     dc->desc = "i.MX series UART";
381*f6c64000SJean-Christophe Dubois     dc->props = imx_serial_properties;
38240b6f911SPeter Chubb }
38340b6f911SPeter Chubb 
3848c43a6f0SAndreas Färber static const TypeInfo imx_serial_info = {
3858d8e3481SAndreas Färber     .name           = TYPE_IMX_SERIAL,
38640b6f911SPeter Chubb     .parent         = TYPE_SYS_BUS_DEVICE,
38740b6f911SPeter Chubb     .instance_size  = sizeof(IMXSerialState),
388*f6c64000SJean-Christophe Dubois     .instance_init  = imx_serial_init,
38940b6f911SPeter Chubb     .class_init     = imx_serial_class_init,
39040b6f911SPeter Chubb };
39140b6f911SPeter Chubb 
39240b6f911SPeter Chubb static void imx_serial_register_types(void)
39340b6f911SPeter Chubb {
39440b6f911SPeter Chubb     type_register_static(&imx_serial_info);
39540b6f911SPeter Chubb }
39640b6f911SPeter Chubb 
39740b6f911SPeter Chubb type_init(imx_serial_register_types)
398