140b6f911SPeter Chubb /* 240b6f911SPeter Chubb * IMX31 UARTS 340b6f911SPeter Chubb * 440b6f911SPeter Chubb * Copyright (c) 2008 OKL 540b6f911SPeter Chubb * Originally Written by Hans Jiang 640b6f911SPeter Chubb * Copyright (c) 2011 NICTA Pty Ltd. 740b6f911SPeter Chubb * 840b6f911SPeter Chubb * This work is licensed under the terms of the GNU GPL, version 2 or later. 940b6f911SPeter Chubb * See the COPYING file in the top-level directory. 1040b6f911SPeter Chubb * 1140b6f911SPeter Chubb * This is a `bare-bones' implementation of the IMX series serial ports. 1240b6f911SPeter Chubb * TODO: 1340b6f911SPeter Chubb * -- implement FIFOs. The real hardware has 32 word transmit 1440b6f911SPeter Chubb * and receive FIFOs; we currently use a 1-char buffer 1540b6f911SPeter Chubb * -- implement DMA 1640b6f911SPeter Chubb * -- implement BAUD-rate and modem lines, for when the backend 1740b6f911SPeter Chubb * is a real serial device. 1840b6f911SPeter Chubb */ 1940b6f911SPeter Chubb 2083c9f4caSPaolo Bonzini #include "hw/hw.h" 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 229c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 23dccfcd0eSPaolo Bonzini #include "sysemu/char.h" 240d09e41aSPaolo Bonzini #include "hw/arm/imx.h" 2540b6f911SPeter Chubb 2640b6f911SPeter Chubb //#define DEBUG_SERIAL 1 2740b6f911SPeter Chubb #ifdef DEBUG_SERIAL 2840b6f911SPeter Chubb #define DPRINTF(fmt, args...) \ 2940b6f911SPeter Chubb do { printf("imx_serial: " fmt , ##args); } while (0) 3040b6f911SPeter Chubb #else 3140b6f911SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0) 3240b6f911SPeter Chubb #endif 3340b6f911SPeter Chubb 3440b6f911SPeter Chubb /* 3540b6f911SPeter Chubb * Define to 1 for messages about attempts to 3640b6f911SPeter Chubb * access unimplemented registers or similar. 3740b6f911SPeter Chubb */ 3840b6f911SPeter Chubb //#define DEBUG_IMPLEMENTATION 1 3940b6f911SPeter Chubb #ifdef DEBUG_IMPLEMENTATION 4040b6f911SPeter Chubb # define IPRINTF(fmt, args...) \ 4140b6f911SPeter Chubb do { fprintf(stderr, "imx_serial: " fmt, ##args); } while (0) 4240b6f911SPeter Chubb #else 4340b6f911SPeter Chubb # define IPRINTF(fmt, args...) do {} while (0) 4440b6f911SPeter Chubb #endif 4540b6f911SPeter Chubb 46*8d8e3481SAndreas Färber #define TYPE_IMX_SERIAL "imx-serial" 47*8d8e3481SAndreas Färber #define IMX_SERIAL(obj) OBJECT_CHECK(IMXSerialState, (obj), TYPE_IMX_SERIAL) 48*8d8e3481SAndreas Färber 49*8d8e3481SAndreas Färber typedef struct IMXSerialState { 50*8d8e3481SAndreas Färber SysBusDevice parent_obj; 51*8d8e3481SAndreas Färber 5240b6f911SPeter Chubb MemoryRegion iomem; 5340b6f911SPeter Chubb int32_t readbuff; 5440b6f911SPeter Chubb 5540b6f911SPeter Chubb uint32_t usr1; 5640b6f911SPeter Chubb uint32_t usr2; 5740b6f911SPeter Chubb uint32_t ucr1; 5840b6f911SPeter Chubb uint32_t ucr2; 5940b6f911SPeter Chubb uint32_t uts1; 6040b6f911SPeter Chubb 6140b6f911SPeter Chubb /* 6240b6f911SPeter Chubb * The registers below are implemented just so that the 6340b6f911SPeter Chubb * guest OS sees what it has written 6440b6f911SPeter Chubb */ 6540b6f911SPeter Chubb uint32_t onems; 6640b6f911SPeter Chubb uint32_t ufcr; 6740b6f911SPeter Chubb uint32_t ubmr; 6840b6f911SPeter Chubb uint32_t ubrc; 6940b6f911SPeter Chubb uint32_t ucr3; 7040b6f911SPeter Chubb 7140b6f911SPeter Chubb qemu_irq irq; 7240b6f911SPeter Chubb CharDriverState *chr; 7340b6f911SPeter Chubb } IMXSerialState; 7440b6f911SPeter Chubb 7540b6f911SPeter Chubb static const VMStateDescription vmstate_imx_serial = { 7640b6f911SPeter Chubb .name = "imx-serial", 7740b6f911SPeter Chubb .version_id = 1, 7840b6f911SPeter Chubb .minimum_version_id = 1, 7940b6f911SPeter Chubb .minimum_version_id_old = 1, 8040b6f911SPeter Chubb .fields = (VMStateField[]) { 8140b6f911SPeter Chubb VMSTATE_INT32(readbuff, IMXSerialState), 8240b6f911SPeter Chubb VMSTATE_UINT32(usr1, IMXSerialState), 8340b6f911SPeter Chubb VMSTATE_UINT32(usr2, IMXSerialState), 8440b6f911SPeter Chubb VMSTATE_UINT32(ucr1, IMXSerialState), 8540b6f911SPeter Chubb VMSTATE_UINT32(uts1, IMXSerialState), 8640b6f911SPeter Chubb VMSTATE_UINT32(onems, IMXSerialState), 8740b6f911SPeter Chubb VMSTATE_UINT32(ufcr, IMXSerialState), 8840b6f911SPeter Chubb VMSTATE_UINT32(ubmr, IMXSerialState), 8940b6f911SPeter Chubb VMSTATE_UINT32(ubrc, IMXSerialState), 9040b6f911SPeter Chubb VMSTATE_UINT32(ucr3, IMXSerialState), 9140b6f911SPeter Chubb VMSTATE_END_OF_LIST() 9240b6f911SPeter Chubb }, 9340b6f911SPeter Chubb }; 9440b6f911SPeter Chubb 9540b6f911SPeter Chubb 9640b6f911SPeter Chubb #define URXD_CHARRDY (1<<15) /* character read is valid */ 9740b6f911SPeter Chubb #define URXD_ERR (1<<14) /* Character has error */ 9840b6f911SPeter Chubb #define URXD_BRK (1<<11) /* Break received */ 9940b6f911SPeter Chubb 10040b6f911SPeter Chubb #define USR1_PARTYER (1<<15) /* Parity Error */ 10140b6f911SPeter Chubb #define USR1_RTSS (1<<14) /* RTS pin status */ 10240b6f911SPeter Chubb #define USR1_TRDY (1<<13) /* Tx ready */ 10340b6f911SPeter Chubb #define USR1_RTSD (1<<12) /* RTS delta: pin changed state */ 10440b6f911SPeter Chubb #define USR1_ESCF (1<<11) /* Escape sequence interrupt */ 10540b6f911SPeter Chubb #define USR1_FRAMERR (1<<10) /* Framing error */ 10640b6f911SPeter Chubb #define USR1_RRDY (1<<9) /* receiver ready */ 10740b6f911SPeter Chubb #define USR1_AGTIM (1<<8) /* Aging timer interrupt */ 10840b6f911SPeter Chubb #define USR1_DTRD (1<<7) /* DTR changed */ 10940b6f911SPeter Chubb #define USR1_RXDS (1<<6) /* Receiver is idle */ 11040b6f911SPeter Chubb #define USR1_AIRINT (1<<5) /* Aysnch IR interrupt */ 11140b6f911SPeter Chubb #define USR1_AWAKE (1<<4) /* Falling edge detected on RXd pin */ 11240b6f911SPeter Chubb 11340b6f911SPeter Chubb #define USR2_ADET (1<<15) /* Autobaud complete */ 11440b6f911SPeter Chubb #define USR2_TXFE (1<<14) /* Transmit FIFO empty */ 11540b6f911SPeter Chubb #define USR2_DTRF (1<<13) /* DTR/DSR transition */ 11640b6f911SPeter Chubb #define USR2_IDLE (1<<12) /* UART has been idle for too long */ 11740b6f911SPeter Chubb #define USR2_ACST (1<<11) /* Autobaud counter stopped */ 11840b6f911SPeter Chubb #define USR2_RIDELT (1<<10) /* Ring Indicator delta */ 11940b6f911SPeter Chubb #define USR2_RIIN (1<<9) /* Ring Indicator Input */ 12040b6f911SPeter Chubb #define USR2_IRINT (1<<8) /* Serial Infrared Interrupt */ 12140b6f911SPeter Chubb #define USR2_WAKE (1<<7) /* Start bit detected */ 12240b6f911SPeter Chubb #define USR2_DCDDELT (1<<6) /* Data Carrier Detect delta */ 12340b6f911SPeter Chubb #define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */ 12440b6f911SPeter Chubb #define USR2_RTSF (1<<4) /* RTS transition */ 12540b6f911SPeter Chubb #define USR2_TXDC (1<<3) /* Transmission complete */ 12640b6f911SPeter Chubb #define USR2_BRCD (1<<2) /* Break condition detected */ 12740b6f911SPeter Chubb #define USR2_ORE (1<<1) /* Overrun error */ 12840b6f911SPeter Chubb #define USR2_RDR (1<<0) /* Receive data ready */ 12940b6f911SPeter Chubb 13040b6f911SPeter Chubb #define UCR1_TRDYEN (1<<13) /* Tx Ready Interrupt Enable */ 13140b6f911SPeter Chubb #define UCR1_RRDYEN (1<<9) /* Rx Ready Interrupt Enable */ 13240b6f911SPeter Chubb #define UCR1_TXMPTYEN (1<<6) /* Tx Empty Interrupt Enable */ 13340b6f911SPeter Chubb #define UCR1_UARTEN (1<<0) /* UART Enable */ 13440b6f911SPeter Chubb 13540b6f911SPeter Chubb #define UCR2_TXEN (1<<2) /* Transmitter enable */ 13640b6f911SPeter Chubb #define UCR2_RXEN (1<<1) /* Receiver enable */ 13740b6f911SPeter Chubb #define UCR2_SRST (1<<0) /* Reset complete */ 13840b6f911SPeter Chubb 13940b6f911SPeter Chubb #define UTS1_TXEMPTY (1<<6) 14040b6f911SPeter Chubb #define UTS1_RXEMPTY (1<<5) 14140b6f911SPeter Chubb #define UTS1_TXFULL (1<<4) 14240b6f911SPeter Chubb #define UTS1_RXFULL (1<<3) 14340b6f911SPeter Chubb 14440b6f911SPeter Chubb static void imx_update(IMXSerialState *s) 14540b6f911SPeter Chubb { 14640b6f911SPeter Chubb uint32_t flags; 14740b6f911SPeter Chubb 14840b6f911SPeter Chubb flags = (s->usr1 & s->ucr1) & (USR1_TRDY|USR1_RRDY); 14940b6f911SPeter Chubb if (!(s->ucr1 & UCR1_TXMPTYEN)) { 15040b6f911SPeter Chubb flags &= ~USR1_TRDY; 15140b6f911SPeter Chubb } 15240b6f911SPeter Chubb 15340b6f911SPeter Chubb qemu_set_irq(s->irq, !!flags); 15440b6f911SPeter Chubb } 15540b6f911SPeter Chubb 15640b6f911SPeter Chubb static void imx_serial_reset(IMXSerialState *s) 15740b6f911SPeter Chubb { 15840b6f911SPeter Chubb 15940b6f911SPeter Chubb s->usr1 = USR1_TRDY | USR1_RXDS; 16040b6f911SPeter Chubb /* 16140b6f911SPeter Chubb * Fake attachment of a terminal: assert RTS. 16240b6f911SPeter Chubb */ 16340b6f911SPeter Chubb s->usr1 |= USR1_RTSS; 16440b6f911SPeter Chubb s->usr2 = USR2_TXFE | USR2_TXDC | USR2_DCDIN; 16540b6f911SPeter Chubb s->uts1 = UTS1_RXEMPTY | UTS1_TXEMPTY; 16640b6f911SPeter Chubb s->ucr1 = 0; 16740b6f911SPeter Chubb s->ucr2 = UCR2_SRST; 16840b6f911SPeter Chubb s->ucr3 = 0x700; 16940b6f911SPeter Chubb s->ubmr = 0; 17040b6f911SPeter Chubb s->ubrc = 4; 17140b6f911SPeter Chubb s->readbuff = URXD_ERR; 17240b6f911SPeter Chubb } 17340b6f911SPeter Chubb 17440b6f911SPeter Chubb static void imx_serial_reset_at_boot(DeviceState *dev) 17540b6f911SPeter Chubb { 176*8d8e3481SAndreas Färber IMXSerialState *s = IMX_SERIAL(dev); 17740b6f911SPeter Chubb 17840b6f911SPeter Chubb imx_serial_reset(s); 17940b6f911SPeter Chubb 18040b6f911SPeter Chubb /* 18140b6f911SPeter Chubb * enable the uart on boot, so messages from the linux decompresser 18240b6f911SPeter Chubb * are visible. On real hardware this is done by the boot rom 18340b6f911SPeter Chubb * before anything else is loaded. 18440b6f911SPeter Chubb */ 18540b6f911SPeter Chubb s->ucr1 = UCR1_UARTEN; 18640b6f911SPeter Chubb s->ucr2 = UCR2_TXEN; 18740b6f911SPeter Chubb 18840b6f911SPeter Chubb } 18940b6f911SPeter Chubb 190a8170e5eSAvi Kivity static uint64_t imx_serial_read(void *opaque, hwaddr offset, 19140b6f911SPeter Chubb unsigned size) 19240b6f911SPeter Chubb { 19340b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 19440b6f911SPeter Chubb uint32_t c; 19540b6f911SPeter Chubb 19640b6f911SPeter Chubb DPRINTF("read(offset=%x)\n", offset >> 2); 19740b6f911SPeter Chubb switch (offset >> 2) { 19840b6f911SPeter Chubb case 0x0: /* URXD */ 19940b6f911SPeter Chubb c = s->readbuff; 20040b6f911SPeter Chubb if (!(s->uts1 & UTS1_RXEMPTY)) { 20140b6f911SPeter Chubb /* Character is valid */ 20240b6f911SPeter Chubb c |= URXD_CHARRDY; 20340b6f911SPeter Chubb s->usr1 &= ~USR1_RRDY; 20440b6f911SPeter Chubb s->usr2 &= ~USR2_RDR; 20540b6f911SPeter Chubb s->uts1 |= UTS1_RXEMPTY; 20640b6f911SPeter Chubb imx_update(s); 20740b6f911SPeter Chubb qemu_chr_accept_input(s->chr); 20840b6f911SPeter Chubb } 20940b6f911SPeter Chubb return c; 21040b6f911SPeter Chubb 21140b6f911SPeter Chubb case 0x20: /* UCR1 */ 21240b6f911SPeter Chubb return s->ucr1; 21340b6f911SPeter Chubb 21440b6f911SPeter Chubb case 0x21: /* UCR2 */ 21540b6f911SPeter Chubb return s->ucr2; 21640b6f911SPeter Chubb 21740b6f911SPeter Chubb case 0x25: /* USR1 */ 21840b6f911SPeter Chubb return s->usr1; 21940b6f911SPeter Chubb 22040b6f911SPeter Chubb case 0x26: /* USR2 */ 22140b6f911SPeter Chubb return s->usr2; 22240b6f911SPeter Chubb 22340b6f911SPeter Chubb case 0x2A: /* BRM Modulator */ 22440b6f911SPeter Chubb return s->ubmr; 22540b6f911SPeter Chubb 22640b6f911SPeter Chubb case 0x2B: /* Baud Rate Count */ 22740b6f911SPeter Chubb return s->ubrc; 22840b6f911SPeter Chubb 22940b6f911SPeter Chubb case 0x2d: /* Test register */ 23040b6f911SPeter Chubb return s->uts1; 23140b6f911SPeter Chubb 23240b6f911SPeter Chubb case 0x24: /* UFCR */ 23340b6f911SPeter Chubb return s->ufcr; 23440b6f911SPeter Chubb 23540b6f911SPeter Chubb case 0x2c: 23640b6f911SPeter Chubb return s->onems; 23740b6f911SPeter Chubb 23840b6f911SPeter Chubb case 0x22: /* UCR3 */ 23940b6f911SPeter Chubb return s->ucr3; 24040b6f911SPeter Chubb 24140b6f911SPeter Chubb case 0x23: /* UCR4 */ 24240b6f911SPeter Chubb case 0x29: /* BRM Incremental */ 24340b6f911SPeter Chubb return 0x0; /* TODO */ 24440b6f911SPeter Chubb 24540b6f911SPeter Chubb default: 24640b6f911SPeter Chubb IPRINTF("imx_serial_read: bad offset: 0x%x\n", (int)offset); 24740b6f911SPeter Chubb return 0; 24840b6f911SPeter Chubb } 24940b6f911SPeter Chubb } 25040b6f911SPeter Chubb 251a8170e5eSAvi Kivity static void imx_serial_write(void *opaque, hwaddr offset, 25240b6f911SPeter Chubb uint64_t value, unsigned size) 25340b6f911SPeter Chubb { 25440b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 25540b6f911SPeter Chubb unsigned char ch; 25640b6f911SPeter Chubb 25740b6f911SPeter Chubb DPRINTF("write(offset=%x, value = %x) to %s\n", 25840b6f911SPeter Chubb offset >> 2, 25940b6f911SPeter Chubb (unsigned int)value, s->chr ? s->chr->label : "NODEV"); 26040b6f911SPeter Chubb 26140b6f911SPeter Chubb switch (offset >> 2) { 26240b6f911SPeter Chubb case 0x10: /* UTXD */ 26340b6f911SPeter Chubb ch = value; 26440b6f911SPeter Chubb if (s->ucr2 & UCR2_TXEN) { 26540b6f911SPeter Chubb if (s->chr) { 26640b6f911SPeter Chubb qemu_chr_fe_write(s->chr, &ch, 1); 26740b6f911SPeter Chubb } 26840b6f911SPeter Chubb s->usr1 &= ~USR1_TRDY; 26940b6f911SPeter Chubb imx_update(s); 27040b6f911SPeter Chubb s->usr1 |= USR1_TRDY; 27140b6f911SPeter Chubb imx_update(s); 27240b6f911SPeter Chubb } 27340b6f911SPeter Chubb break; 27440b6f911SPeter Chubb 27540b6f911SPeter Chubb case 0x20: /* UCR1 */ 27640b6f911SPeter Chubb s->ucr1 = value & 0xffff; 27740b6f911SPeter Chubb DPRINTF("write(ucr1=%x)\n", (unsigned int)value); 27840b6f911SPeter Chubb imx_update(s); 27940b6f911SPeter Chubb break; 28040b6f911SPeter Chubb 28140b6f911SPeter Chubb case 0x21: /* UCR2 */ 28240b6f911SPeter Chubb /* 28340b6f911SPeter Chubb * Only a few bits in control register 2 are implemented as yet. 28440b6f911SPeter Chubb * If it's intended to use a real serial device as a back-end, this 28540b6f911SPeter Chubb * register will have to be implemented more fully. 28640b6f911SPeter Chubb */ 28740b6f911SPeter Chubb if (!(value & UCR2_SRST)) { 28840b6f911SPeter Chubb imx_serial_reset(s); 28940b6f911SPeter Chubb imx_update(s); 29040b6f911SPeter Chubb value |= UCR2_SRST; 29140b6f911SPeter Chubb } 29240b6f911SPeter Chubb if (value & UCR2_RXEN) { 29340b6f911SPeter Chubb if (!(s->ucr2 & UCR2_RXEN)) { 29440b6f911SPeter Chubb qemu_chr_accept_input(s->chr); 29540b6f911SPeter Chubb } 29640b6f911SPeter Chubb } 29740b6f911SPeter Chubb s->ucr2 = value & 0xffff; 29840b6f911SPeter Chubb break; 29940b6f911SPeter Chubb 30040b6f911SPeter Chubb case 0x25: /* USR1 */ 30140b6f911SPeter Chubb value &= USR1_AWAKE | USR1_AIRINT | USR1_DTRD | USR1_AGTIM | 30240b6f911SPeter Chubb USR1_FRAMERR | USR1_ESCF | USR1_RTSD | USR1_PARTYER; 30340b6f911SPeter Chubb s->usr1 &= ~value; 30440b6f911SPeter Chubb break; 30540b6f911SPeter Chubb 30640b6f911SPeter Chubb case 0x26: /* USR2 */ 30740b6f911SPeter Chubb /* 30840b6f911SPeter Chubb * Writing 1 to some bits clears them; all other 30940b6f911SPeter Chubb * values are ignored 31040b6f911SPeter Chubb */ 31140b6f911SPeter Chubb value &= USR2_ADET | USR2_DTRF | USR2_IDLE | USR2_ACST | 31240b6f911SPeter Chubb USR2_RIDELT | USR2_IRINT | USR2_WAKE | 31340b6f911SPeter Chubb USR2_DCDDELT | USR2_RTSF | USR2_BRCD | USR2_ORE; 31440b6f911SPeter Chubb s->usr2 &= ~value; 31540b6f911SPeter Chubb break; 31640b6f911SPeter Chubb 31740b6f911SPeter Chubb /* 31840b6f911SPeter Chubb * Linux expects to see what it writes to these registers 31940b6f911SPeter Chubb * We don't currently alter the baud rate 32040b6f911SPeter Chubb */ 32140b6f911SPeter Chubb case 0x29: /* UBIR */ 32240b6f911SPeter Chubb s->ubrc = value & 0xffff; 32340b6f911SPeter Chubb break; 32440b6f911SPeter Chubb 32540b6f911SPeter Chubb case 0x2a: /* UBMR */ 32640b6f911SPeter Chubb s->ubmr = value & 0xffff; 32740b6f911SPeter Chubb break; 32840b6f911SPeter Chubb 32940b6f911SPeter Chubb case 0x2c: /* One ms reg */ 33040b6f911SPeter Chubb s->onems = value & 0xffff; 33140b6f911SPeter Chubb break; 33240b6f911SPeter Chubb 33340b6f911SPeter Chubb case 0x24: /* FIFO control register */ 33440b6f911SPeter Chubb s->ufcr = value & 0xffff; 33540b6f911SPeter Chubb break; 33640b6f911SPeter Chubb 33740b6f911SPeter Chubb case 0x22: /* UCR3 */ 33840b6f911SPeter Chubb s->ucr3 = value & 0xffff; 33940b6f911SPeter Chubb break; 34040b6f911SPeter Chubb 34140b6f911SPeter Chubb case 0x2d: /* UTS1 */ 34240b6f911SPeter Chubb case 0x23: /* UCR4 */ 34340b6f911SPeter Chubb IPRINTF("Unimplemented Register %x written to\n", offset >> 2); 34440b6f911SPeter Chubb /* TODO */ 34540b6f911SPeter Chubb break; 34640b6f911SPeter Chubb 34740b6f911SPeter Chubb default: 34840b6f911SPeter Chubb IPRINTF("imx_serial_write: Bad offset 0x%x\n", (int)offset); 34940b6f911SPeter Chubb } 35040b6f911SPeter Chubb } 35140b6f911SPeter Chubb 35240b6f911SPeter Chubb static int imx_can_receive(void *opaque) 35340b6f911SPeter Chubb { 35440b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 35540b6f911SPeter Chubb return !(s->usr1 & USR1_RRDY); 35640b6f911SPeter Chubb } 35740b6f911SPeter Chubb 35840b6f911SPeter Chubb static void imx_put_data(void *opaque, uint32_t value) 35940b6f911SPeter Chubb { 36040b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 36140b6f911SPeter Chubb DPRINTF("received char\n"); 36240b6f911SPeter Chubb s->usr1 |= USR1_RRDY; 36340b6f911SPeter Chubb s->usr2 |= USR2_RDR; 36440b6f911SPeter Chubb s->uts1 &= ~UTS1_RXEMPTY; 36540b6f911SPeter Chubb s->readbuff = value; 36640b6f911SPeter Chubb imx_update(s); 36740b6f911SPeter Chubb } 36840b6f911SPeter Chubb 36940b6f911SPeter Chubb static void imx_receive(void *opaque, const uint8_t *buf, int size) 37040b6f911SPeter Chubb { 37140b6f911SPeter Chubb imx_put_data(opaque, *buf); 37240b6f911SPeter Chubb } 37340b6f911SPeter Chubb 37440b6f911SPeter Chubb static void imx_event(void *opaque, int event) 37540b6f911SPeter Chubb { 37640b6f911SPeter Chubb if (event == CHR_EVENT_BREAK) { 37740b6f911SPeter Chubb imx_put_data(opaque, URXD_BRK); 37840b6f911SPeter Chubb } 37940b6f911SPeter Chubb } 38040b6f911SPeter Chubb 38140b6f911SPeter Chubb 38240b6f911SPeter Chubb static const struct MemoryRegionOps imx_serial_ops = { 38340b6f911SPeter Chubb .read = imx_serial_read, 38440b6f911SPeter Chubb .write = imx_serial_write, 38540b6f911SPeter Chubb .endianness = DEVICE_NATIVE_ENDIAN, 38640b6f911SPeter Chubb }; 38740b6f911SPeter Chubb 38840b6f911SPeter Chubb static int imx_serial_init(SysBusDevice *dev) 38940b6f911SPeter Chubb { 390*8d8e3481SAndreas Färber IMXSerialState *s = IMX_SERIAL(dev); 39140b6f911SPeter Chubb 39240b6f911SPeter Chubb 393300b1fc6SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &imx_serial_ops, s, 394300b1fc6SPaolo Bonzini "imx-serial", 0x1000); 39540b6f911SPeter Chubb sysbus_init_mmio(dev, &s->iomem); 39640b6f911SPeter Chubb sysbus_init_irq(dev, &s->irq); 39740b6f911SPeter Chubb 39840b6f911SPeter Chubb if (s->chr) { 39940b6f911SPeter Chubb qemu_chr_add_handlers(s->chr, imx_can_receive, imx_receive, 40040b6f911SPeter Chubb imx_event, s); 40140b6f911SPeter Chubb } else { 40240b6f911SPeter Chubb DPRINTF("No char dev for uart at 0x%lx\n", 40340b6f911SPeter Chubb (unsigned long)s->iomem.ram_addr); 40440b6f911SPeter Chubb } 40540b6f911SPeter Chubb 40640b6f911SPeter Chubb return 0; 40740b6f911SPeter Chubb } 40840b6f911SPeter Chubb 409a8170e5eSAvi Kivity void imx_serial_create(int uart, const hwaddr addr, qemu_irq irq) 41040b6f911SPeter Chubb { 41140b6f911SPeter Chubb DeviceState *dev; 41240b6f911SPeter Chubb SysBusDevice *bus; 41340b6f911SPeter Chubb CharDriverState *chr; 41440b6f911SPeter Chubb const char chr_name[] = "serial"; 41540b6f911SPeter Chubb char label[ARRAY_SIZE(chr_name) + 1]; 41640b6f911SPeter Chubb 417*8d8e3481SAndreas Färber dev = qdev_create(NULL, TYPE_IMX_SERIAL); 41840b6f911SPeter Chubb 41940b6f911SPeter Chubb if (uart >= MAX_SERIAL_PORTS) { 42040b6f911SPeter Chubb hw_error("Cannot assign uart %d: QEMU supports only %d ports\n", 42140b6f911SPeter Chubb uart, MAX_SERIAL_PORTS); 42240b6f911SPeter Chubb } 42340b6f911SPeter Chubb chr = serial_hds[uart]; 42440b6f911SPeter Chubb if (!chr) { 42540b6f911SPeter Chubb snprintf(label, ARRAY_SIZE(label), "%s%d", chr_name, uart); 42640b6f911SPeter Chubb chr = qemu_chr_new(label, "null", NULL); 42740b6f911SPeter Chubb if (!(chr)) { 42840b6f911SPeter Chubb hw_error("Can't assign serial port to imx-uart%d.\n", uart); 42940b6f911SPeter Chubb } 43040b6f911SPeter Chubb } 43140b6f911SPeter Chubb 43240b6f911SPeter Chubb qdev_prop_set_chr(dev, "chardev", chr); 4331356b98dSAndreas Färber bus = SYS_BUS_DEVICE(dev); 43440b6f911SPeter Chubb qdev_init_nofail(dev); 435a8170e5eSAvi Kivity if (addr != (hwaddr)-1) { 43640b6f911SPeter Chubb sysbus_mmio_map(bus, 0, addr); 43740b6f911SPeter Chubb } 43840b6f911SPeter Chubb sysbus_connect_irq(bus, 0, irq); 43940b6f911SPeter Chubb 44040b6f911SPeter Chubb } 44140b6f911SPeter Chubb 44240b6f911SPeter Chubb 44340b6f911SPeter Chubb static Property imx32_serial_properties[] = { 44440b6f911SPeter Chubb DEFINE_PROP_CHR("chardev", IMXSerialState, chr), 44540b6f911SPeter Chubb DEFINE_PROP_END_OF_LIST(), 44640b6f911SPeter Chubb }; 44740b6f911SPeter Chubb 44840b6f911SPeter Chubb static void imx_serial_class_init(ObjectClass *klass, void *data) 44940b6f911SPeter Chubb { 45040b6f911SPeter Chubb DeviceClass *dc = DEVICE_CLASS(klass); 45140b6f911SPeter Chubb SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 45240b6f911SPeter Chubb 45340b6f911SPeter Chubb k->init = imx_serial_init; 45440b6f911SPeter Chubb dc->vmsd = &vmstate_imx_serial; 45540b6f911SPeter Chubb dc->reset = imx_serial_reset_at_boot; 456125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_INPUT, dc->categories); 45740b6f911SPeter Chubb dc->desc = "i.MX series UART"; 45840b6f911SPeter Chubb dc->props = imx32_serial_properties; 45940b6f911SPeter Chubb } 46040b6f911SPeter Chubb 4618c43a6f0SAndreas Färber static const TypeInfo imx_serial_info = { 462*8d8e3481SAndreas Färber .name = TYPE_IMX_SERIAL, 46340b6f911SPeter Chubb .parent = TYPE_SYS_BUS_DEVICE, 46440b6f911SPeter Chubb .instance_size = sizeof(IMXSerialState), 46540b6f911SPeter Chubb .class_init = imx_serial_class_init, 46640b6f911SPeter Chubb }; 46740b6f911SPeter Chubb 46840b6f911SPeter Chubb static void imx_serial_register_types(void) 46940b6f911SPeter Chubb { 47040b6f911SPeter Chubb type_register_static(&imx_serial_info); 47140b6f911SPeter Chubb } 47240b6f911SPeter Chubb 47340b6f911SPeter Chubb type_init(imx_serial_register_types) 474