140b6f911SPeter Chubb /* 240b6f911SPeter Chubb * IMX31 UARTS 340b6f911SPeter Chubb * 440b6f911SPeter Chubb * Copyright (c) 2008 OKL 540b6f911SPeter Chubb * Originally Written by Hans Jiang 640b6f911SPeter Chubb * Copyright (c) 2011 NICTA Pty Ltd. 7cd0bda20SJean-Christophe Dubois * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> 840b6f911SPeter Chubb * 940b6f911SPeter Chubb * This work is licensed under the terms of the GNU GPL, version 2 or later. 1040b6f911SPeter Chubb * See the COPYING file in the top-level directory. 1140b6f911SPeter Chubb * 1240b6f911SPeter Chubb * This is a `bare-bones' implementation of the IMX series serial ports. 1340b6f911SPeter Chubb * TODO: 1440b6f911SPeter Chubb * -- implement FIFOs. The real hardware has 32 word transmit 1540b6f911SPeter Chubb * and receive FIFOs; we currently use a 1-char buffer 1640b6f911SPeter Chubb * -- implement DMA 1740b6f911SPeter Chubb * -- implement BAUD-rate and modem lines, for when the backend 1840b6f911SPeter Chubb * is a real serial device. 1940b6f911SPeter Chubb */ 2040b6f911SPeter Chubb 218ef94f0bSPeter Maydell #include "qemu/osdep.h" 22cd0bda20SJean-Christophe Dubois #include "hw/char/imx_serial.h" 239c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 24dccfcd0eSPaolo Bonzini #include "sysemu/char.h" 2503dd024fSPaolo Bonzini #include "qemu/log.h" 2640b6f911SPeter Chubb 278ccce77cSJean-Christophe Dubois #ifndef DEBUG_IMX_UART 288ccce77cSJean-Christophe Dubois #define DEBUG_IMX_UART 0 2940b6f911SPeter Chubb #endif 3040b6f911SPeter Chubb 318ccce77cSJean-Christophe Dubois #define DPRINTF(fmt, args...) \ 328ccce77cSJean-Christophe Dubois do { \ 338ccce77cSJean-Christophe Dubois if (DEBUG_IMX_UART) { \ 348ccce77cSJean-Christophe Dubois fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_SERIAL, \ 358ccce77cSJean-Christophe Dubois __func__, ##args); \ 368ccce77cSJean-Christophe Dubois } \ 378ccce77cSJean-Christophe Dubois } while (0) 3840b6f911SPeter Chubb 3940b6f911SPeter Chubb static const VMStateDescription vmstate_imx_serial = { 40fa2650a3SJean-Christophe Dubois .name = TYPE_IMX_SERIAL, 4140b6f911SPeter Chubb .version_id = 1, 4240b6f911SPeter Chubb .minimum_version_id = 1, 4340b6f911SPeter Chubb .fields = (VMStateField[]) { 4440b6f911SPeter Chubb VMSTATE_INT32(readbuff, IMXSerialState), 4540b6f911SPeter Chubb VMSTATE_UINT32(usr1, IMXSerialState), 4640b6f911SPeter Chubb VMSTATE_UINT32(usr2, IMXSerialState), 4740b6f911SPeter Chubb VMSTATE_UINT32(ucr1, IMXSerialState), 4840b6f911SPeter Chubb VMSTATE_UINT32(uts1, IMXSerialState), 4940b6f911SPeter Chubb VMSTATE_UINT32(onems, IMXSerialState), 5040b6f911SPeter Chubb VMSTATE_UINT32(ufcr, IMXSerialState), 5140b6f911SPeter Chubb VMSTATE_UINT32(ubmr, IMXSerialState), 5240b6f911SPeter Chubb VMSTATE_UINT32(ubrc, IMXSerialState), 5340b6f911SPeter Chubb VMSTATE_UINT32(ucr3, IMXSerialState), 5440b6f911SPeter Chubb VMSTATE_END_OF_LIST() 5540b6f911SPeter Chubb }, 5640b6f911SPeter Chubb }; 5740b6f911SPeter Chubb 5840b6f911SPeter Chubb static void imx_update(IMXSerialState *s) 5940b6f911SPeter Chubb { 6040b6f911SPeter Chubb uint32_t flags; 6140b6f911SPeter Chubb 6240b6f911SPeter Chubb flags = (s->usr1 & s->ucr1) & (USR1_TRDY|USR1_RRDY); 63dc144220SGuenter Roeck if (s->ucr1 & UCR1_TXMPTYEN) { 64dc144220SGuenter Roeck flags |= (s->uts1 & UTS1_TXEMPTY); 65dc144220SGuenter Roeck } else { 6640b6f911SPeter Chubb flags &= ~USR1_TRDY; 6740b6f911SPeter Chubb } 6840b6f911SPeter Chubb 6940b6f911SPeter Chubb qemu_set_irq(s->irq, !!flags); 7040b6f911SPeter Chubb } 7140b6f911SPeter Chubb 7240b6f911SPeter Chubb static void imx_serial_reset(IMXSerialState *s) 7340b6f911SPeter Chubb { 7440b6f911SPeter Chubb 7540b6f911SPeter Chubb s->usr1 = USR1_TRDY | USR1_RXDS; 7640b6f911SPeter Chubb /* 7740b6f911SPeter Chubb * Fake attachment of a terminal: assert RTS. 7840b6f911SPeter Chubb */ 7940b6f911SPeter Chubb s->usr1 |= USR1_RTSS; 8040b6f911SPeter Chubb s->usr2 = USR2_TXFE | USR2_TXDC | USR2_DCDIN; 8140b6f911SPeter Chubb s->uts1 = UTS1_RXEMPTY | UTS1_TXEMPTY; 8240b6f911SPeter Chubb s->ucr1 = 0; 8340b6f911SPeter Chubb s->ucr2 = UCR2_SRST; 8440b6f911SPeter Chubb s->ucr3 = 0x700; 8540b6f911SPeter Chubb s->ubmr = 0; 8640b6f911SPeter Chubb s->ubrc = 4; 8740b6f911SPeter Chubb s->readbuff = URXD_ERR; 8840b6f911SPeter Chubb } 8940b6f911SPeter Chubb 9040b6f911SPeter Chubb static void imx_serial_reset_at_boot(DeviceState *dev) 9140b6f911SPeter Chubb { 928d8e3481SAndreas Färber IMXSerialState *s = IMX_SERIAL(dev); 9340b6f911SPeter Chubb 9440b6f911SPeter Chubb imx_serial_reset(s); 9540b6f911SPeter Chubb 9640b6f911SPeter Chubb /* 9740b6f911SPeter Chubb * enable the uart on boot, so messages from the linux decompresser 9840b6f911SPeter Chubb * are visible. On real hardware this is done by the boot rom 9940b6f911SPeter Chubb * before anything else is loaded. 10040b6f911SPeter Chubb */ 10140b6f911SPeter Chubb s->ucr1 = UCR1_UARTEN; 10240b6f911SPeter Chubb s->ucr2 = UCR2_TXEN; 10340b6f911SPeter Chubb 10440b6f911SPeter Chubb } 10540b6f911SPeter Chubb 106a8170e5eSAvi Kivity static uint64_t imx_serial_read(void *opaque, hwaddr offset, 10740b6f911SPeter Chubb unsigned size) 10840b6f911SPeter Chubb { 10940b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 11040b6f911SPeter Chubb uint32_t c; 11140b6f911SPeter Chubb 1128ccce77cSJean-Christophe Dubois DPRINTF("read(offset=0x%" HWADDR_PRIx ")\n", offset); 1138ccce77cSJean-Christophe Dubois 11440b6f911SPeter Chubb switch (offset >> 2) { 11540b6f911SPeter Chubb case 0x0: /* URXD */ 11640b6f911SPeter Chubb c = s->readbuff; 11740b6f911SPeter Chubb if (!(s->uts1 & UTS1_RXEMPTY)) { 11840b6f911SPeter Chubb /* Character is valid */ 11940b6f911SPeter Chubb c |= URXD_CHARRDY; 12040b6f911SPeter Chubb s->usr1 &= ~USR1_RRDY; 12140b6f911SPeter Chubb s->usr2 &= ~USR2_RDR; 12240b6f911SPeter Chubb s->uts1 |= UTS1_RXEMPTY; 12340b6f911SPeter Chubb imx_update(s); 124becdfa00SMarc-André Lureau if (s->chr.chr) { 125*5345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 12640b6f911SPeter Chubb } 127f7a6785eSJean-Christophe Dubois } 12840b6f911SPeter Chubb return c; 12940b6f911SPeter Chubb 13040b6f911SPeter Chubb case 0x20: /* UCR1 */ 13140b6f911SPeter Chubb return s->ucr1; 13240b6f911SPeter Chubb 13340b6f911SPeter Chubb case 0x21: /* UCR2 */ 13440b6f911SPeter Chubb return s->ucr2; 13540b6f911SPeter Chubb 13640b6f911SPeter Chubb case 0x25: /* USR1 */ 13740b6f911SPeter Chubb return s->usr1; 13840b6f911SPeter Chubb 13940b6f911SPeter Chubb case 0x26: /* USR2 */ 14040b6f911SPeter Chubb return s->usr2; 14140b6f911SPeter Chubb 14240b6f911SPeter Chubb case 0x2A: /* BRM Modulator */ 14340b6f911SPeter Chubb return s->ubmr; 14440b6f911SPeter Chubb 14540b6f911SPeter Chubb case 0x2B: /* Baud Rate Count */ 14640b6f911SPeter Chubb return s->ubrc; 14740b6f911SPeter Chubb 14840b6f911SPeter Chubb case 0x2d: /* Test register */ 14940b6f911SPeter Chubb return s->uts1; 15040b6f911SPeter Chubb 15140b6f911SPeter Chubb case 0x24: /* UFCR */ 15240b6f911SPeter Chubb return s->ufcr; 15340b6f911SPeter Chubb 15440b6f911SPeter Chubb case 0x2c: 15540b6f911SPeter Chubb return s->onems; 15640b6f911SPeter Chubb 15740b6f911SPeter Chubb case 0x22: /* UCR3 */ 15840b6f911SPeter Chubb return s->ucr3; 15940b6f911SPeter Chubb 16040b6f911SPeter Chubb case 0x23: /* UCR4 */ 16140b6f911SPeter Chubb case 0x29: /* BRM Incremental */ 16240b6f911SPeter Chubb return 0x0; /* TODO */ 16340b6f911SPeter Chubb 16440b6f911SPeter Chubb default: 1658ccce77cSJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 1668ccce77cSJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset); 16740b6f911SPeter Chubb return 0; 16840b6f911SPeter Chubb } 16940b6f911SPeter Chubb } 17040b6f911SPeter Chubb 171a8170e5eSAvi Kivity static void imx_serial_write(void *opaque, hwaddr offset, 17240b6f911SPeter Chubb uint64_t value, unsigned size) 17340b6f911SPeter Chubb { 17440b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 175*5345fdb4SMarc-André Lureau CharDriverState *chr = qemu_chr_fe_get_driver(&s->chr); 17640b6f911SPeter Chubb unsigned char ch; 17740b6f911SPeter Chubb 1788ccce77cSJean-Christophe Dubois DPRINTF("write(offset=0x%" HWADDR_PRIx ", value = 0x%x) to %s\n", 179*5345fdb4SMarc-André Lureau offset, (unsigned int)value, chr ? chr->label : "NODEV"); 18040b6f911SPeter Chubb 18140b6f911SPeter Chubb switch (offset >> 2) { 18240b6f911SPeter Chubb case 0x10: /* UTXD */ 18340b6f911SPeter Chubb ch = value; 18440b6f911SPeter Chubb if (s->ucr2 & UCR2_TXEN) { 185becdfa00SMarc-André Lureau if (s->chr.chr) { 1866ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 1876ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 188*5345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 18940b6f911SPeter Chubb } 19040b6f911SPeter Chubb s->usr1 &= ~USR1_TRDY; 19140b6f911SPeter Chubb imx_update(s); 19240b6f911SPeter Chubb s->usr1 |= USR1_TRDY; 19340b6f911SPeter Chubb imx_update(s); 19440b6f911SPeter Chubb } 19540b6f911SPeter Chubb break; 19640b6f911SPeter Chubb 19740b6f911SPeter Chubb case 0x20: /* UCR1 */ 19840b6f911SPeter Chubb s->ucr1 = value & 0xffff; 1998ccce77cSJean-Christophe Dubois 20040b6f911SPeter Chubb DPRINTF("write(ucr1=%x)\n", (unsigned int)value); 2018ccce77cSJean-Christophe Dubois 20240b6f911SPeter Chubb imx_update(s); 20340b6f911SPeter Chubb break; 20440b6f911SPeter Chubb 20540b6f911SPeter Chubb case 0x21: /* UCR2 */ 20640b6f911SPeter Chubb /* 20740b6f911SPeter Chubb * Only a few bits in control register 2 are implemented as yet. 20840b6f911SPeter Chubb * If it's intended to use a real serial device as a back-end, this 20940b6f911SPeter Chubb * register will have to be implemented more fully. 21040b6f911SPeter Chubb */ 21140b6f911SPeter Chubb if (!(value & UCR2_SRST)) { 21240b6f911SPeter Chubb imx_serial_reset(s); 21340b6f911SPeter Chubb imx_update(s); 21440b6f911SPeter Chubb value |= UCR2_SRST; 21540b6f911SPeter Chubb } 21640b6f911SPeter Chubb if (value & UCR2_RXEN) { 21740b6f911SPeter Chubb if (!(s->ucr2 & UCR2_RXEN)) { 218becdfa00SMarc-André Lureau if (s->chr.chr) { 219*5345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 22040b6f911SPeter Chubb } 22140b6f911SPeter Chubb } 222f7a6785eSJean-Christophe Dubois } 22340b6f911SPeter Chubb s->ucr2 = value & 0xffff; 22440b6f911SPeter Chubb break; 22540b6f911SPeter Chubb 22640b6f911SPeter Chubb case 0x25: /* USR1 */ 22740b6f911SPeter Chubb value &= USR1_AWAKE | USR1_AIRINT | USR1_DTRD | USR1_AGTIM | 22840b6f911SPeter Chubb USR1_FRAMERR | USR1_ESCF | USR1_RTSD | USR1_PARTYER; 22940b6f911SPeter Chubb s->usr1 &= ~value; 23040b6f911SPeter Chubb break; 23140b6f911SPeter Chubb 23240b6f911SPeter Chubb case 0x26: /* USR2 */ 23340b6f911SPeter Chubb /* 23440b6f911SPeter Chubb * Writing 1 to some bits clears them; all other 23540b6f911SPeter Chubb * values are ignored 23640b6f911SPeter Chubb */ 23740b6f911SPeter Chubb value &= USR2_ADET | USR2_DTRF | USR2_IDLE | USR2_ACST | 23840b6f911SPeter Chubb USR2_RIDELT | USR2_IRINT | USR2_WAKE | 23940b6f911SPeter Chubb USR2_DCDDELT | USR2_RTSF | USR2_BRCD | USR2_ORE; 24040b6f911SPeter Chubb s->usr2 &= ~value; 24140b6f911SPeter Chubb break; 24240b6f911SPeter Chubb 24340b6f911SPeter Chubb /* 24440b6f911SPeter Chubb * Linux expects to see what it writes to these registers 24540b6f911SPeter Chubb * We don't currently alter the baud rate 24640b6f911SPeter Chubb */ 24740b6f911SPeter Chubb case 0x29: /* UBIR */ 24840b6f911SPeter Chubb s->ubrc = value & 0xffff; 24940b6f911SPeter Chubb break; 25040b6f911SPeter Chubb 25140b6f911SPeter Chubb case 0x2a: /* UBMR */ 25240b6f911SPeter Chubb s->ubmr = value & 0xffff; 25340b6f911SPeter Chubb break; 25440b6f911SPeter Chubb 25540b6f911SPeter Chubb case 0x2c: /* One ms reg */ 25640b6f911SPeter Chubb s->onems = value & 0xffff; 25740b6f911SPeter Chubb break; 25840b6f911SPeter Chubb 25940b6f911SPeter Chubb case 0x24: /* FIFO control register */ 26040b6f911SPeter Chubb s->ufcr = value & 0xffff; 26140b6f911SPeter Chubb break; 26240b6f911SPeter Chubb 26340b6f911SPeter Chubb case 0x22: /* UCR3 */ 26440b6f911SPeter Chubb s->ucr3 = value & 0xffff; 26540b6f911SPeter Chubb break; 26640b6f911SPeter Chubb 26740b6f911SPeter Chubb case 0x2d: /* UTS1 */ 26840b6f911SPeter Chubb case 0x23: /* UCR4 */ 2698ccce77cSJean-Christophe Dubois qemu_log_mask(LOG_UNIMP, "[%s]%s: Unimplemented reg 0x%" 2708ccce77cSJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset); 27140b6f911SPeter Chubb /* TODO */ 27240b6f911SPeter Chubb break; 27340b6f911SPeter Chubb 27440b6f911SPeter Chubb default: 2758ccce77cSJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 2768ccce77cSJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_SERIAL, __func__, offset); 27740b6f911SPeter Chubb } 27840b6f911SPeter Chubb } 27940b6f911SPeter Chubb 28040b6f911SPeter Chubb static int imx_can_receive(void *opaque) 28140b6f911SPeter Chubb { 28240b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 28340b6f911SPeter Chubb return !(s->usr1 & USR1_RRDY); 28440b6f911SPeter Chubb } 28540b6f911SPeter Chubb 28640b6f911SPeter Chubb static void imx_put_data(void *opaque, uint32_t value) 28740b6f911SPeter Chubb { 28840b6f911SPeter Chubb IMXSerialState *s = (IMXSerialState *)opaque; 2898ccce77cSJean-Christophe Dubois 29040b6f911SPeter Chubb DPRINTF("received char\n"); 2918ccce77cSJean-Christophe Dubois 29240b6f911SPeter Chubb s->usr1 |= USR1_RRDY; 29340b6f911SPeter Chubb s->usr2 |= USR2_RDR; 29440b6f911SPeter Chubb s->uts1 &= ~UTS1_RXEMPTY; 29540b6f911SPeter Chubb s->readbuff = value; 29640b6f911SPeter Chubb imx_update(s); 29740b6f911SPeter Chubb } 29840b6f911SPeter Chubb 29940b6f911SPeter Chubb static void imx_receive(void *opaque, const uint8_t *buf, int size) 30040b6f911SPeter Chubb { 30140b6f911SPeter Chubb imx_put_data(opaque, *buf); 30240b6f911SPeter Chubb } 30340b6f911SPeter Chubb 30440b6f911SPeter Chubb static void imx_event(void *opaque, int event) 30540b6f911SPeter Chubb { 30640b6f911SPeter Chubb if (event == CHR_EVENT_BREAK) { 30740b6f911SPeter Chubb imx_put_data(opaque, URXD_BRK); 30840b6f911SPeter Chubb } 30940b6f911SPeter Chubb } 31040b6f911SPeter Chubb 31140b6f911SPeter Chubb 31240b6f911SPeter Chubb static const struct MemoryRegionOps imx_serial_ops = { 31340b6f911SPeter Chubb .read = imx_serial_read, 31440b6f911SPeter Chubb .write = imx_serial_write, 31540b6f911SPeter Chubb .endianness = DEVICE_NATIVE_ENDIAN, 31640b6f911SPeter Chubb }; 31740b6f911SPeter Chubb 318f6c64000SJean-Christophe Dubois static void imx_serial_realize(DeviceState *dev, Error **errp) 31940b6f911SPeter Chubb { 3208d8e3481SAndreas Färber IMXSerialState *s = IMX_SERIAL(dev); 32140b6f911SPeter Chubb 322becdfa00SMarc-André Lureau if (s->chr.chr) { 323*5345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, imx_can_receive, imx_receive, 324*5345fdb4SMarc-André Lureau imx_event, s, NULL); 32540b6f911SPeter Chubb } else { 3268ccce77cSJean-Christophe Dubois DPRINTF("No char dev for uart\n"); 32740b6f911SPeter Chubb } 328f6c64000SJean-Christophe Dubois } 32940b6f911SPeter Chubb 330f6c64000SJean-Christophe Dubois static void imx_serial_init(Object *obj) 331f6c64000SJean-Christophe Dubois { 332f6c64000SJean-Christophe Dubois SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 333f6c64000SJean-Christophe Dubois IMXSerialState *s = IMX_SERIAL(obj); 334f6c64000SJean-Christophe Dubois 335f6c64000SJean-Christophe Dubois memory_region_init_io(&s->iomem, obj, &imx_serial_ops, s, 336f6c64000SJean-Christophe Dubois TYPE_IMX_SERIAL, 0x1000); 337f6c64000SJean-Christophe Dubois sysbus_init_mmio(sbd, &s->iomem); 338f6c64000SJean-Christophe Dubois sysbus_init_irq(sbd, &s->irq); 33940b6f911SPeter Chubb } 34040b6f911SPeter Chubb 341f6c64000SJean-Christophe Dubois static Property imx_serial_properties[] = { 34240b6f911SPeter Chubb DEFINE_PROP_CHR("chardev", IMXSerialState, chr), 34340b6f911SPeter Chubb DEFINE_PROP_END_OF_LIST(), 34440b6f911SPeter Chubb }; 34540b6f911SPeter Chubb 34640b6f911SPeter Chubb static void imx_serial_class_init(ObjectClass *klass, void *data) 34740b6f911SPeter Chubb { 34840b6f911SPeter Chubb DeviceClass *dc = DEVICE_CLASS(klass); 34940b6f911SPeter Chubb 350f6c64000SJean-Christophe Dubois dc->realize = imx_serial_realize; 35140b6f911SPeter Chubb dc->vmsd = &vmstate_imx_serial; 35240b6f911SPeter Chubb dc->reset = imx_serial_reset_at_boot; 353125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_INPUT, dc->categories); 35440b6f911SPeter Chubb dc->desc = "i.MX series UART"; 355f6c64000SJean-Christophe Dubois dc->props = imx_serial_properties; 35640b6f911SPeter Chubb } 35740b6f911SPeter Chubb 3588c43a6f0SAndreas Färber static const TypeInfo imx_serial_info = { 3598d8e3481SAndreas Färber .name = TYPE_IMX_SERIAL, 36040b6f911SPeter Chubb .parent = TYPE_SYS_BUS_DEVICE, 36140b6f911SPeter Chubb .instance_size = sizeof(IMXSerialState), 362f6c64000SJean-Christophe Dubois .instance_init = imx_serial_init, 36340b6f911SPeter Chubb .class_init = imx_serial_class_init, 36440b6f911SPeter Chubb }; 36540b6f911SPeter Chubb 36640b6f911SPeter Chubb static void imx_serial_register_types(void) 36740b6f911SPeter Chubb { 36840b6f911SPeter Chubb type_register_static(&imx_serial_info); 36940b6f911SPeter Chubb } 37040b6f911SPeter Chubb 37140b6f911SPeter Chubb type_init(imx_serial_register_types) 372