18b1e1320SFabien Chouteau /* 28b1e1320SFabien Chouteau * QEMU GRLIB APB UART Emulator 38b1e1320SFabien Chouteau * 48b1e1320SFabien Chouteau * Copyright (c) 2010-2011 AdaCore 58b1e1320SFabien Chouteau * 68b1e1320SFabien Chouteau * Permission is hereby granted, free of charge, to any person obtaining a copy 78b1e1320SFabien Chouteau * of this software and associated documentation files (the "Software"), to deal 88b1e1320SFabien Chouteau * in the Software without restriction, including without limitation the rights 98b1e1320SFabien Chouteau * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 108b1e1320SFabien Chouteau * copies of the Software, and to permit persons to whom the Software is 118b1e1320SFabien Chouteau * furnished to do so, subject to the following conditions: 128b1e1320SFabien Chouteau * 138b1e1320SFabien Chouteau * The above copyright notice and this permission notice shall be included in 148b1e1320SFabien Chouteau * all copies or substantial portions of the Software. 158b1e1320SFabien Chouteau * 168b1e1320SFabien Chouteau * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178b1e1320SFabien Chouteau * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188b1e1320SFabien Chouteau * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198b1e1320SFabien Chouteau * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 208b1e1320SFabien Chouteau * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 218b1e1320SFabien Chouteau * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 228b1e1320SFabien Chouteau * THE SOFTWARE. 238b1e1320SFabien Chouteau */ 248b1e1320SFabien Chouteau 25db5ebe5fSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 274d43a603SMarc-André Lureau #include "chardev/char-fe.h" 288b1e1320SFabien Chouteau 298b1e1320SFabien Chouteau #include "trace.h" 308b1e1320SFabien Chouteau 318b1e1320SFabien Chouteau #define UART_REG_SIZE 20 /* Size of memory mapped registers */ 328b1e1320SFabien Chouteau 338b1e1320SFabien Chouteau /* UART status register fields */ 348b1e1320SFabien Chouteau #define UART_DATA_READY (1 << 0) 358b1e1320SFabien Chouteau #define UART_TRANSMIT_SHIFT_EMPTY (1 << 1) 368b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_EMPTY (1 << 2) 378b1e1320SFabien Chouteau #define UART_BREAK_RECEIVED (1 << 3) 388b1e1320SFabien Chouteau #define UART_OVERRUN (1 << 4) 398b1e1320SFabien Chouteau #define UART_PARITY_ERROR (1 << 5) 408b1e1320SFabien Chouteau #define UART_FRAMING_ERROR (1 << 6) 418b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_HALF (1 << 7) 428b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_HALF (1 << 8) 438b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_FULL (1 << 9) 448b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_FULL (1 << 10) 458b1e1320SFabien Chouteau 468b1e1320SFabien Chouteau /* UART control register fields */ 478b1e1320SFabien Chouteau #define UART_RECEIVE_ENABLE (1 << 0) 488b1e1320SFabien Chouteau #define UART_TRANSMIT_ENABLE (1 << 1) 498b1e1320SFabien Chouteau #define UART_RECEIVE_INTERRUPT (1 << 2) 508b1e1320SFabien Chouteau #define UART_TRANSMIT_INTERRUPT (1 << 3) 518b1e1320SFabien Chouteau #define UART_PARITY_SELECT (1 << 4) 528b1e1320SFabien Chouteau #define UART_PARITY_ENABLE (1 << 5) 538b1e1320SFabien Chouteau #define UART_FLOW_CONTROL (1 << 6) 548b1e1320SFabien Chouteau #define UART_LOOPBACK (1 << 7) 558b1e1320SFabien Chouteau #define UART_EXTERNAL_CLOCK (1 << 8) 568b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_INTERRUPT (1 << 9) 578b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_INTERRUPT (1 << 10) 588b1e1320SFabien Chouteau #define UART_FIFO_DEBUG_MODE (1 << 11) 598b1e1320SFabien Chouteau #define UART_OUTPUT_ENABLE (1 << 12) 608b1e1320SFabien Chouteau #define UART_FIFO_AVAILABLE (1 << 31) 618b1e1320SFabien Chouteau 628b1e1320SFabien Chouteau /* Memory mapped register offsets */ 638b1e1320SFabien Chouteau #define DATA_OFFSET 0x00 648b1e1320SFabien Chouteau #define STATUS_OFFSET 0x04 658b1e1320SFabien Chouteau #define CONTROL_OFFSET 0x08 668b1e1320SFabien Chouteau #define SCALER_OFFSET 0x0C /* not supported */ 678b1e1320SFabien Chouteau #define FIFO_DEBUG_OFFSET 0x10 /* not supported */ 688b1e1320SFabien Chouteau 690c685d28SFabien Chouteau #define FIFO_LENGTH 1024 700c685d28SFabien Chouteau 71ae8e0490SAndreas Färber #define TYPE_GRLIB_APB_UART "grlib,apbuart" 72ae8e0490SAndreas Färber #define GRLIB_APB_UART(obj) \ 73ae8e0490SAndreas Färber OBJECT_CHECK(UART, (obj), TYPE_GRLIB_APB_UART) 74ae8e0490SAndreas Färber 758b1e1320SFabien Chouteau typedef struct UART { 76ae8e0490SAndreas Färber SysBusDevice parent_obj; 77ae8e0490SAndreas Färber 786281f7d1SAvi Kivity MemoryRegion iomem; 798b1e1320SFabien Chouteau qemu_irq irq; 808b1e1320SFabien Chouteau 81becdfa00SMarc-André Lureau CharBackend chr; 828b1e1320SFabien Chouteau 838b1e1320SFabien Chouteau /* registers */ 848b1e1320SFabien Chouteau uint32_t status; 858b1e1320SFabien Chouteau uint32_t control; 860c685d28SFabien Chouteau 870c685d28SFabien Chouteau /* FIFO */ 880c685d28SFabien Chouteau char buffer[FIFO_LENGTH]; 890c685d28SFabien Chouteau int len; 900c685d28SFabien Chouteau int current; 918b1e1320SFabien Chouteau } UART; 928b1e1320SFabien Chouteau 930c685d28SFabien Chouteau static int uart_data_to_read(UART *uart) 940c685d28SFabien Chouteau { 950c685d28SFabien Chouteau return uart->current < uart->len; 960c685d28SFabien Chouteau } 970c685d28SFabien Chouteau 980c685d28SFabien Chouteau static char uart_pop(UART *uart) 990c685d28SFabien Chouteau { 1000c685d28SFabien Chouteau char ret; 1010c685d28SFabien Chouteau 1020c685d28SFabien Chouteau if (uart->len == 0) { 1030c685d28SFabien Chouteau uart->status &= ~UART_DATA_READY; 1040c685d28SFabien Chouteau return 0; 1050c685d28SFabien Chouteau } 1060c685d28SFabien Chouteau 1070c685d28SFabien Chouteau ret = uart->buffer[uart->current++]; 1080c685d28SFabien Chouteau 1090c685d28SFabien Chouteau if (uart->current >= uart->len) { 1100c685d28SFabien Chouteau /* Flush */ 1110c685d28SFabien Chouteau uart->len = 0; 1120c685d28SFabien Chouteau uart->current = 0; 1130c685d28SFabien Chouteau } 1140c685d28SFabien Chouteau 1150c685d28SFabien Chouteau if (!uart_data_to_read(uart)) { 1160c685d28SFabien Chouteau uart->status &= ~UART_DATA_READY; 1170c685d28SFabien Chouteau } 1180c685d28SFabien Chouteau 1190c685d28SFabien Chouteau return ret; 1200c685d28SFabien Chouteau } 1210c685d28SFabien Chouteau 1220c685d28SFabien Chouteau static void uart_add_to_fifo(UART *uart, 1230c685d28SFabien Chouteau const uint8_t *buffer, 1240c685d28SFabien Chouteau int length) 1250c685d28SFabien Chouteau { 1260c685d28SFabien Chouteau if (uart->len + length > FIFO_LENGTH) { 1270c685d28SFabien Chouteau abort(); 1280c685d28SFabien Chouteau } 1290c685d28SFabien Chouteau memcpy(uart->buffer + uart->len, buffer, length); 1300c685d28SFabien Chouteau uart->len += length; 1310c685d28SFabien Chouteau } 1320c685d28SFabien Chouteau 1338b1e1320SFabien Chouteau static int grlib_apbuart_can_receive(void *opaque) 1348b1e1320SFabien Chouteau { 1358b1e1320SFabien Chouteau UART *uart = opaque; 1368b1e1320SFabien Chouteau 1370c685d28SFabien Chouteau return FIFO_LENGTH - uart->len; 1388b1e1320SFabien Chouteau } 1398b1e1320SFabien Chouteau 1408b1e1320SFabien Chouteau static void grlib_apbuart_receive(void *opaque, const uint8_t *buf, int size) 1418b1e1320SFabien Chouteau { 1428b1e1320SFabien Chouteau UART *uart = opaque; 1438b1e1320SFabien Chouteau 14499e44800SRonald Hecht if (uart->control & UART_RECEIVE_ENABLE) { 1450c685d28SFabien Chouteau uart_add_to_fifo(uart, buf, size); 1460c685d28SFabien Chouteau 1478b1e1320SFabien Chouteau uart->status |= UART_DATA_READY; 1488b1e1320SFabien Chouteau 1498b1e1320SFabien Chouteau if (uart->control & UART_RECEIVE_INTERRUPT) { 1508b1e1320SFabien Chouteau qemu_irq_pulse(uart->irq); 1518b1e1320SFabien Chouteau } 1528b1e1320SFabien Chouteau } 15399e44800SRonald Hecht } 1548b1e1320SFabien Chouteau 1558b1e1320SFabien Chouteau static void grlib_apbuart_event(void *opaque, int event) 1568b1e1320SFabien Chouteau { 1578b1e1320SFabien Chouteau trace_grlib_apbuart_event(event); 1588b1e1320SFabien Chouteau } 1598b1e1320SFabien Chouteau 1600c685d28SFabien Chouteau 161a8170e5eSAvi Kivity static uint64_t grlib_apbuart_read(void *opaque, hwaddr addr, 1620c685d28SFabien Chouteau unsigned size) 1630c685d28SFabien Chouteau { 1640c685d28SFabien Chouteau UART *uart = opaque; 1650c685d28SFabien Chouteau 1660c685d28SFabien Chouteau addr &= 0xff; 1670c685d28SFabien Chouteau 1680c685d28SFabien Chouteau /* Unit registers */ 1690c685d28SFabien Chouteau switch (addr) { 1700c685d28SFabien Chouteau case DATA_OFFSET: 1710c685d28SFabien Chouteau case DATA_OFFSET + 3: /* when only one byte read */ 1720c685d28SFabien Chouteau return uart_pop(uart); 1730c685d28SFabien Chouteau 1740c685d28SFabien Chouteau case STATUS_OFFSET: 1750c685d28SFabien Chouteau /* Read Only */ 1760c685d28SFabien Chouteau return uart->status; 1770c685d28SFabien Chouteau 1780c685d28SFabien Chouteau case CONTROL_OFFSET: 1790c685d28SFabien Chouteau return uart->control; 1800c685d28SFabien Chouteau 1810c685d28SFabien Chouteau case SCALER_OFFSET: 1820c685d28SFabien Chouteau /* Not supported */ 1830c685d28SFabien Chouteau return 0; 1840c685d28SFabien Chouteau 1850c685d28SFabien Chouteau default: 1860c685d28SFabien Chouteau trace_grlib_apbuart_readl_unknown(addr); 1870c685d28SFabien Chouteau return 0; 1880c685d28SFabien Chouteau } 1890c685d28SFabien Chouteau } 1900c685d28SFabien Chouteau 191a8170e5eSAvi Kivity static void grlib_apbuart_write(void *opaque, hwaddr addr, 1926281f7d1SAvi Kivity uint64_t value, unsigned size) 1938b1e1320SFabien Chouteau { 1948b1e1320SFabien Chouteau UART *uart = opaque; 1958b1e1320SFabien Chouteau unsigned char c = 0; 1968b1e1320SFabien Chouteau 1978b1e1320SFabien Chouteau addr &= 0xff; 1988b1e1320SFabien Chouteau 1998b1e1320SFabien Chouteau /* Unit registers */ 2008b1e1320SFabien Chouteau switch (addr) { 2018b1e1320SFabien Chouteau case DATA_OFFSET: 2020c685d28SFabien Chouteau case DATA_OFFSET + 3: /* When only one byte write */ 20399e44800SRonald Hecht /* Transmit when character device available and transmitter enabled */ 20430650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&uart->chr) && 2055345fdb4SMarc-André Lureau (uart->control & UART_TRANSMIT_ENABLE)) { 2068b1e1320SFabien Chouteau c = value & 0xFF; 2076ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 2086ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 2095345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&uart->chr, &c, 1); 21099e44800SRonald Hecht /* Generate interrupt */ 21199e44800SRonald Hecht if (uart->control & UART_TRANSMIT_INTERRUPT) { 21299e44800SRonald Hecht qemu_irq_pulse(uart->irq); 21399e44800SRonald Hecht } 21499e44800SRonald Hecht } 2158b1e1320SFabien Chouteau return; 2168b1e1320SFabien Chouteau 2178b1e1320SFabien Chouteau case STATUS_OFFSET: 2188b1e1320SFabien Chouteau /* Read Only */ 2198b1e1320SFabien Chouteau return; 2208b1e1320SFabien Chouteau 2218b1e1320SFabien Chouteau case CONTROL_OFFSET: 2220c685d28SFabien Chouteau uart->control = value; 2238b1e1320SFabien Chouteau return; 2248b1e1320SFabien Chouteau 2258b1e1320SFabien Chouteau case SCALER_OFFSET: 2268b1e1320SFabien Chouteau /* Not supported */ 2278b1e1320SFabien Chouteau return; 2288b1e1320SFabien Chouteau 2298b1e1320SFabien Chouteau default: 2308b1e1320SFabien Chouteau break; 2318b1e1320SFabien Chouteau } 2328b1e1320SFabien Chouteau 233b4548fccSStefan Hajnoczi trace_grlib_apbuart_writel_unknown(addr, value); 2348b1e1320SFabien Chouteau } 2358b1e1320SFabien Chouteau 2366281f7d1SAvi Kivity static const MemoryRegionOps grlib_apbuart_ops = { 2376281f7d1SAvi Kivity .write = grlib_apbuart_write, 2380c685d28SFabien Chouteau .read = grlib_apbuart_read, 2396281f7d1SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2408b1e1320SFabien Chouteau }; 2418b1e1320SFabien Chouteau 242*ddaa6e04SMao Zhongyi static void grlib_apbuart_realize(DeviceState *dev, Error **errp) 2438b1e1320SFabien Chouteau { 244ae8e0490SAndreas Färber UART *uart = GRLIB_APB_UART(dev); 245*ddaa6e04SMao Zhongyi SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 2468b1e1320SFabien Chouteau 2475345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&uart->chr, 2488b1e1320SFabien Chouteau grlib_apbuart_can_receive, 2498b1e1320SFabien Chouteau grlib_apbuart_receive, 2508b1e1320SFabien Chouteau grlib_apbuart_event, 25181517ba3SAnton Nefedov NULL, uart, NULL, true); 2528b1e1320SFabien Chouteau 253*ddaa6e04SMao Zhongyi sysbus_init_irq(sbd, &uart->irq); 2548b1e1320SFabien Chouteau 255300b1fc6SPaolo Bonzini memory_region_init_io(&uart->iomem, OBJECT(uart), &grlib_apbuart_ops, uart, 2566281f7d1SAvi Kivity "uart", UART_REG_SIZE); 2578b1e1320SFabien Chouteau 258*ddaa6e04SMao Zhongyi sysbus_init_mmio(sbd, &uart->iomem); 2598b1e1320SFabien Chouteau } 2608b1e1320SFabien Chouteau 26199e44800SRonald Hecht static void grlib_apbuart_reset(DeviceState *d) 26299e44800SRonald Hecht { 263ae8e0490SAndreas Färber UART *uart = GRLIB_APB_UART(d); 26499e44800SRonald Hecht 26599e44800SRonald Hecht /* Transmitter FIFO and shift registers are always empty in QEMU */ 26699e44800SRonald Hecht uart->status = UART_TRANSMIT_FIFO_EMPTY | UART_TRANSMIT_SHIFT_EMPTY; 26799e44800SRonald Hecht /* Everything is off */ 26899e44800SRonald Hecht uart->control = 0; 26999e44800SRonald Hecht /* Flush receive FIFO */ 27099e44800SRonald Hecht uart->len = 0; 27199e44800SRonald Hecht uart->current = 0; 27299e44800SRonald Hecht } 27399e44800SRonald Hecht 2748eda2228SFabien Chouteau static Property grlib_apbuart_properties[] = { 2758b1e1320SFabien Chouteau DEFINE_PROP_CHR("chrdev", UART, chr), 276999e12bbSAnthony Liguori DEFINE_PROP_END_OF_LIST(), 277999e12bbSAnthony Liguori }; 278999e12bbSAnthony Liguori 2798eda2228SFabien Chouteau static void grlib_apbuart_class_init(ObjectClass *klass, void *data) 280999e12bbSAnthony Liguori { 28139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 282999e12bbSAnthony Liguori 283*ddaa6e04SMao Zhongyi dc->realize = grlib_apbuart_realize; 28499e44800SRonald Hecht dc->reset = grlib_apbuart_reset; 2858eda2228SFabien Chouteau dc->props = grlib_apbuart_properties; 2868b1e1320SFabien Chouteau } 287999e12bbSAnthony Liguori 2888eda2228SFabien Chouteau static const TypeInfo grlib_apbuart_info = { 289ae8e0490SAndreas Färber .name = TYPE_GRLIB_APB_UART, 29039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 29139bffca2SAnthony Liguori .instance_size = sizeof(UART), 2928eda2228SFabien Chouteau .class_init = grlib_apbuart_class_init, 2938b1e1320SFabien Chouteau }; 2948b1e1320SFabien Chouteau 2958eda2228SFabien Chouteau static void grlib_apbuart_register_types(void) 2968b1e1320SFabien Chouteau { 2978eda2228SFabien Chouteau type_register_static(&grlib_apbuart_info); 2988b1e1320SFabien Chouteau } 2998b1e1320SFabien Chouteau 3008eda2228SFabien Chouteau type_init(grlib_apbuart_register_types) 301