18b1e1320SFabien Chouteau /* 28b1e1320SFabien Chouteau * QEMU GRLIB APB UART Emulator 38b1e1320SFabien Chouteau * 4b70447aaSKONRAD Frederic * Copyright (c) 2010-2019 AdaCore 58b1e1320SFabien Chouteau * 68b1e1320SFabien Chouteau * Permission is hereby granted, free of charge, to any person obtaining a copy 78b1e1320SFabien Chouteau * of this software and associated documentation files (the "Software"), to deal 88b1e1320SFabien Chouteau * in the Software without restriction, including without limitation the rights 98b1e1320SFabien Chouteau * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 108b1e1320SFabien Chouteau * copies of the Software, and to permit persons to whom the Software is 118b1e1320SFabien Chouteau * furnished to do so, subject to the following conditions: 128b1e1320SFabien Chouteau * 138b1e1320SFabien Chouteau * The above copyright notice and this permission notice shall be included in 148b1e1320SFabien Chouteau * all copies or substantial portions of the Software. 158b1e1320SFabien Chouteau * 168b1e1320SFabien Chouteau * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178b1e1320SFabien Chouteau * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188b1e1320SFabien Chouteau * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198b1e1320SFabien Chouteau * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 208b1e1320SFabien Chouteau * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 218b1e1320SFabien Chouteau * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 228b1e1320SFabien Chouteau * THE SOFTWARE. 238b1e1320SFabien Chouteau */ 248b1e1320SFabien Chouteau 25db5ebe5fSPeter Maydell #include "qemu/osdep.h" 2664552b6bSMarkus Armbruster #include "hw/irq.h" 27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 28*ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h" 29b70447aaSKONRAD Frederic #include "hw/sparc/grlib.h" 3083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 324d43a603SMarc-André Lureau #include "chardev/char-fe.h" 338b1e1320SFabien Chouteau 348b1e1320SFabien Chouteau #include "trace.h" 35db1015e9SEduardo Habkost #include "qom/object.h" 368b1e1320SFabien Chouteau 378b1e1320SFabien Chouteau #define UART_REG_SIZE 20 /* Size of memory mapped registers */ 388b1e1320SFabien Chouteau 398b1e1320SFabien Chouteau /* UART status register fields */ 408b1e1320SFabien Chouteau #define UART_DATA_READY (1 << 0) 418b1e1320SFabien Chouteau #define UART_TRANSMIT_SHIFT_EMPTY (1 << 1) 428b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_EMPTY (1 << 2) 438b1e1320SFabien Chouteau #define UART_BREAK_RECEIVED (1 << 3) 448b1e1320SFabien Chouteau #define UART_OVERRUN (1 << 4) 458b1e1320SFabien Chouteau #define UART_PARITY_ERROR (1 << 5) 468b1e1320SFabien Chouteau #define UART_FRAMING_ERROR (1 << 6) 478b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_HALF (1 << 7) 488b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_HALF (1 << 8) 498b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_FULL (1 << 9) 508b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_FULL (1 << 10) 518b1e1320SFabien Chouteau 528b1e1320SFabien Chouteau /* UART control register fields */ 538b1e1320SFabien Chouteau #define UART_RECEIVE_ENABLE (1 << 0) 548b1e1320SFabien Chouteau #define UART_TRANSMIT_ENABLE (1 << 1) 558b1e1320SFabien Chouteau #define UART_RECEIVE_INTERRUPT (1 << 2) 568b1e1320SFabien Chouteau #define UART_TRANSMIT_INTERRUPT (1 << 3) 578b1e1320SFabien Chouteau #define UART_PARITY_SELECT (1 << 4) 588b1e1320SFabien Chouteau #define UART_PARITY_ENABLE (1 << 5) 598b1e1320SFabien Chouteau #define UART_FLOW_CONTROL (1 << 6) 608b1e1320SFabien Chouteau #define UART_LOOPBACK (1 << 7) 618b1e1320SFabien Chouteau #define UART_EXTERNAL_CLOCK (1 << 8) 628b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_INTERRUPT (1 << 9) 638b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_INTERRUPT (1 << 10) 648b1e1320SFabien Chouteau #define UART_FIFO_DEBUG_MODE (1 << 11) 658b1e1320SFabien Chouteau #define UART_OUTPUT_ENABLE (1 << 12) 668b1e1320SFabien Chouteau #define UART_FIFO_AVAILABLE (1 << 31) 678b1e1320SFabien Chouteau 688b1e1320SFabien Chouteau /* Memory mapped register offsets */ 698b1e1320SFabien Chouteau #define DATA_OFFSET 0x00 708b1e1320SFabien Chouteau #define STATUS_OFFSET 0x04 718b1e1320SFabien Chouteau #define CONTROL_OFFSET 0x08 728b1e1320SFabien Chouteau #define SCALER_OFFSET 0x0C /* not supported */ 738b1e1320SFabien Chouteau #define FIFO_DEBUG_OFFSET 0x10 /* not supported */ 748b1e1320SFabien Chouteau 750c685d28SFabien Chouteau #define FIFO_LENGTH 1024 760c685d28SFabien Chouteau 778063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(UART, GRLIB_APB_UART) 78ae8e0490SAndreas Färber 79db1015e9SEduardo Habkost struct UART { 80ae8e0490SAndreas Färber SysBusDevice parent_obj; 81ae8e0490SAndreas Färber 826281f7d1SAvi Kivity MemoryRegion iomem; 838b1e1320SFabien Chouteau qemu_irq irq; 848b1e1320SFabien Chouteau 85becdfa00SMarc-André Lureau CharBackend chr; 868b1e1320SFabien Chouteau 878b1e1320SFabien Chouteau /* registers */ 888b1e1320SFabien Chouteau uint32_t status; 898b1e1320SFabien Chouteau uint32_t control; 900c685d28SFabien Chouteau 910c685d28SFabien Chouteau /* FIFO */ 920c685d28SFabien Chouteau char buffer[FIFO_LENGTH]; 930c685d28SFabien Chouteau int len; 940c685d28SFabien Chouteau int current; 95db1015e9SEduardo Habkost }; 968b1e1320SFabien Chouteau 970c685d28SFabien Chouteau static int uart_data_to_read(UART *uart) 980c685d28SFabien Chouteau { 990c685d28SFabien Chouteau return uart->current < uart->len; 1000c685d28SFabien Chouteau } 1010c685d28SFabien Chouteau 1020c685d28SFabien Chouteau static char uart_pop(UART *uart) 1030c685d28SFabien Chouteau { 1040c685d28SFabien Chouteau char ret; 1050c685d28SFabien Chouteau 1060c685d28SFabien Chouteau if (uart->len == 0) { 1070c685d28SFabien Chouteau uart->status &= ~UART_DATA_READY; 1080c685d28SFabien Chouteau return 0; 1090c685d28SFabien Chouteau } 1100c685d28SFabien Chouteau 1110c685d28SFabien Chouteau ret = uart->buffer[uart->current++]; 1120c685d28SFabien Chouteau 1130c685d28SFabien Chouteau if (uart->current >= uart->len) { 1140c685d28SFabien Chouteau /* Flush */ 1150c685d28SFabien Chouteau uart->len = 0; 1160c685d28SFabien Chouteau uart->current = 0; 1170c685d28SFabien Chouteau } 1180c685d28SFabien Chouteau 1190c685d28SFabien Chouteau if (!uart_data_to_read(uart)) { 1200c685d28SFabien Chouteau uart->status &= ~UART_DATA_READY; 1210c685d28SFabien Chouteau } 1220c685d28SFabien Chouteau 1230c685d28SFabien Chouteau return ret; 1240c685d28SFabien Chouteau } 1250c685d28SFabien Chouteau 1260c685d28SFabien Chouteau static void uart_add_to_fifo(UART *uart, 1270c685d28SFabien Chouteau const uint8_t *buffer, 1280c685d28SFabien Chouteau int length) 1290c685d28SFabien Chouteau { 1300c685d28SFabien Chouteau if (uart->len + length > FIFO_LENGTH) { 1310c685d28SFabien Chouteau abort(); 1320c685d28SFabien Chouteau } 1330c685d28SFabien Chouteau memcpy(uart->buffer + uart->len, buffer, length); 1340c685d28SFabien Chouteau uart->len += length; 1350c685d28SFabien Chouteau } 1360c685d28SFabien Chouteau 1378b1e1320SFabien Chouteau static int grlib_apbuart_can_receive(void *opaque) 1388b1e1320SFabien Chouteau { 1398b1e1320SFabien Chouteau UART *uart = opaque; 1408b1e1320SFabien Chouteau 1410c685d28SFabien Chouteau return FIFO_LENGTH - uart->len; 1428b1e1320SFabien Chouteau } 1438b1e1320SFabien Chouteau 1448b1e1320SFabien Chouteau static void grlib_apbuart_receive(void *opaque, const uint8_t *buf, int size) 1458b1e1320SFabien Chouteau { 1468b1e1320SFabien Chouteau UART *uart = opaque; 1478b1e1320SFabien Chouteau 14899e44800SRonald Hecht if (uart->control & UART_RECEIVE_ENABLE) { 1490c685d28SFabien Chouteau uart_add_to_fifo(uart, buf, size); 1500c685d28SFabien Chouteau 1518b1e1320SFabien Chouteau uart->status |= UART_DATA_READY; 1528b1e1320SFabien Chouteau 1538b1e1320SFabien Chouteau if (uart->control & UART_RECEIVE_INTERRUPT) { 1548b1e1320SFabien Chouteau qemu_irq_pulse(uart->irq); 1558b1e1320SFabien Chouteau } 1568b1e1320SFabien Chouteau } 15799e44800SRonald Hecht } 1588b1e1320SFabien Chouteau 159083b266fSPhilippe Mathieu-Daudé static void grlib_apbuart_event(void *opaque, QEMUChrEvent event) 1608b1e1320SFabien Chouteau { 1618b1e1320SFabien Chouteau trace_grlib_apbuart_event(event); 1628b1e1320SFabien Chouteau } 1638b1e1320SFabien Chouteau 1640c685d28SFabien Chouteau 165a8170e5eSAvi Kivity static uint64_t grlib_apbuart_read(void *opaque, hwaddr addr, 1660c685d28SFabien Chouteau unsigned size) 1670c685d28SFabien Chouteau { 1680c685d28SFabien Chouteau UART *uart = opaque; 1690c685d28SFabien Chouteau 1700c685d28SFabien Chouteau addr &= 0xff; 1710c685d28SFabien Chouteau 1720c685d28SFabien Chouteau /* Unit registers */ 1730c685d28SFabien Chouteau switch (addr) { 1740c685d28SFabien Chouteau case DATA_OFFSET: 1750c685d28SFabien Chouteau case DATA_OFFSET + 3: /* when only one byte read */ 1760c685d28SFabien Chouteau return uart_pop(uart); 1770c685d28SFabien Chouteau 1780c685d28SFabien Chouteau case STATUS_OFFSET: 1790c685d28SFabien Chouteau /* Read Only */ 1800c685d28SFabien Chouteau return uart->status; 1810c685d28SFabien Chouteau 1820c685d28SFabien Chouteau case CONTROL_OFFSET: 1830c685d28SFabien Chouteau return uart->control; 1840c685d28SFabien Chouteau 1850c685d28SFabien Chouteau case SCALER_OFFSET: 1860c685d28SFabien Chouteau /* Not supported */ 1870c685d28SFabien Chouteau return 0; 1880c685d28SFabien Chouteau 1890c685d28SFabien Chouteau default: 1900c685d28SFabien Chouteau trace_grlib_apbuart_readl_unknown(addr); 1910c685d28SFabien Chouteau return 0; 1920c685d28SFabien Chouteau } 1930c685d28SFabien Chouteau } 1940c685d28SFabien Chouteau 195a8170e5eSAvi Kivity static void grlib_apbuart_write(void *opaque, hwaddr addr, 1966281f7d1SAvi Kivity uint64_t value, unsigned size) 1978b1e1320SFabien Chouteau { 1988b1e1320SFabien Chouteau UART *uart = opaque; 1998b1e1320SFabien Chouteau unsigned char c = 0; 2008b1e1320SFabien Chouteau 2018b1e1320SFabien Chouteau addr &= 0xff; 2028b1e1320SFabien Chouteau 2038b1e1320SFabien Chouteau /* Unit registers */ 2048b1e1320SFabien Chouteau switch (addr) { 2058b1e1320SFabien Chouteau case DATA_OFFSET: 2060c685d28SFabien Chouteau case DATA_OFFSET + 3: /* When only one byte write */ 20799e44800SRonald Hecht /* Transmit when character device available and transmitter enabled */ 20830650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&uart->chr) && 2095345fdb4SMarc-André Lureau (uart->control & UART_TRANSMIT_ENABLE)) { 2108b1e1320SFabien Chouteau c = value & 0xFF; 2116ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 2126ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 2135345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&uart->chr, &c, 1); 21499e44800SRonald Hecht /* Generate interrupt */ 21599e44800SRonald Hecht if (uart->control & UART_TRANSMIT_INTERRUPT) { 21699e44800SRonald Hecht qemu_irq_pulse(uart->irq); 21799e44800SRonald Hecht } 21899e44800SRonald Hecht } 2198b1e1320SFabien Chouteau return; 2208b1e1320SFabien Chouteau 2218b1e1320SFabien Chouteau case STATUS_OFFSET: 2228b1e1320SFabien Chouteau /* Read Only */ 2238b1e1320SFabien Chouteau return; 2248b1e1320SFabien Chouteau 2258b1e1320SFabien Chouteau case CONTROL_OFFSET: 2260c685d28SFabien Chouteau uart->control = value; 2278b1e1320SFabien Chouteau return; 2288b1e1320SFabien Chouteau 2298b1e1320SFabien Chouteau case SCALER_OFFSET: 2308b1e1320SFabien Chouteau /* Not supported */ 2318b1e1320SFabien Chouteau return; 2328b1e1320SFabien Chouteau 2338b1e1320SFabien Chouteau default: 2348b1e1320SFabien Chouteau break; 2358b1e1320SFabien Chouteau } 2368b1e1320SFabien Chouteau 237b4548fccSStefan Hajnoczi trace_grlib_apbuart_writel_unknown(addr, value); 2388b1e1320SFabien Chouteau } 2398b1e1320SFabien Chouteau 2406281f7d1SAvi Kivity static const MemoryRegionOps grlib_apbuart_ops = { 2416281f7d1SAvi Kivity .write = grlib_apbuart_write, 2420c685d28SFabien Chouteau .read = grlib_apbuart_read, 2436281f7d1SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 2448b1e1320SFabien Chouteau }; 2458b1e1320SFabien Chouteau 246ddaa6e04SMao Zhongyi static void grlib_apbuart_realize(DeviceState *dev, Error **errp) 2478b1e1320SFabien Chouteau { 248ae8e0490SAndreas Färber UART *uart = GRLIB_APB_UART(dev); 249ddaa6e04SMao Zhongyi SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 2508b1e1320SFabien Chouteau 2515345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&uart->chr, 2528b1e1320SFabien Chouteau grlib_apbuart_can_receive, 2538b1e1320SFabien Chouteau grlib_apbuart_receive, 2548b1e1320SFabien Chouteau grlib_apbuart_event, 25581517ba3SAnton Nefedov NULL, uart, NULL, true); 2568b1e1320SFabien Chouteau 257ddaa6e04SMao Zhongyi sysbus_init_irq(sbd, &uart->irq); 2588b1e1320SFabien Chouteau 259300b1fc6SPaolo Bonzini memory_region_init_io(&uart->iomem, OBJECT(uart), &grlib_apbuart_ops, uart, 2606281f7d1SAvi Kivity "uart", UART_REG_SIZE); 2618b1e1320SFabien Chouteau 262ddaa6e04SMao Zhongyi sysbus_init_mmio(sbd, &uart->iomem); 2638b1e1320SFabien Chouteau } 2648b1e1320SFabien Chouteau 26599e44800SRonald Hecht static void grlib_apbuart_reset(DeviceState *d) 26699e44800SRonald Hecht { 267ae8e0490SAndreas Färber UART *uart = GRLIB_APB_UART(d); 26899e44800SRonald Hecht 26999e44800SRonald Hecht /* Transmitter FIFO and shift registers are always empty in QEMU */ 27099e44800SRonald Hecht uart->status = UART_TRANSMIT_FIFO_EMPTY | UART_TRANSMIT_SHIFT_EMPTY; 27199e44800SRonald Hecht /* Everything is off */ 27299e44800SRonald Hecht uart->control = 0; 27399e44800SRonald Hecht /* Flush receive FIFO */ 27499e44800SRonald Hecht uart->len = 0; 27599e44800SRonald Hecht uart->current = 0; 27699e44800SRonald Hecht } 27799e44800SRonald Hecht 2788eda2228SFabien Chouteau static Property grlib_apbuart_properties[] = { 2798b1e1320SFabien Chouteau DEFINE_PROP_CHR("chrdev", UART, chr), 280999e12bbSAnthony Liguori DEFINE_PROP_END_OF_LIST(), 281999e12bbSAnthony Liguori }; 282999e12bbSAnthony Liguori 2838eda2228SFabien Chouteau static void grlib_apbuart_class_init(ObjectClass *klass, void *data) 284999e12bbSAnthony Liguori { 28539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 286999e12bbSAnthony Liguori 287ddaa6e04SMao Zhongyi dc->realize = grlib_apbuart_realize; 28899e44800SRonald Hecht dc->reset = grlib_apbuart_reset; 2894f67d30bSMarc-André Lureau device_class_set_props(dc, grlib_apbuart_properties); 2908b1e1320SFabien Chouteau } 291999e12bbSAnthony Liguori 2928eda2228SFabien Chouteau static const TypeInfo grlib_apbuart_info = { 293ae8e0490SAndreas Färber .name = TYPE_GRLIB_APB_UART, 29439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 29539bffca2SAnthony Liguori .instance_size = sizeof(UART), 2968eda2228SFabien Chouteau .class_init = grlib_apbuart_class_init, 2978b1e1320SFabien Chouteau }; 2988b1e1320SFabien Chouteau 2998eda2228SFabien Chouteau static void grlib_apbuart_register_types(void) 3008b1e1320SFabien Chouteau { 3018eda2228SFabien Chouteau type_register_static(&grlib_apbuart_info); 3028b1e1320SFabien Chouteau } 3038b1e1320SFabien Chouteau 3048eda2228SFabien Chouteau type_init(grlib_apbuart_register_types) 305