xref: /qemu/hw/char/grlib_apbuart.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
18b1e1320SFabien Chouteau /*
28b1e1320SFabien Chouteau  * QEMU GRLIB APB UART Emulator
38b1e1320SFabien Chouteau  *
4b70447aaSKONRAD Frederic  * Copyright (c) 2010-2019 AdaCore
58b1e1320SFabien Chouteau  *
68b1e1320SFabien Chouteau  * Permission is hereby granted, free of charge, to any person obtaining a copy
78b1e1320SFabien Chouteau  * of this software and associated documentation files (the "Software"), to deal
88b1e1320SFabien Chouteau  * in the Software without restriction, including without limitation the rights
98b1e1320SFabien Chouteau  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
108b1e1320SFabien Chouteau  * copies of the Software, and to permit persons to whom the Software is
118b1e1320SFabien Chouteau  * furnished to do so, subject to the following conditions:
128b1e1320SFabien Chouteau  *
138b1e1320SFabien Chouteau  * The above copyright notice and this permission notice shall be included in
148b1e1320SFabien Chouteau  * all copies or substantial portions of the Software.
158b1e1320SFabien Chouteau  *
168b1e1320SFabien Chouteau  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
178b1e1320SFabien Chouteau  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
188b1e1320SFabien Chouteau  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
198b1e1320SFabien Chouteau  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
208b1e1320SFabien Chouteau  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
218b1e1320SFabien Chouteau  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
228b1e1320SFabien Chouteau  * THE SOFTWARE.
238b1e1320SFabien Chouteau  */
248b1e1320SFabien Chouteau 
25db5ebe5fSPeter Maydell #include "qemu/osdep.h"
26b70447aaSKONRAD Frederic #include "hw/sparc/grlib.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
294d43a603SMarc-André Lureau #include "chardev/char-fe.h"
308b1e1320SFabien Chouteau 
318b1e1320SFabien Chouteau #include "trace.h"
328b1e1320SFabien Chouteau 
338b1e1320SFabien Chouteau #define UART_REG_SIZE 20     /* Size of memory mapped registers */
348b1e1320SFabien Chouteau 
358b1e1320SFabien Chouteau /* UART status register fields */
368b1e1320SFabien Chouteau #define UART_DATA_READY           (1 <<  0)
378b1e1320SFabien Chouteau #define UART_TRANSMIT_SHIFT_EMPTY (1 <<  1)
388b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_EMPTY  (1 <<  2)
398b1e1320SFabien Chouteau #define UART_BREAK_RECEIVED       (1 <<  3)
408b1e1320SFabien Chouteau #define UART_OVERRUN              (1 <<  4)
418b1e1320SFabien Chouteau #define UART_PARITY_ERROR         (1 <<  5)
428b1e1320SFabien Chouteau #define UART_FRAMING_ERROR        (1 <<  6)
438b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_HALF   (1 <<  7)
448b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_HALF    (1 <<  8)
458b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_FULL   (1 <<  9)
468b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_FULL    (1 << 10)
478b1e1320SFabien Chouteau 
488b1e1320SFabien Chouteau /* UART control register fields */
498b1e1320SFabien Chouteau #define UART_RECEIVE_ENABLE          (1 <<  0)
508b1e1320SFabien Chouteau #define UART_TRANSMIT_ENABLE         (1 <<  1)
518b1e1320SFabien Chouteau #define UART_RECEIVE_INTERRUPT       (1 <<  2)
528b1e1320SFabien Chouteau #define UART_TRANSMIT_INTERRUPT      (1 <<  3)
538b1e1320SFabien Chouteau #define UART_PARITY_SELECT           (1 <<  4)
548b1e1320SFabien Chouteau #define UART_PARITY_ENABLE           (1 <<  5)
558b1e1320SFabien Chouteau #define UART_FLOW_CONTROL            (1 <<  6)
568b1e1320SFabien Chouteau #define UART_LOOPBACK                (1 <<  7)
578b1e1320SFabien Chouteau #define UART_EXTERNAL_CLOCK          (1 <<  8)
588b1e1320SFabien Chouteau #define UART_RECEIVE_FIFO_INTERRUPT  (1 <<  9)
598b1e1320SFabien Chouteau #define UART_TRANSMIT_FIFO_INTERRUPT (1 << 10)
608b1e1320SFabien Chouteau #define UART_FIFO_DEBUG_MODE         (1 << 11)
618b1e1320SFabien Chouteau #define UART_OUTPUT_ENABLE           (1 << 12)
628b1e1320SFabien Chouteau #define UART_FIFO_AVAILABLE          (1 << 31)
638b1e1320SFabien Chouteau 
648b1e1320SFabien Chouteau /* Memory mapped register offsets */
658b1e1320SFabien Chouteau #define DATA_OFFSET       0x00
668b1e1320SFabien Chouteau #define STATUS_OFFSET     0x04
678b1e1320SFabien Chouteau #define CONTROL_OFFSET    0x08
688b1e1320SFabien Chouteau #define SCALER_OFFSET     0x0C  /* not supported */
698b1e1320SFabien Chouteau #define FIFO_DEBUG_OFFSET 0x10  /* not supported */
708b1e1320SFabien Chouteau 
710c685d28SFabien Chouteau #define FIFO_LENGTH 1024
720c685d28SFabien Chouteau 
73ae8e0490SAndreas Färber #define GRLIB_APB_UART(obj) \
74ae8e0490SAndreas Färber     OBJECT_CHECK(UART, (obj), TYPE_GRLIB_APB_UART)
75ae8e0490SAndreas Färber 
768b1e1320SFabien Chouteau typedef struct UART {
77ae8e0490SAndreas Färber     SysBusDevice parent_obj;
78ae8e0490SAndreas Färber 
796281f7d1SAvi Kivity     MemoryRegion iomem;
808b1e1320SFabien Chouteau     qemu_irq irq;
818b1e1320SFabien Chouteau 
82becdfa00SMarc-André Lureau     CharBackend chr;
838b1e1320SFabien Chouteau 
848b1e1320SFabien Chouteau     /* registers */
858b1e1320SFabien Chouteau     uint32_t status;
868b1e1320SFabien Chouteau     uint32_t control;
870c685d28SFabien Chouteau 
880c685d28SFabien Chouteau     /* FIFO */
890c685d28SFabien Chouteau     char buffer[FIFO_LENGTH];
900c685d28SFabien Chouteau     int  len;
910c685d28SFabien Chouteau     int  current;
928b1e1320SFabien Chouteau } UART;
938b1e1320SFabien Chouteau 
940c685d28SFabien Chouteau static int uart_data_to_read(UART *uart)
950c685d28SFabien Chouteau {
960c685d28SFabien Chouteau     return uart->current < uart->len;
970c685d28SFabien Chouteau }
980c685d28SFabien Chouteau 
990c685d28SFabien Chouteau static char uart_pop(UART *uart)
1000c685d28SFabien Chouteau {
1010c685d28SFabien Chouteau     char ret;
1020c685d28SFabien Chouteau 
1030c685d28SFabien Chouteau     if (uart->len == 0) {
1040c685d28SFabien Chouteau         uart->status &= ~UART_DATA_READY;
1050c685d28SFabien Chouteau         return 0;
1060c685d28SFabien Chouteau     }
1070c685d28SFabien Chouteau 
1080c685d28SFabien Chouteau     ret = uart->buffer[uart->current++];
1090c685d28SFabien Chouteau 
1100c685d28SFabien Chouteau     if (uart->current >= uart->len) {
1110c685d28SFabien Chouteau         /* Flush */
1120c685d28SFabien Chouteau         uart->len     = 0;
1130c685d28SFabien Chouteau         uart->current = 0;
1140c685d28SFabien Chouteau     }
1150c685d28SFabien Chouteau 
1160c685d28SFabien Chouteau     if (!uart_data_to_read(uart)) {
1170c685d28SFabien Chouteau         uart->status &= ~UART_DATA_READY;
1180c685d28SFabien Chouteau     }
1190c685d28SFabien Chouteau 
1200c685d28SFabien Chouteau     return ret;
1210c685d28SFabien Chouteau }
1220c685d28SFabien Chouteau 
1230c685d28SFabien Chouteau static void uart_add_to_fifo(UART          *uart,
1240c685d28SFabien Chouteau                              const uint8_t *buffer,
1250c685d28SFabien Chouteau                              int            length)
1260c685d28SFabien Chouteau {
1270c685d28SFabien Chouteau     if (uart->len + length > FIFO_LENGTH) {
1280c685d28SFabien Chouteau         abort();
1290c685d28SFabien Chouteau     }
1300c685d28SFabien Chouteau     memcpy(uart->buffer + uart->len, buffer, length);
1310c685d28SFabien Chouteau     uart->len += length;
1320c685d28SFabien Chouteau }
1330c685d28SFabien Chouteau 
1348b1e1320SFabien Chouteau static int grlib_apbuart_can_receive(void *opaque)
1358b1e1320SFabien Chouteau {
1368b1e1320SFabien Chouteau     UART *uart = opaque;
1378b1e1320SFabien Chouteau 
1380c685d28SFabien Chouteau     return FIFO_LENGTH - uart->len;
1398b1e1320SFabien Chouteau }
1408b1e1320SFabien Chouteau 
1418b1e1320SFabien Chouteau static void grlib_apbuart_receive(void *opaque, const uint8_t *buf, int size)
1428b1e1320SFabien Chouteau {
1438b1e1320SFabien Chouteau     UART *uart = opaque;
1448b1e1320SFabien Chouteau 
14599e44800SRonald Hecht     if (uart->control & UART_RECEIVE_ENABLE) {
1460c685d28SFabien Chouteau         uart_add_to_fifo(uart, buf, size);
1470c685d28SFabien Chouteau 
1488b1e1320SFabien Chouteau         uart->status |= UART_DATA_READY;
1498b1e1320SFabien Chouteau 
1508b1e1320SFabien Chouteau         if (uart->control & UART_RECEIVE_INTERRUPT) {
1518b1e1320SFabien Chouteau             qemu_irq_pulse(uart->irq);
1528b1e1320SFabien Chouteau         }
1538b1e1320SFabien Chouteau     }
15499e44800SRonald Hecht }
1558b1e1320SFabien Chouteau 
1568b1e1320SFabien Chouteau static void grlib_apbuart_event(void *opaque, int event)
1578b1e1320SFabien Chouteau {
1588b1e1320SFabien Chouteau     trace_grlib_apbuart_event(event);
1598b1e1320SFabien Chouteau }
1608b1e1320SFabien Chouteau 
1610c685d28SFabien Chouteau 
162a8170e5eSAvi Kivity static uint64_t grlib_apbuart_read(void *opaque, hwaddr addr,
1630c685d28SFabien Chouteau                                    unsigned size)
1640c685d28SFabien Chouteau {
1650c685d28SFabien Chouteau     UART     *uart = opaque;
1660c685d28SFabien Chouteau 
1670c685d28SFabien Chouteau     addr &= 0xff;
1680c685d28SFabien Chouteau 
1690c685d28SFabien Chouteau     /* Unit registers */
1700c685d28SFabien Chouteau     switch (addr) {
1710c685d28SFabien Chouteau     case DATA_OFFSET:
1720c685d28SFabien Chouteau     case DATA_OFFSET + 3:       /* when only one byte read */
1730c685d28SFabien Chouteau         return uart_pop(uart);
1740c685d28SFabien Chouteau 
1750c685d28SFabien Chouteau     case STATUS_OFFSET:
1760c685d28SFabien Chouteau         /* Read Only */
1770c685d28SFabien Chouteau         return uart->status;
1780c685d28SFabien Chouteau 
1790c685d28SFabien Chouteau     case CONTROL_OFFSET:
1800c685d28SFabien Chouteau         return uart->control;
1810c685d28SFabien Chouteau 
1820c685d28SFabien Chouteau     case SCALER_OFFSET:
1830c685d28SFabien Chouteau         /* Not supported */
1840c685d28SFabien Chouteau         return 0;
1850c685d28SFabien Chouteau 
1860c685d28SFabien Chouteau     default:
1870c685d28SFabien Chouteau         trace_grlib_apbuart_readl_unknown(addr);
1880c685d28SFabien Chouteau         return 0;
1890c685d28SFabien Chouteau     }
1900c685d28SFabien Chouteau }
1910c685d28SFabien Chouteau 
192a8170e5eSAvi Kivity static void grlib_apbuart_write(void *opaque, hwaddr addr,
1936281f7d1SAvi Kivity                                 uint64_t value, unsigned size)
1948b1e1320SFabien Chouteau {
1958b1e1320SFabien Chouteau     UART          *uart = opaque;
1968b1e1320SFabien Chouteau     unsigned char  c    = 0;
1978b1e1320SFabien Chouteau 
1988b1e1320SFabien Chouteau     addr &= 0xff;
1998b1e1320SFabien Chouteau 
2008b1e1320SFabien Chouteau     /* Unit registers */
2018b1e1320SFabien Chouteau     switch (addr) {
2028b1e1320SFabien Chouteau     case DATA_OFFSET:
2030c685d28SFabien Chouteau     case DATA_OFFSET + 3:       /* When only one byte write */
20499e44800SRonald Hecht         /* Transmit when character device available and transmitter enabled */
20530650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&uart->chr) &&
2065345fdb4SMarc-André Lureau             (uart->control & UART_TRANSMIT_ENABLE)) {
2078b1e1320SFabien Chouteau             c = value & 0xFF;
2086ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
2096ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
2105345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&uart->chr, &c, 1);
21199e44800SRonald Hecht             /* Generate interrupt */
21299e44800SRonald Hecht             if (uart->control & UART_TRANSMIT_INTERRUPT) {
21399e44800SRonald Hecht                 qemu_irq_pulse(uart->irq);
21499e44800SRonald Hecht             }
21599e44800SRonald Hecht         }
2168b1e1320SFabien Chouteau         return;
2178b1e1320SFabien Chouteau 
2188b1e1320SFabien Chouteau     case STATUS_OFFSET:
2198b1e1320SFabien Chouteau         /* Read Only */
2208b1e1320SFabien Chouteau         return;
2218b1e1320SFabien Chouteau 
2228b1e1320SFabien Chouteau     case CONTROL_OFFSET:
2230c685d28SFabien Chouteau         uart->control = value;
2248b1e1320SFabien Chouteau         return;
2258b1e1320SFabien Chouteau 
2268b1e1320SFabien Chouteau     case SCALER_OFFSET:
2278b1e1320SFabien Chouteau         /* Not supported */
2288b1e1320SFabien Chouteau         return;
2298b1e1320SFabien Chouteau 
2308b1e1320SFabien Chouteau     default:
2318b1e1320SFabien Chouteau         break;
2328b1e1320SFabien Chouteau     }
2338b1e1320SFabien Chouteau 
234b4548fccSStefan Hajnoczi     trace_grlib_apbuart_writel_unknown(addr, value);
2358b1e1320SFabien Chouteau }
2368b1e1320SFabien Chouteau 
2376281f7d1SAvi Kivity static const MemoryRegionOps grlib_apbuart_ops = {
2386281f7d1SAvi Kivity     .write      = grlib_apbuart_write,
2390c685d28SFabien Chouteau     .read       = grlib_apbuart_read,
2406281f7d1SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
2418b1e1320SFabien Chouteau };
2428b1e1320SFabien Chouteau 
243ddaa6e04SMao Zhongyi static void grlib_apbuart_realize(DeviceState *dev, Error **errp)
2448b1e1320SFabien Chouteau {
245ae8e0490SAndreas Färber     UART *uart = GRLIB_APB_UART(dev);
246ddaa6e04SMao Zhongyi     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
2478b1e1320SFabien Chouteau 
2485345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&uart->chr,
2498b1e1320SFabien Chouteau                              grlib_apbuart_can_receive,
2508b1e1320SFabien Chouteau                              grlib_apbuart_receive,
2518b1e1320SFabien Chouteau                              grlib_apbuart_event,
25281517ba3SAnton Nefedov                              NULL, uart, NULL, true);
2538b1e1320SFabien Chouteau 
254ddaa6e04SMao Zhongyi     sysbus_init_irq(sbd, &uart->irq);
2558b1e1320SFabien Chouteau 
256300b1fc6SPaolo Bonzini     memory_region_init_io(&uart->iomem, OBJECT(uart), &grlib_apbuart_ops, uart,
2576281f7d1SAvi Kivity                           "uart", UART_REG_SIZE);
2588b1e1320SFabien Chouteau 
259ddaa6e04SMao Zhongyi     sysbus_init_mmio(sbd, &uart->iomem);
2608b1e1320SFabien Chouteau }
2618b1e1320SFabien Chouteau 
26299e44800SRonald Hecht static void grlib_apbuart_reset(DeviceState *d)
26399e44800SRonald Hecht {
264ae8e0490SAndreas Färber     UART *uart = GRLIB_APB_UART(d);
26599e44800SRonald Hecht 
26699e44800SRonald Hecht     /* Transmitter FIFO and shift registers are always empty in QEMU */
26799e44800SRonald Hecht     uart->status =  UART_TRANSMIT_FIFO_EMPTY | UART_TRANSMIT_SHIFT_EMPTY;
26899e44800SRonald Hecht     /* Everything is off */
26999e44800SRonald Hecht     uart->control = 0;
27099e44800SRonald Hecht     /* Flush receive FIFO */
27199e44800SRonald Hecht     uart->len = 0;
27299e44800SRonald Hecht     uart->current = 0;
27399e44800SRonald Hecht }
27499e44800SRonald Hecht 
2758eda2228SFabien Chouteau static Property grlib_apbuart_properties[] = {
2768b1e1320SFabien Chouteau     DEFINE_PROP_CHR("chrdev", UART, chr),
277999e12bbSAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
278999e12bbSAnthony Liguori };
279999e12bbSAnthony Liguori 
2808eda2228SFabien Chouteau static void grlib_apbuart_class_init(ObjectClass *klass, void *data)
281999e12bbSAnthony Liguori {
28239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
283999e12bbSAnthony Liguori 
284ddaa6e04SMao Zhongyi     dc->realize = grlib_apbuart_realize;
28599e44800SRonald Hecht     dc->reset = grlib_apbuart_reset;
2868eda2228SFabien Chouteau     dc->props = grlib_apbuart_properties;
2878b1e1320SFabien Chouteau }
288999e12bbSAnthony Liguori 
2898eda2228SFabien Chouteau static const TypeInfo grlib_apbuart_info = {
290ae8e0490SAndreas Färber     .name          = TYPE_GRLIB_APB_UART,
29139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
29239bffca2SAnthony Liguori     .instance_size = sizeof(UART),
2938eda2228SFabien Chouteau     .class_init    = grlib_apbuart_class_init,
2948b1e1320SFabien Chouteau };
2958b1e1320SFabien Chouteau 
2968eda2228SFabien Chouteau static void grlib_apbuart_register_types(void)
2978b1e1320SFabien Chouteau {
2988eda2228SFabien Chouteau     type_register_static(&grlib_apbuart_info);
2998b1e1320SFabien Chouteau }
3008b1e1320SFabien Chouteau 
3018eda2228SFabien Chouteau type_init(grlib_apbuart_register_types)
302