xref: /qemu/hw/char/exynos4210_uart.c (revision c9d3396d80fe7ece9bcc7a688be6f98e4988f0cf)
1e5a4914eSMaksim Kozlov /*
2e5a4914eSMaksim Kozlov  *  Exynos4210 UART Emulation
3e5a4914eSMaksim Kozlov  *
4e5a4914eSMaksim Kozlov  *  Copyright (C) 2011 Samsung Electronics Co Ltd.
5e5a4914eSMaksim Kozlov  *    Maksim Kozlov, <m.kozlov@samsung.com>
6e5a4914eSMaksim Kozlov  *
7e5a4914eSMaksim Kozlov  *  This program is free software; you can redistribute it and/or modify it
8e5a4914eSMaksim Kozlov  *  under the terms of the GNU General Public License as published by the
9e5a4914eSMaksim Kozlov  *  Free Software Foundation; either version 2 of the License, or
10e5a4914eSMaksim Kozlov  *  (at your option) any later version.
11e5a4914eSMaksim Kozlov  *
12e5a4914eSMaksim Kozlov  *  This program is distributed in the hope that it will be useful, but WITHOUT
13e5a4914eSMaksim Kozlov  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14e5a4914eSMaksim Kozlov  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15e5a4914eSMaksim Kozlov  *  for more details.
16e5a4914eSMaksim Kozlov  *
17e5a4914eSMaksim Kozlov  *  You should have received a copy of the GNU General Public License along
18e5a4914eSMaksim Kozlov  *  with this program; if not, see <http://www.gnu.org/licenses/>.
19e5a4914eSMaksim Kozlov  *
20e5a4914eSMaksim Kozlov  */
21e5a4914eSMaksim Kozlov 
228ef94f0bSPeter Maydell #include "qemu/osdep.h"
2383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
24d6454270SMarkus Armbruster #include "migration/vmstate.h"
25c525436eSMarkus Armbruster #include "qemu/error-report.h"
260b8fa32fSMarkus Armbruster #include "qemu/module.h"
274d43a603SMarc-André Lureau #include "chardev/char-fe.h"
287566c6efSMarc-André Lureau #include "chardev/char-serial.h"
29e5a4914eSMaksim Kozlov 
300d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
33e5a4914eSMaksim Kozlov 
346804d230SGuenter Roeck #include "trace.h"
35e5a4914eSMaksim Kozlov 
36e5a4914eSMaksim Kozlov /*
37e5a4914eSMaksim Kozlov  *  Offsets for UART registers relative to SFR base address
38e5a4914eSMaksim Kozlov  *  for UARTn
39e5a4914eSMaksim Kozlov  *
40e5a4914eSMaksim Kozlov  */
41e5a4914eSMaksim Kozlov #define ULCON      0x0000 /* Line Control             */
42e5a4914eSMaksim Kozlov #define UCON       0x0004 /* Control                  */
43e5a4914eSMaksim Kozlov #define UFCON      0x0008 /* FIFO Control             */
44e5a4914eSMaksim Kozlov #define UMCON      0x000C /* Modem Control            */
45e5a4914eSMaksim Kozlov #define UTRSTAT    0x0010 /* Tx/Rx Status             */
46e5a4914eSMaksim Kozlov #define UERSTAT    0x0014 /* UART Error Status        */
47e5a4914eSMaksim Kozlov #define UFSTAT     0x0018 /* FIFO Status              */
48e5a4914eSMaksim Kozlov #define UMSTAT     0x001C /* Modem Status             */
49e5a4914eSMaksim Kozlov #define UTXH       0x0020 /* Transmit Buffer          */
50e5a4914eSMaksim Kozlov #define URXH       0x0024 /* Receive Buffer           */
51e5a4914eSMaksim Kozlov #define UBRDIV     0x0028 /* Baud Rate Divisor        */
52e5a4914eSMaksim Kozlov #define UFRACVAL   0x002C /* Divisor Fractional Value */
53e5a4914eSMaksim Kozlov #define UINTP      0x0030 /* Interrupt Pending        */
54e5a4914eSMaksim Kozlov #define UINTSP     0x0034 /* Interrupt Source Pending */
55e5a4914eSMaksim Kozlov #define UINTM      0x0038 /* Interrupt Mask           */
56e5a4914eSMaksim Kozlov 
57e5a4914eSMaksim Kozlov /*
58e5a4914eSMaksim Kozlov  * for indexing register in the uint32_t array
59e5a4914eSMaksim Kozlov  *
60e5a4914eSMaksim Kozlov  * 'reg' - register offset (see offsets definitions above)
61e5a4914eSMaksim Kozlov  *
62e5a4914eSMaksim Kozlov  */
63e5a4914eSMaksim Kozlov #define I_(reg) (reg / sizeof(uint32_t))
64e5a4914eSMaksim Kozlov 
65e5a4914eSMaksim Kozlov typedef struct Exynos4210UartReg {
66e5a4914eSMaksim Kozlov     const char         *name; /* the only reason is the debug output */
67a8170e5eSAvi Kivity     hwaddr  offset;
68e5a4914eSMaksim Kozlov     uint32_t            reset_value;
69e5a4914eSMaksim Kozlov } Exynos4210UartReg;
70e5a4914eSMaksim Kozlov 
7175c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = {
72e5a4914eSMaksim Kozlov     {"ULCON",    ULCON,    0x00000000},
73e5a4914eSMaksim Kozlov     {"UCON",     UCON,     0x00003000},
74e5a4914eSMaksim Kozlov     {"UFCON",    UFCON,    0x00000000},
75e5a4914eSMaksim Kozlov     {"UMCON",    UMCON,    0x00000000},
76e5a4914eSMaksim Kozlov     {"UTRSTAT",  UTRSTAT,  0x00000006}, /* RO */
77e5a4914eSMaksim Kozlov     {"UERSTAT",  UERSTAT,  0x00000000}, /* RO */
78e5a4914eSMaksim Kozlov     {"UFSTAT",   UFSTAT,   0x00000000}, /* RO */
79e5a4914eSMaksim Kozlov     {"UMSTAT",   UMSTAT,   0x00000000}, /* RO */
80e5a4914eSMaksim Kozlov     {"UTXH",     UTXH,     0x5c5c5c5c}, /* WO, undefined reset value*/
81e5a4914eSMaksim Kozlov     {"URXH",     URXH,     0x00000000}, /* RO */
82e5a4914eSMaksim Kozlov     {"UBRDIV",   UBRDIV,   0x00000000},
83e5a4914eSMaksim Kozlov     {"UFRACVAL", UFRACVAL, 0x00000000},
84e5a4914eSMaksim Kozlov     {"UINTP",    UINTP,    0x00000000},
85e5a4914eSMaksim Kozlov     {"UINTSP",   UINTSP,   0x00000000},
86e5a4914eSMaksim Kozlov     {"UINTM",    UINTM,    0x00000000},
87e5a4914eSMaksim Kozlov };
88e5a4914eSMaksim Kozlov 
89e5a4914eSMaksim Kozlov #define EXYNOS4210_UART_REGS_MEM_SIZE    0x3C
90e5a4914eSMaksim Kozlov 
91e5a4914eSMaksim Kozlov /* UART FIFO Control */
92e5a4914eSMaksim Kozlov #define UFCON_FIFO_ENABLE                    0x1
93e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_RESET                  0x2
94e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_RESET                  0x4
95e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT    8
96e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT)
97e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT    4
98e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT)
99e5a4914eSMaksim Kozlov 
100e5a4914eSMaksim Kozlov /* Uart FIFO Status */
101e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_COUNT        0xff
102e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_FULL         0x100
103e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_ERROR        0x200
104e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT_SHIFT  16
105e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT        (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT)
106e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL_SHIFT   24
107e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL         (1 << UFSTAT_Tx_FIFO_FULL_SHIFT)
108e5a4914eSMaksim Kozlov 
109e5a4914eSMaksim Kozlov /* UART Interrupt Source Pending */
110e5a4914eSMaksim Kozlov #define UINTSP_RXD      0x1 /* Receive interrupt  */
111e5a4914eSMaksim Kozlov #define UINTSP_ERROR    0x2 /* Error interrupt    */
112e5a4914eSMaksim Kozlov #define UINTSP_TXD      0x4 /* Transmit interrupt */
113e5a4914eSMaksim Kozlov #define UINTSP_MODEM    0x8 /* Modem interrupt    */
114e5a4914eSMaksim Kozlov 
115e5a4914eSMaksim Kozlov /* UART Line Control */
116e5a4914eSMaksim Kozlov #define ULCON_IR_MODE_SHIFT   6
117e5a4914eSMaksim Kozlov #define ULCON_PARITY_SHIFT    3
118e5a4914eSMaksim Kozlov #define ULCON_STOP_BIT_SHIFT  1
119e5a4914eSMaksim Kozlov 
120e5a4914eSMaksim Kozlov /* UART Tx/Rx Status */
121e5a4914eSMaksim Kozlov #define UTRSTAT_TRANSMITTER_EMPTY       0x4
122e5a4914eSMaksim Kozlov #define UTRSTAT_Tx_BUFFER_EMPTY         0x2
123e5a4914eSMaksim Kozlov #define UTRSTAT_Rx_BUFFER_DATA_READY    0x1
124e5a4914eSMaksim Kozlov 
125e5a4914eSMaksim Kozlov /* UART Error Status */
126e5a4914eSMaksim Kozlov #define UERSTAT_OVERRUN  0x1
127e5a4914eSMaksim Kozlov #define UERSTAT_PARITY   0x2
128e5a4914eSMaksim Kozlov #define UERSTAT_FRAME    0x4
129e5a4914eSMaksim Kozlov #define UERSTAT_BREAK    0x8
130e5a4914eSMaksim Kozlov 
131e5a4914eSMaksim Kozlov typedef struct {
132e5a4914eSMaksim Kozlov     uint8_t    *data;
133e5a4914eSMaksim Kozlov     uint32_t    sp, rp; /* store and retrieve pointers */
134e5a4914eSMaksim Kozlov     uint32_t    size;
135e5a4914eSMaksim Kozlov } Exynos4210UartFIFO;
136e5a4914eSMaksim Kozlov 
13761149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart"
13861149ff6SAndreas Färber #define EXYNOS4210_UART(obj) \
13961149ff6SAndreas Färber     OBJECT_CHECK(Exynos4210UartState, (obj), TYPE_EXYNOS4210_UART)
14061149ff6SAndreas Färber 
14161149ff6SAndreas Färber typedef struct Exynos4210UartState {
14261149ff6SAndreas Färber     SysBusDevice parent_obj;
14361149ff6SAndreas Färber 
144e5a4914eSMaksim Kozlov     MemoryRegion iomem;
145e5a4914eSMaksim Kozlov 
146e5a4914eSMaksim Kozlov     uint32_t             reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)];
147e5a4914eSMaksim Kozlov     Exynos4210UartFIFO   rx;
148e5a4914eSMaksim Kozlov     Exynos4210UartFIFO   tx;
149e5a4914eSMaksim Kozlov 
150becdfa00SMarc-André Lureau     CharBackend       chr;
151e5a4914eSMaksim Kozlov     qemu_irq          irq;
152e5a4914eSMaksim Kozlov 
153e5a4914eSMaksim Kozlov     uint32_t channel;
154e5a4914eSMaksim Kozlov 
155e5a4914eSMaksim Kozlov } Exynos4210UartState;
156e5a4914eSMaksim Kozlov 
157e5a4914eSMaksim Kozlov 
1586804d230SGuenter Roeck /* Used only for tracing */
159a8170e5eSAvi Kivity static const char *exynos4210_uart_regname(hwaddr  offset)
160e5a4914eSMaksim Kozlov {
161e5a4914eSMaksim Kozlov 
162e5a4914eSMaksim Kozlov     int i;
163e5a4914eSMaksim Kozlov 
164c46b07f0SStefan Weil     for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) {
165e5a4914eSMaksim Kozlov         if (offset == exynos4210_uart_regs[i].offset) {
166e5a4914eSMaksim Kozlov             return exynos4210_uart_regs[i].name;
167e5a4914eSMaksim Kozlov         }
168e5a4914eSMaksim Kozlov     }
169e5a4914eSMaksim Kozlov 
170e5a4914eSMaksim Kozlov     return NULL;
171e5a4914eSMaksim Kozlov }
172e5a4914eSMaksim Kozlov 
173e5a4914eSMaksim Kozlov 
174e5a4914eSMaksim Kozlov static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch)
175e5a4914eSMaksim Kozlov {
176e5a4914eSMaksim Kozlov     q->data[q->sp] = ch;
177e5a4914eSMaksim Kozlov     q->sp = (q->sp + 1) % q->size;
178e5a4914eSMaksim Kozlov }
179e5a4914eSMaksim Kozlov 
180e5a4914eSMaksim Kozlov static uint8_t fifo_retrieve(Exynos4210UartFIFO *q)
181e5a4914eSMaksim Kozlov {
182e5a4914eSMaksim Kozlov     uint8_t ret = q->data[q->rp];
183e5a4914eSMaksim Kozlov     q->rp = (q->rp + 1) % q->size;
184e5a4914eSMaksim Kozlov     return  ret;
185e5a4914eSMaksim Kozlov }
186e5a4914eSMaksim Kozlov 
18775c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q)
188e5a4914eSMaksim Kozlov {
189e5a4914eSMaksim Kozlov     if (q->sp < q->rp) {
190e5a4914eSMaksim Kozlov         return q->size - q->rp + q->sp;
191e5a4914eSMaksim Kozlov     }
192e5a4914eSMaksim Kozlov 
193e5a4914eSMaksim Kozlov     return q->sp - q->rp;
194e5a4914eSMaksim Kozlov }
195e5a4914eSMaksim Kozlov 
19675c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q)
197e5a4914eSMaksim Kozlov {
198e5a4914eSMaksim Kozlov     return q->size - fifo_elements_number(q);
199e5a4914eSMaksim Kozlov }
200e5a4914eSMaksim Kozlov 
201e5a4914eSMaksim Kozlov static void fifo_reset(Exynos4210UartFIFO *q)
202e5a4914eSMaksim Kozlov {
203e5a4914eSMaksim Kozlov     g_free(q->data);
204e5a4914eSMaksim Kozlov     q->data = NULL;
205e5a4914eSMaksim Kozlov 
206e5a4914eSMaksim Kozlov     q->data = (uint8_t *)g_malloc0(q->size);
207e5a4914eSMaksim Kozlov 
208e5a4914eSMaksim Kozlov     q->sp = 0;
209e5a4914eSMaksim Kozlov     q->rp = 0;
210e5a4914eSMaksim Kozlov }
211e5a4914eSMaksim Kozlov 
21275c6d92eSKrzysztof Kozlowski static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s)
213e5a4914eSMaksim Kozlov {
214e5a4914eSMaksim Kozlov     uint32_t level = 0;
215e5a4914eSMaksim Kozlov     uint32_t reg;
216e5a4914eSMaksim Kozlov 
217b85f62d7SDaniel P. Berrange     reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >>
218e5a4914eSMaksim Kozlov             UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT;
219e5a4914eSMaksim Kozlov 
220e5a4914eSMaksim Kozlov     switch (s->channel) {
221e5a4914eSMaksim Kozlov     case 0:
222e5a4914eSMaksim Kozlov         level = reg * 32;
223e5a4914eSMaksim Kozlov         break;
224e5a4914eSMaksim Kozlov     case 1:
225e5a4914eSMaksim Kozlov     case 4:
226e5a4914eSMaksim Kozlov         level = reg * 8;
227e5a4914eSMaksim Kozlov         break;
228e5a4914eSMaksim Kozlov     case 2:
229e5a4914eSMaksim Kozlov     case 3:
230e5a4914eSMaksim Kozlov         level = reg * 2;
231e5a4914eSMaksim Kozlov         break;
232e5a4914eSMaksim Kozlov     default:
233e5a4914eSMaksim Kozlov         level = 0;
2346804d230SGuenter Roeck         trace_exynos_uart_channel_error(s->channel);
235e5a4914eSMaksim Kozlov     }
236e5a4914eSMaksim Kozlov 
237e5a4914eSMaksim Kozlov     return level;
238e5a4914eSMaksim Kozlov }
239e5a4914eSMaksim Kozlov 
240e5a4914eSMaksim Kozlov static void exynos4210_uart_update_irq(Exynos4210UartState *s)
241e5a4914eSMaksim Kozlov {
242e5a4914eSMaksim Kozlov     /*
243e5a4914eSMaksim Kozlov      * The Tx interrupt is always requested if the number of data in the
244e5a4914eSMaksim Kozlov      * transmit FIFO is smaller than the trigger level.
245e5a4914eSMaksim Kozlov      */
246b85f62d7SDaniel P. Berrange     if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
247e5a4914eSMaksim Kozlov 
248b85f62d7SDaniel P. Berrange         uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >>
249e5a4914eSMaksim Kozlov                 UFSTAT_Tx_FIFO_COUNT_SHIFT;
250e5a4914eSMaksim Kozlov 
251e5a4914eSMaksim Kozlov         if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) {
252e5a4914eSMaksim Kozlov             s->reg[I_(UINTSP)] |= UINTSP_TXD;
253e5a4914eSMaksim Kozlov         }
254e5a4914eSMaksim Kozlov     }
255e5a4914eSMaksim Kozlov 
256e5a4914eSMaksim Kozlov     s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)];
257e5a4914eSMaksim Kozlov 
258e5a4914eSMaksim Kozlov     if (s->reg[I_(UINTP)]) {
259e5a4914eSMaksim Kozlov         qemu_irq_raise(s->irq);
2606804d230SGuenter Roeck         trace_exynos_uart_irq_raised(s->channel, s->reg[I_(UINTP)]);
261e5a4914eSMaksim Kozlov     } else {
262e5a4914eSMaksim Kozlov         qemu_irq_lower(s->irq);
2636804d230SGuenter Roeck         trace_exynos_uart_irq_lowered(s->channel);
264e5a4914eSMaksim Kozlov     }
265e5a4914eSMaksim Kozlov }
266e5a4914eSMaksim Kozlov 
267e5a4914eSMaksim Kozlov static void exynos4210_uart_update_parameters(Exynos4210UartState *s)
268e5a4914eSMaksim Kozlov {
269e62694a0SPeter Maydell     int speed, parity, data_bits, stop_bits;
270e5a4914eSMaksim Kozlov     QEMUSerialSetParams ssp;
271e5a4914eSMaksim Kozlov     uint64_t uclk_rate;
272e5a4914eSMaksim Kozlov 
273e5a4914eSMaksim Kozlov     if (s->reg[I_(UBRDIV)] == 0) {
274e5a4914eSMaksim Kozlov         return;
275e5a4914eSMaksim Kozlov     }
276e5a4914eSMaksim Kozlov 
277e5a4914eSMaksim Kozlov     if (s->reg[I_(ULCON)] & 0x20) {
278e5a4914eSMaksim Kozlov         if (s->reg[I_(ULCON)] & 0x28) {
279e5a4914eSMaksim Kozlov             parity = 'E';
280e5a4914eSMaksim Kozlov         } else {
281e5a4914eSMaksim Kozlov             parity = 'O';
282e5a4914eSMaksim Kozlov         }
283e5a4914eSMaksim Kozlov     } else {
284e5a4914eSMaksim Kozlov         parity = 'N';
285e5a4914eSMaksim Kozlov     }
286e5a4914eSMaksim Kozlov 
287e5a4914eSMaksim Kozlov     if (s->reg[I_(ULCON)] & 0x4) {
288e5a4914eSMaksim Kozlov         stop_bits = 2;
289e5a4914eSMaksim Kozlov     } else {
290e5a4914eSMaksim Kozlov         stop_bits = 1;
291e5a4914eSMaksim Kozlov     }
292e5a4914eSMaksim Kozlov 
293e5a4914eSMaksim Kozlov     data_bits = (s->reg[I_(ULCON)] & 0x3) + 5;
294e5a4914eSMaksim Kozlov 
295e5a4914eSMaksim Kozlov     uclk_rate = 24000000;
296e5a4914eSMaksim Kozlov 
297e5a4914eSMaksim Kozlov     speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) +
298e5a4914eSMaksim Kozlov             (s->reg[I_(UFRACVAL)] & 0x7) + 16);
299e5a4914eSMaksim Kozlov 
300e5a4914eSMaksim Kozlov     ssp.speed     = speed;
301e5a4914eSMaksim Kozlov     ssp.parity    = parity;
302e5a4914eSMaksim Kozlov     ssp.data_bits = data_bits;
303e5a4914eSMaksim Kozlov     ssp.stop_bits = stop_bits;
304e5a4914eSMaksim Kozlov 
3055345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
306e5a4914eSMaksim Kozlov 
3076804d230SGuenter Roeck     trace_exynos_uart_update_params(
308e5a4914eSMaksim Kozlov                 s->channel, speed, parity, data_bits, stop_bits);
309e5a4914eSMaksim Kozlov }
310e5a4914eSMaksim Kozlov 
311a8170e5eSAvi Kivity static void exynos4210_uart_write(void *opaque, hwaddr offset,
312e5a4914eSMaksim Kozlov                                uint64_t val, unsigned size)
313e5a4914eSMaksim Kozlov {
314e5a4914eSMaksim Kozlov     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
315e5a4914eSMaksim Kozlov     uint8_t ch;
316e5a4914eSMaksim Kozlov 
3176804d230SGuenter Roeck     trace_exynos_uart_write(s->channel, offset,
3186804d230SGuenter Roeck                             exynos4210_uart_regname(offset), val);
319e5a4914eSMaksim Kozlov 
320e5a4914eSMaksim Kozlov     switch (offset) {
321e5a4914eSMaksim Kozlov     case ULCON:
322e5a4914eSMaksim Kozlov     case UBRDIV:
323e5a4914eSMaksim Kozlov     case UFRACVAL:
324e5a4914eSMaksim Kozlov         s->reg[I_(offset)] = val;
325e5a4914eSMaksim Kozlov         exynos4210_uart_update_parameters(s);
326e5a4914eSMaksim Kozlov         break;
327e5a4914eSMaksim Kozlov     case UFCON:
328e5a4914eSMaksim Kozlov         s->reg[I_(UFCON)] = val;
329e5a4914eSMaksim Kozlov         if (val & UFCON_Rx_FIFO_RESET) {
330e5a4914eSMaksim Kozlov             fifo_reset(&s->rx);
331e5a4914eSMaksim Kozlov             s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET;
3326804d230SGuenter Roeck             trace_exynos_uart_rx_fifo_reset(s->channel);
333e5a4914eSMaksim Kozlov         }
334e5a4914eSMaksim Kozlov         if (val & UFCON_Tx_FIFO_RESET) {
335e5a4914eSMaksim Kozlov             fifo_reset(&s->tx);
336e5a4914eSMaksim Kozlov             s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET;
3376804d230SGuenter Roeck             trace_exynos_uart_tx_fifo_reset(s->channel);
338e5a4914eSMaksim Kozlov         }
339e5a4914eSMaksim Kozlov         break;
340e5a4914eSMaksim Kozlov 
341e5a4914eSMaksim Kozlov     case UTXH:
34230650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&s->chr)) {
343e5a4914eSMaksim Kozlov             s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY |
344e5a4914eSMaksim Kozlov                     UTRSTAT_Tx_BUFFER_EMPTY);
345e5a4914eSMaksim Kozlov             ch = (uint8_t)val;
3466ab3fc32SDaniel P. Berrange             /* XXX this blocks entire thread. Rewrite to use
3476ab3fc32SDaniel P. Berrange              * qemu_chr_fe_write and background I/O callbacks */
3485345fdb4SMarc-André Lureau             qemu_chr_fe_write_all(&s->chr, &ch, 1);
3496804d230SGuenter Roeck             trace_exynos_uart_tx(s->channel, ch);
350e5a4914eSMaksim Kozlov             s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY |
351e5a4914eSMaksim Kozlov                     UTRSTAT_Tx_BUFFER_EMPTY;
352e5a4914eSMaksim Kozlov             s->reg[I_(UINTSP)]  |= UINTSP_TXD;
353e5a4914eSMaksim Kozlov             exynos4210_uart_update_irq(s);
354e5a4914eSMaksim Kozlov         }
355e5a4914eSMaksim Kozlov         break;
356e5a4914eSMaksim Kozlov 
357e5a4914eSMaksim Kozlov     case UINTP:
358e5a4914eSMaksim Kozlov         s->reg[I_(UINTP)] &= ~val;
359e5a4914eSMaksim Kozlov         s->reg[I_(UINTSP)] &= ~val;
3606804d230SGuenter Roeck         trace_exynos_uart_intclr(s->channel, s->reg[I_(UINTP)]);
361e5a4914eSMaksim Kozlov         exynos4210_uart_update_irq(s);
362e5a4914eSMaksim Kozlov         break;
363e5a4914eSMaksim Kozlov     case UTRSTAT:
364e5a4914eSMaksim Kozlov     case UERSTAT:
365e5a4914eSMaksim Kozlov     case UFSTAT:
366e5a4914eSMaksim Kozlov     case UMSTAT:
367e5a4914eSMaksim Kozlov     case URXH:
3686804d230SGuenter Roeck         trace_exynos_uart_ro_write(
369e5a4914eSMaksim Kozlov                     s->channel, exynos4210_uart_regname(offset), offset);
370e5a4914eSMaksim Kozlov         break;
371e5a4914eSMaksim Kozlov     case UINTSP:
372e5a4914eSMaksim Kozlov         s->reg[I_(UINTSP)]  &= ~val;
373e5a4914eSMaksim Kozlov         break;
374e5a4914eSMaksim Kozlov     case UINTM:
375e5a4914eSMaksim Kozlov         s->reg[I_(UINTM)] = val;
376e5a4914eSMaksim Kozlov         exynos4210_uart_update_irq(s);
377e5a4914eSMaksim Kozlov         break;
378e5a4914eSMaksim Kozlov     case UCON:
379e5a4914eSMaksim Kozlov     case UMCON:
380e5a4914eSMaksim Kozlov     default:
381e5a4914eSMaksim Kozlov         s->reg[I_(offset)] = val;
382e5a4914eSMaksim Kozlov         break;
383e5a4914eSMaksim Kozlov     }
384e5a4914eSMaksim Kozlov }
385a8170e5eSAvi Kivity static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset,
386e5a4914eSMaksim Kozlov                                   unsigned size)
387e5a4914eSMaksim Kozlov {
388e5a4914eSMaksim Kozlov     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
389e5a4914eSMaksim Kozlov     uint32_t res;
390e5a4914eSMaksim Kozlov 
391e5a4914eSMaksim Kozlov     switch (offset) {
392e5a4914eSMaksim Kozlov     case UERSTAT: /* Read Only */
393e5a4914eSMaksim Kozlov         res = s->reg[I_(UERSTAT)];
394e5a4914eSMaksim Kozlov         s->reg[I_(UERSTAT)] = 0;
3956804d230SGuenter Roeck         trace_exynos_uart_read(s->channel, offset,
3966804d230SGuenter Roeck                                exynos4210_uart_regname(offset), res);
397e5a4914eSMaksim Kozlov         return res;
398e5a4914eSMaksim Kozlov     case UFSTAT: /* Read Only */
399e5a4914eSMaksim Kozlov         s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff;
400e5a4914eSMaksim Kozlov         if (fifo_empty_elements_number(&s->rx) == 0) {
401e5a4914eSMaksim Kozlov             s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL;
402e5a4914eSMaksim Kozlov             s->reg[I_(UFSTAT)] &= ~0xff;
403e5a4914eSMaksim Kozlov         }
4046804d230SGuenter Roeck         trace_exynos_uart_read(s->channel, offset,
4056804d230SGuenter Roeck                                exynos4210_uart_regname(offset),
4066804d230SGuenter Roeck                                s->reg[I_(UFSTAT)]);
407e5a4914eSMaksim Kozlov         return s->reg[I_(UFSTAT)];
408e5a4914eSMaksim Kozlov     case URXH:
409e5a4914eSMaksim Kozlov         if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
410e5a4914eSMaksim Kozlov             if (fifo_elements_number(&s->rx)) {
411e5a4914eSMaksim Kozlov                 res = fifo_retrieve(&s->rx);
4126804d230SGuenter Roeck                 trace_exynos_uart_rx(s->channel, res);
413e5a4914eSMaksim Kozlov                 if (!fifo_elements_number(&s->rx)) {
414e5a4914eSMaksim Kozlov                     s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY;
415e5a4914eSMaksim Kozlov                 } else {
416e5a4914eSMaksim Kozlov                     s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
417e5a4914eSMaksim Kozlov                 }
418e5a4914eSMaksim Kozlov             } else {
4196804d230SGuenter Roeck                 trace_exynos_uart_rx_error(s->channel);
420e5a4914eSMaksim Kozlov                 s->reg[I_(UINTSP)] |= UINTSP_ERROR;
421e5a4914eSMaksim Kozlov                 exynos4210_uart_update_irq(s);
422e5a4914eSMaksim Kozlov                 res = 0;
423e5a4914eSMaksim Kozlov             }
424e5a4914eSMaksim Kozlov         } else {
425e5a4914eSMaksim Kozlov             s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY;
426e5a4914eSMaksim Kozlov             res = s->reg[I_(URXH)];
427e5a4914eSMaksim Kozlov         }
4286804d230SGuenter Roeck         trace_exynos_uart_read(s->channel, offset,
4296804d230SGuenter Roeck                                exynos4210_uart_regname(offset), res);
430e5a4914eSMaksim Kozlov         return res;
431e5a4914eSMaksim Kozlov     case UTXH:
4326804d230SGuenter Roeck         trace_exynos_uart_wo_read(s->channel, exynos4210_uart_regname(offset),
4336804d230SGuenter Roeck                                   offset);
434e5a4914eSMaksim Kozlov         break;
435e5a4914eSMaksim Kozlov     default:
4366804d230SGuenter Roeck         trace_exynos_uart_read(s->channel, offset,
4376804d230SGuenter Roeck                                exynos4210_uart_regname(offset),
4386804d230SGuenter Roeck                                s->reg[I_(offset)]);
439e5a4914eSMaksim Kozlov         return s->reg[I_(offset)];
440e5a4914eSMaksim Kozlov     }
441e5a4914eSMaksim Kozlov 
4426804d230SGuenter Roeck     trace_exynos_uart_read(s->channel, offset, exynos4210_uart_regname(offset),
4436804d230SGuenter Roeck                            0);
444e5a4914eSMaksim Kozlov     return 0;
445e5a4914eSMaksim Kozlov }
446e5a4914eSMaksim Kozlov 
447e5a4914eSMaksim Kozlov static const MemoryRegionOps exynos4210_uart_ops = {
448e5a4914eSMaksim Kozlov     .read = exynos4210_uart_read,
449e5a4914eSMaksim Kozlov     .write = exynos4210_uart_write,
450e5a4914eSMaksim Kozlov     .endianness = DEVICE_NATIVE_ENDIAN,
451e5a4914eSMaksim Kozlov     .valid = {
452e5a4914eSMaksim Kozlov         .max_access_size = 4,
453e5a4914eSMaksim Kozlov         .unaligned = false
454e5a4914eSMaksim Kozlov     },
455e5a4914eSMaksim Kozlov };
456e5a4914eSMaksim Kozlov 
457e5a4914eSMaksim Kozlov static int exynos4210_uart_can_receive(void *opaque)
458e5a4914eSMaksim Kozlov {
459e5a4914eSMaksim Kozlov     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
460e5a4914eSMaksim Kozlov 
461e5a4914eSMaksim Kozlov     return fifo_empty_elements_number(&s->rx);
462e5a4914eSMaksim Kozlov }
463e5a4914eSMaksim Kozlov 
464e5a4914eSMaksim Kozlov 
465e5a4914eSMaksim Kozlov static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size)
466e5a4914eSMaksim Kozlov {
467e5a4914eSMaksim Kozlov     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
468e5a4914eSMaksim Kozlov     int i;
469e5a4914eSMaksim Kozlov 
470e5a4914eSMaksim Kozlov     if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
471e5a4914eSMaksim Kozlov         if (fifo_empty_elements_number(&s->rx) < size) {
472e5a4914eSMaksim Kozlov             for (i = 0; i < fifo_empty_elements_number(&s->rx); i++) {
473e5a4914eSMaksim Kozlov                 fifo_store(&s->rx, buf[i]);
474e5a4914eSMaksim Kozlov             }
475e5a4914eSMaksim Kozlov             s->reg[I_(UINTSP)] |= UINTSP_ERROR;
476e5a4914eSMaksim Kozlov             s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
477e5a4914eSMaksim Kozlov         } else {
478e5a4914eSMaksim Kozlov             for (i = 0; i < size; i++) {
479e5a4914eSMaksim Kozlov                 fifo_store(&s->rx, buf[i]);
480e5a4914eSMaksim Kozlov             }
481e5a4914eSMaksim Kozlov             s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
482e5a4914eSMaksim Kozlov         }
483e5a4914eSMaksim Kozlov         /* XXX: Around here we maybe should check Rx trigger level */
484e5a4914eSMaksim Kozlov         s->reg[I_(UINTSP)] |= UINTSP_RXD;
485e5a4914eSMaksim Kozlov     } else {
486e5a4914eSMaksim Kozlov         s->reg[I_(URXH)] = buf[0];
487e5a4914eSMaksim Kozlov         s->reg[I_(UINTSP)] |= UINTSP_RXD;
488e5a4914eSMaksim Kozlov         s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
489e5a4914eSMaksim Kozlov     }
490e5a4914eSMaksim Kozlov 
491e5a4914eSMaksim Kozlov     exynos4210_uart_update_irq(s);
492e5a4914eSMaksim Kozlov }
493e5a4914eSMaksim Kozlov 
494e5a4914eSMaksim Kozlov 
495083b266fSPhilippe Mathieu-Daudé static void exynos4210_uart_event(void *opaque, QEMUChrEvent event)
496e5a4914eSMaksim Kozlov {
497e5a4914eSMaksim Kozlov     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
498e5a4914eSMaksim Kozlov 
499e5a4914eSMaksim Kozlov     if (event == CHR_EVENT_BREAK) {
500e5a4914eSMaksim Kozlov         /* When the RxDn is held in logic 0, then a null byte is pushed into the
501e5a4914eSMaksim Kozlov          * fifo */
502e5a4914eSMaksim Kozlov         fifo_store(&s->rx, '\0');
503e5a4914eSMaksim Kozlov         s->reg[I_(UERSTAT)] |= UERSTAT_BREAK;
504e5a4914eSMaksim Kozlov         exynos4210_uart_update_irq(s);
505e5a4914eSMaksim Kozlov     }
506e5a4914eSMaksim Kozlov }
507e5a4914eSMaksim Kozlov 
508e5a4914eSMaksim Kozlov 
509e5a4914eSMaksim Kozlov static void exynos4210_uart_reset(DeviceState *dev)
510e5a4914eSMaksim Kozlov {
51161149ff6SAndreas Färber     Exynos4210UartState *s = EXYNOS4210_UART(dev);
512e5a4914eSMaksim Kozlov     int i;
513e5a4914eSMaksim Kozlov 
514c46b07f0SStefan Weil     for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) {
515e5a4914eSMaksim Kozlov         s->reg[I_(exynos4210_uart_regs[i].offset)] =
516e5a4914eSMaksim Kozlov                 exynos4210_uart_regs[i].reset_value;
517e5a4914eSMaksim Kozlov     }
518e5a4914eSMaksim Kozlov 
519e5a4914eSMaksim Kozlov     fifo_reset(&s->rx);
520e5a4914eSMaksim Kozlov     fifo_reset(&s->tx);
521e5a4914eSMaksim Kozlov 
5226804d230SGuenter Roeck     trace_exynos_uart_rxsize(s->channel, s->rx.size);
523e5a4914eSMaksim Kozlov }
524e5a4914eSMaksim Kozlov 
525*c9d3396dSGuenter Roeck static int exynos4210_uart_post_load(void *opaque, int version_id)
526*c9d3396dSGuenter Roeck {
527*c9d3396dSGuenter Roeck     Exynos4210UartState *s = (Exynos4210UartState *)opaque;
528*c9d3396dSGuenter Roeck 
529*c9d3396dSGuenter Roeck     exynos4210_uart_update_parameters(s);
530*c9d3396dSGuenter Roeck 
531*c9d3396dSGuenter Roeck     return 0;
532*c9d3396dSGuenter Roeck }
533*c9d3396dSGuenter Roeck 
534e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart_fifo = {
535e5a4914eSMaksim Kozlov     .name = "exynos4210.uart.fifo",
536e5a4914eSMaksim Kozlov     .version_id = 1,
537e5a4914eSMaksim Kozlov     .minimum_version_id = 1,
538*c9d3396dSGuenter Roeck     .post_load = exynos4210_uart_post_load,
539e5a4914eSMaksim Kozlov     .fields = (VMStateField[]) {
540e5a4914eSMaksim Kozlov         VMSTATE_UINT32(sp, Exynos4210UartFIFO),
541e5a4914eSMaksim Kozlov         VMSTATE_UINT32(rp, Exynos4210UartFIFO),
54259046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size),
543e5a4914eSMaksim Kozlov         VMSTATE_END_OF_LIST()
544e5a4914eSMaksim Kozlov     }
545e5a4914eSMaksim Kozlov };
546e5a4914eSMaksim Kozlov 
547e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart = {
548e5a4914eSMaksim Kozlov     .name = "exynos4210.uart",
549e5a4914eSMaksim Kozlov     .version_id = 1,
550e5a4914eSMaksim Kozlov     .minimum_version_id = 1,
551e5a4914eSMaksim Kozlov     .fields = (VMStateField[]) {
552e5a4914eSMaksim Kozlov         VMSTATE_STRUCT(rx, Exynos4210UartState, 1,
553e5a4914eSMaksim Kozlov                        vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO),
554e5a4914eSMaksim Kozlov         VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState,
555e5a4914eSMaksim Kozlov                              EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)),
556e5a4914eSMaksim Kozlov         VMSTATE_END_OF_LIST()
557e5a4914eSMaksim Kozlov     }
558e5a4914eSMaksim Kozlov };
559e5a4914eSMaksim Kozlov 
560a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr,
561e5a4914eSMaksim Kozlov                                     int fifo_size,
562e5a4914eSMaksim Kozlov                                     int channel,
5630ec7b3e7SMarc-André Lureau                                     Chardev *chr,
564e5a4914eSMaksim Kozlov                                     qemu_irq irq)
565e5a4914eSMaksim Kozlov {
566e5a4914eSMaksim Kozlov     DeviceState  *dev;
567e5a4914eSMaksim Kozlov     SysBusDevice *bus;
568e5a4914eSMaksim Kozlov 
56961149ff6SAndreas Färber     dev = qdev_create(NULL, TYPE_EXYNOS4210_UART);
570e5a4914eSMaksim Kozlov 
571e5a4914eSMaksim Kozlov     qdev_prop_set_chr(dev, "chardev", chr);
572e5a4914eSMaksim Kozlov     qdev_prop_set_uint32(dev, "channel", channel);
573e5a4914eSMaksim Kozlov     qdev_prop_set_uint32(dev, "rx-size", fifo_size);
574e5a4914eSMaksim Kozlov     qdev_prop_set_uint32(dev, "tx-size", fifo_size);
575e5a4914eSMaksim Kozlov 
5761356b98dSAndreas Färber     bus = SYS_BUS_DEVICE(dev);
577e5a4914eSMaksim Kozlov     qdev_init_nofail(dev);
578a8170e5eSAvi Kivity     if (addr != (hwaddr)-1) {
579e5a4914eSMaksim Kozlov         sysbus_mmio_map(bus, 0, addr);
580e5a4914eSMaksim Kozlov     }
581e5a4914eSMaksim Kozlov     sysbus_connect_irq(bus, 0, irq);
582e5a4914eSMaksim Kozlov 
583e5a4914eSMaksim Kozlov     return dev;
584e5a4914eSMaksim Kozlov }
585e5a4914eSMaksim Kozlov 
5865b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj)
587e5a4914eSMaksim Kozlov {
5885b982482Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
58961149ff6SAndreas Färber     Exynos4210UartState *s = EXYNOS4210_UART(dev);
590e5a4914eSMaksim Kozlov 
591e5a4914eSMaksim Kozlov     /* memory mapping */
5925b982482Sxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s,
593300b1fc6SPaolo Bonzini                           "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE);
594e5a4914eSMaksim Kozlov     sysbus_init_mmio(dev, &s->iomem);
595e5a4914eSMaksim Kozlov 
596e5a4914eSMaksim Kozlov     sysbus_init_irq(dev, &s->irq);
5975b982482Sxiaoqiang zhao }
5985b982482Sxiaoqiang zhao 
5995b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp)
6005b982482Sxiaoqiang zhao {
6015b982482Sxiaoqiang zhao     Exynos4210UartState *s = EXYNOS4210_UART(dev);
602e5a4914eSMaksim Kozlov 
6035345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive,
6045345fdb4SMarc-André Lureau                              exynos4210_uart_receive, exynos4210_uart_event,
60581517ba3SAnton Nefedov                              NULL, s, NULL, true);
606e5a4914eSMaksim Kozlov }
607e5a4914eSMaksim Kozlov 
608e5a4914eSMaksim Kozlov static Property exynos4210_uart_properties[] = {
609e5a4914eSMaksim Kozlov     DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr),
610e5a4914eSMaksim Kozlov     DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0),
611e5a4914eSMaksim Kozlov     DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16),
612e5a4914eSMaksim Kozlov     DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16),
613e5a4914eSMaksim Kozlov     DEFINE_PROP_END_OF_LIST(),
614e5a4914eSMaksim Kozlov };
615e5a4914eSMaksim Kozlov 
616e5a4914eSMaksim Kozlov static void exynos4210_uart_class_init(ObjectClass *klass, void *data)
617e5a4914eSMaksim Kozlov {
618e5a4914eSMaksim Kozlov     DeviceClass *dc = DEVICE_CLASS(klass);
619e5a4914eSMaksim Kozlov 
6205b982482Sxiaoqiang zhao     dc->realize = exynos4210_uart_realize;
621e5a4914eSMaksim Kozlov     dc->reset = exynos4210_uart_reset;
622e5a4914eSMaksim Kozlov     dc->props = exynos4210_uart_properties;
623e5a4914eSMaksim Kozlov     dc->vmsd = &vmstate_exynos4210_uart;
624e5a4914eSMaksim Kozlov }
625e5a4914eSMaksim Kozlov 
6268c43a6f0SAndreas Färber static const TypeInfo exynos4210_uart_info = {
62761149ff6SAndreas Färber     .name          = TYPE_EXYNOS4210_UART,
628e5a4914eSMaksim Kozlov     .parent        = TYPE_SYS_BUS_DEVICE,
629e5a4914eSMaksim Kozlov     .instance_size = sizeof(Exynos4210UartState),
6305b982482Sxiaoqiang zhao     .instance_init = exynos4210_uart_init,
631e5a4914eSMaksim Kozlov     .class_init    = exynos4210_uart_class_init,
632e5a4914eSMaksim Kozlov };
633e5a4914eSMaksim Kozlov 
634e5a4914eSMaksim Kozlov static void exynos4210_uart_register(void)
635e5a4914eSMaksim Kozlov {
636e5a4914eSMaksim Kozlov     type_register_static(&exynos4210_uart_info);
637e5a4914eSMaksim Kozlov }
638e5a4914eSMaksim Kozlov 
639e5a4914eSMaksim Kozlov type_init(exynos4210_uart_register)
640