1e5a4914eSMaksim Kozlov /* 2e5a4914eSMaksim Kozlov * Exynos4210 UART Emulation 3e5a4914eSMaksim Kozlov * 4e5a4914eSMaksim Kozlov * Copyright (C) 2011 Samsung Electronics Co Ltd. 5e5a4914eSMaksim Kozlov * Maksim Kozlov, <m.kozlov@samsung.com> 6e5a4914eSMaksim Kozlov * 7e5a4914eSMaksim Kozlov * This program is free software; you can redistribute it and/or modify it 8e5a4914eSMaksim Kozlov * under the terms of the GNU General Public License as published by the 9e5a4914eSMaksim Kozlov * Free Software Foundation; either version 2 of the License, or 10e5a4914eSMaksim Kozlov * (at your option) any later version. 11e5a4914eSMaksim Kozlov * 12e5a4914eSMaksim Kozlov * This program is distributed in the hope that it will be useful, but WITHOUT 13e5a4914eSMaksim Kozlov * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14e5a4914eSMaksim Kozlov * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15e5a4914eSMaksim Kozlov * for more details. 16e5a4914eSMaksim Kozlov * 17e5a4914eSMaksim Kozlov * You should have received a copy of the GNU General Public License along 18e5a4914eSMaksim Kozlov * with this program; if not, see <http://www.gnu.org/licenses/>. 19e5a4914eSMaksim Kozlov * 20e5a4914eSMaksim Kozlov */ 21e5a4914eSMaksim Kozlov 228ef94f0bSPeter Maydell #include "qemu/osdep.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24c525436eSMarkus Armbruster #include "qemu/error-report.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 274d43a603SMarc-André Lureau #include "chardev/char-fe.h" 287566c6efSMarc-André Lureau #include "chardev/char-serial.h" 29e5a4914eSMaksim Kozlov 300d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h" 31*64552b6bSMarkus Armbruster #include "hw/irq.h" 32e5a4914eSMaksim Kozlov 33e5a4914eSMaksim Kozlov #undef DEBUG_UART 34e5a4914eSMaksim Kozlov #undef DEBUG_UART_EXTEND 35e5a4914eSMaksim Kozlov #undef DEBUG_IRQ 36e5a4914eSMaksim Kozlov #undef DEBUG_Rx_DATA 37e5a4914eSMaksim Kozlov #undef DEBUG_Tx_DATA 38e5a4914eSMaksim Kozlov 39e5a4914eSMaksim Kozlov #define DEBUG_UART 0 40e5a4914eSMaksim Kozlov #define DEBUG_UART_EXTEND 0 41e5a4914eSMaksim Kozlov #define DEBUG_IRQ 0 42e5a4914eSMaksim Kozlov #define DEBUG_Rx_DATA 0 43e5a4914eSMaksim Kozlov #define DEBUG_Tx_DATA 0 44e5a4914eSMaksim Kozlov 45e5a4914eSMaksim Kozlov #if DEBUG_UART 46e5a4914eSMaksim Kozlov #define PRINT_DEBUG(fmt, args...) \ 47e5a4914eSMaksim Kozlov do { \ 48e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 49e5a4914eSMaksim Kozlov } while (0) 50e5a4914eSMaksim Kozlov 51e5a4914eSMaksim Kozlov #if DEBUG_UART_EXTEND 52e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 53e5a4914eSMaksim Kozlov do { \ 54e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 55e5a4914eSMaksim Kozlov } while (0) 56e5a4914eSMaksim Kozlov #else 57e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 58e5a4914eSMaksim Kozlov do {} while (0) 59e5a4914eSMaksim Kozlov #endif /* EXTEND */ 60e5a4914eSMaksim Kozlov 61e5a4914eSMaksim Kozlov #else 62e5a4914eSMaksim Kozlov #define PRINT_DEBUG(fmt, args...) \ 63e5a4914eSMaksim Kozlov do {} while (0) 64e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 65e5a4914eSMaksim Kozlov do {} while (0) 66e5a4914eSMaksim Kozlov #endif 67e5a4914eSMaksim Kozlov 68e5a4914eSMaksim Kozlov #define PRINT_ERROR(fmt, args...) \ 69e5a4914eSMaksim Kozlov do { \ 70e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 71e5a4914eSMaksim Kozlov } while (0) 72e5a4914eSMaksim Kozlov 73e5a4914eSMaksim Kozlov /* 74e5a4914eSMaksim Kozlov * Offsets for UART registers relative to SFR base address 75e5a4914eSMaksim Kozlov * for UARTn 76e5a4914eSMaksim Kozlov * 77e5a4914eSMaksim Kozlov */ 78e5a4914eSMaksim Kozlov #define ULCON 0x0000 /* Line Control */ 79e5a4914eSMaksim Kozlov #define UCON 0x0004 /* Control */ 80e5a4914eSMaksim Kozlov #define UFCON 0x0008 /* FIFO Control */ 81e5a4914eSMaksim Kozlov #define UMCON 0x000C /* Modem Control */ 82e5a4914eSMaksim Kozlov #define UTRSTAT 0x0010 /* Tx/Rx Status */ 83e5a4914eSMaksim Kozlov #define UERSTAT 0x0014 /* UART Error Status */ 84e5a4914eSMaksim Kozlov #define UFSTAT 0x0018 /* FIFO Status */ 85e5a4914eSMaksim Kozlov #define UMSTAT 0x001C /* Modem Status */ 86e5a4914eSMaksim Kozlov #define UTXH 0x0020 /* Transmit Buffer */ 87e5a4914eSMaksim Kozlov #define URXH 0x0024 /* Receive Buffer */ 88e5a4914eSMaksim Kozlov #define UBRDIV 0x0028 /* Baud Rate Divisor */ 89e5a4914eSMaksim Kozlov #define UFRACVAL 0x002C /* Divisor Fractional Value */ 90e5a4914eSMaksim Kozlov #define UINTP 0x0030 /* Interrupt Pending */ 91e5a4914eSMaksim Kozlov #define UINTSP 0x0034 /* Interrupt Source Pending */ 92e5a4914eSMaksim Kozlov #define UINTM 0x0038 /* Interrupt Mask */ 93e5a4914eSMaksim Kozlov 94e5a4914eSMaksim Kozlov /* 95e5a4914eSMaksim Kozlov * for indexing register in the uint32_t array 96e5a4914eSMaksim Kozlov * 97e5a4914eSMaksim Kozlov * 'reg' - register offset (see offsets definitions above) 98e5a4914eSMaksim Kozlov * 99e5a4914eSMaksim Kozlov */ 100e5a4914eSMaksim Kozlov #define I_(reg) (reg / sizeof(uint32_t)) 101e5a4914eSMaksim Kozlov 102e5a4914eSMaksim Kozlov typedef struct Exynos4210UartReg { 103e5a4914eSMaksim Kozlov const char *name; /* the only reason is the debug output */ 104a8170e5eSAvi Kivity hwaddr offset; 105e5a4914eSMaksim Kozlov uint32_t reset_value; 106e5a4914eSMaksim Kozlov } Exynos4210UartReg; 107e5a4914eSMaksim Kozlov 10875c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = { 109e5a4914eSMaksim Kozlov {"ULCON", ULCON, 0x00000000}, 110e5a4914eSMaksim Kozlov {"UCON", UCON, 0x00003000}, 111e5a4914eSMaksim Kozlov {"UFCON", UFCON, 0x00000000}, 112e5a4914eSMaksim Kozlov {"UMCON", UMCON, 0x00000000}, 113e5a4914eSMaksim Kozlov {"UTRSTAT", UTRSTAT, 0x00000006}, /* RO */ 114e5a4914eSMaksim Kozlov {"UERSTAT", UERSTAT, 0x00000000}, /* RO */ 115e5a4914eSMaksim Kozlov {"UFSTAT", UFSTAT, 0x00000000}, /* RO */ 116e5a4914eSMaksim Kozlov {"UMSTAT", UMSTAT, 0x00000000}, /* RO */ 117e5a4914eSMaksim Kozlov {"UTXH", UTXH, 0x5c5c5c5c}, /* WO, undefined reset value*/ 118e5a4914eSMaksim Kozlov {"URXH", URXH, 0x00000000}, /* RO */ 119e5a4914eSMaksim Kozlov {"UBRDIV", UBRDIV, 0x00000000}, 120e5a4914eSMaksim Kozlov {"UFRACVAL", UFRACVAL, 0x00000000}, 121e5a4914eSMaksim Kozlov {"UINTP", UINTP, 0x00000000}, 122e5a4914eSMaksim Kozlov {"UINTSP", UINTSP, 0x00000000}, 123e5a4914eSMaksim Kozlov {"UINTM", UINTM, 0x00000000}, 124e5a4914eSMaksim Kozlov }; 125e5a4914eSMaksim Kozlov 126e5a4914eSMaksim Kozlov #define EXYNOS4210_UART_REGS_MEM_SIZE 0x3C 127e5a4914eSMaksim Kozlov 128e5a4914eSMaksim Kozlov /* UART FIFO Control */ 129e5a4914eSMaksim Kozlov #define UFCON_FIFO_ENABLE 0x1 130e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_RESET 0x2 131e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_RESET 0x4 132e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT 8 133e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT) 134e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT 4 135e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) 136e5a4914eSMaksim Kozlov 137e5a4914eSMaksim Kozlov /* Uart FIFO Status */ 138e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_COUNT 0xff 139e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_FULL 0x100 140e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_ERROR 0x200 141e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT_SHIFT 16 142e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT) 143e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL_SHIFT 24 144e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL (1 << UFSTAT_Tx_FIFO_FULL_SHIFT) 145e5a4914eSMaksim Kozlov 146e5a4914eSMaksim Kozlov /* UART Interrupt Source Pending */ 147e5a4914eSMaksim Kozlov #define UINTSP_RXD 0x1 /* Receive interrupt */ 148e5a4914eSMaksim Kozlov #define UINTSP_ERROR 0x2 /* Error interrupt */ 149e5a4914eSMaksim Kozlov #define UINTSP_TXD 0x4 /* Transmit interrupt */ 150e5a4914eSMaksim Kozlov #define UINTSP_MODEM 0x8 /* Modem interrupt */ 151e5a4914eSMaksim Kozlov 152e5a4914eSMaksim Kozlov /* UART Line Control */ 153e5a4914eSMaksim Kozlov #define ULCON_IR_MODE_SHIFT 6 154e5a4914eSMaksim Kozlov #define ULCON_PARITY_SHIFT 3 155e5a4914eSMaksim Kozlov #define ULCON_STOP_BIT_SHIFT 1 156e5a4914eSMaksim Kozlov 157e5a4914eSMaksim Kozlov /* UART Tx/Rx Status */ 158e5a4914eSMaksim Kozlov #define UTRSTAT_TRANSMITTER_EMPTY 0x4 159e5a4914eSMaksim Kozlov #define UTRSTAT_Tx_BUFFER_EMPTY 0x2 160e5a4914eSMaksim Kozlov #define UTRSTAT_Rx_BUFFER_DATA_READY 0x1 161e5a4914eSMaksim Kozlov 162e5a4914eSMaksim Kozlov /* UART Error Status */ 163e5a4914eSMaksim Kozlov #define UERSTAT_OVERRUN 0x1 164e5a4914eSMaksim Kozlov #define UERSTAT_PARITY 0x2 165e5a4914eSMaksim Kozlov #define UERSTAT_FRAME 0x4 166e5a4914eSMaksim Kozlov #define UERSTAT_BREAK 0x8 167e5a4914eSMaksim Kozlov 168e5a4914eSMaksim Kozlov typedef struct { 169e5a4914eSMaksim Kozlov uint8_t *data; 170e5a4914eSMaksim Kozlov uint32_t sp, rp; /* store and retrieve pointers */ 171e5a4914eSMaksim Kozlov uint32_t size; 172e5a4914eSMaksim Kozlov } Exynos4210UartFIFO; 173e5a4914eSMaksim Kozlov 17461149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart" 17561149ff6SAndreas Färber #define EXYNOS4210_UART(obj) \ 17661149ff6SAndreas Färber OBJECT_CHECK(Exynos4210UartState, (obj), TYPE_EXYNOS4210_UART) 17761149ff6SAndreas Färber 17861149ff6SAndreas Färber typedef struct Exynos4210UartState { 17961149ff6SAndreas Färber SysBusDevice parent_obj; 18061149ff6SAndreas Färber 181e5a4914eSMaksim Kozlov MemoryRegion iomem; 182e5a4914eSMaksim Kozlov 183e5a4914eSMaksim Kozlov uint32_t reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)]; 184e5a4914eSMaksim Kozlov Exynos4210UartFIFO rx; 185e5a4914eSMaksim Kozlov Exynos4210UartFIFO tx; 186e5a4914eSMaksim Kozlov 187becdfa00SMarc-André Lureau CharBackend chr; 188e5a4914eSMaksim Kozlov qemu_irq irq; 189e5a4914eSMaksim Kozlov 190e5a4914eSMaksim Kozlov uint32_t channel; 191e5a4914eSMaksim Kozlov 192e5a4914eSMaksim Kozlov } Exynos4210UartState; 193e5a4914eSMaksim Kozlov 194e5a4914eSMaksim Kozlov 195e5a4914eSMaksim Kozlov #if DEBUG_UART 196e5a4914eSMaksim Kozlov /* Used only for debugging inside PRINT_DEBUG_... macros */ 197a8170e5eSAvi Kivity static const char *exynos4210_uart_regname(hwaddr offset) 198e5a4914eSMaksim Kozlov { 199e5a4914eSMaksim Kozlov 200e5a4914eSMaksim Kozlov int i; 201e5a4914eSMaksim Kozlov 202c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 203e5a4914eSMaksim Kozlov if (offset == exynos4210_uart_regs[i].offset) { 204e5a4914eSMaksim Kozlov return exynos4210_uart_regs[i].name; 205e5a4914eSMaksim Kozlov } 206e5a4914eSMaksim Kozlov } 207e5a4914eSMaksim Kozlov 208e5a4914eSMaksim Kozlov return NULL; 209e5a4914eSMaksim Kozlov } 210e5a4914eSMaksim Kozlov #endif 211e5a4914eSMaksim Kozlov 212e5a4914eSMaksim Kozlov 213e5a4914eSMaksim Kozlov static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch) 214e5a4914eSMaksim Kozlov { 215e5a4914eSMaksim Kozlov q->data[q->sp] = ch; 216e5a4914eSMaksim Kozlov q->sp = (q->sp + 1) % q->size; 217e5a4914eSMaksim Kozlov } 218e5a4914eSMaksim Kozlov 219e5a4914eSMaksim Kozlov static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) 220e5a4914eSMaksim Kozlov { 221e5a4914eSMaksim Kozlov uint8_t ret = q->data[q->rp]; 222e5a4914eSMaksim Kozlov q->rp = (q->rp + 1) % q->size; 223e5a4914eSMaksim Kozlov return ret; 224e5a4914eSMaksim Kozlov } 225e5a4914eSMaksim Kozlov 22675c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q) 227e5a4914eSMaksim Kozlov { 228e5a4914eSMaksim Kozlov if (q->sp < q->rp) { 229e5a4914eSMaksim Kozlov return q->size - q->rp + q->sp; 230e5a4914eSMaksim Kozlov } 231e5a4914eSMaksim Kozlov 232e5a4914eSMaksim Kozlov return q->sp - q->rp; 233e5a4914eSMaksim Kozlov } 234e5a4914eSMaksim Kozlov 23575c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) 236e5a4914eSMaksim Kozlov { 237e5a4914eSMaksim Kozlov return q->size - fifo_elements_number(q); 238e5a4914eSMaksim Kozlov } 239e5a4914eSMaksim Kozlov 240e5a4914eSMaksim Kozlov static void fifo_reset(Exynos4210UartFIFO *q) 241e5a4914eSMaksim Kozlov { 242e5a4914eSMaksim Kozlov g_free(q->data); 243e5a4914eSMaksim Kozlov q->data = NULL; 244e5a4914eSMaksim Kozlov 245e5a4914eSMaksim Kozlov q->data = (uint8_t *)g_malloc0(q->size); 246e5a4914eSMaksim Kozlov 247e5a4914eSMaksim Kozlov q->sp = 0; 248e5a4914eSMaksim Kozlov q->rp = 0; 249e5a4914eSMaksim Kozlov } 250e5a4914eSMaksim Kozlov 25175c6d92eSKrzysztof Kozlowski static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) 252e5a4914eSMaksim Kozlov { 253e5a4914eSMaksim Kozlov uint32_t level = 0; 254e5a4914eSMaksim Kozlov uint32_t reg; 255e5a4914eSMaksim Kozlov 256b85f62d7SDaniel P. Berrange reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >> 257e5a4914eSMaksim Kozlov UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT; 258e5a4914eSMaksim Kozlov 259e5a4914eSMaksim Kozlov switch (s->channel) { 260e5a4914eSMaksim Kozlov case 0: 261e5a4914eSMaksim Kozlov level = reg * 32; 262e5a4914eSMaksim Kozlov break; 263e5a4914eSMaksim Kozlov case 1: 264e5a4914eSMaksim Kozlov case 4: 265e5a4914eSMaksim Kozlov level = reg * 8; 266e5a4914eSMaksim Kozlov break; 267e5a4914eSMaksim Kozlov case 2: 268e5a4914eSMaksim Kozlov case 3: 269e5a4914eSMaksim Kozlov level = reg * 2; 270e5a4914eSMaksim Kozlov break; 271e5a4914eSMaksim Kozlov default: 272e5a4914eSMaksim Kozlov level = 0; 273e5a4914eSMaksim Kozlov PRINT_ERROR("Wrong UART channel number: %d\n", s->channel); 274e5a4914eSMaksim Kozlov } 275e5a4914eSMaksim Kozlov 276e5a4914eSMaksim Kozlov return level; 277e5a4914eSMaksim Kozlov } 278e5a4914eSMaksim Kozlov 279e5a4914eSMaksim Kozlov static void exynos4210_uart_update_irq(Exynos4210UartState *s) 280e5a4914eSMaksim Kozlov { 281e5a4914eSMaksim Kozlov /* 282e5a4914eSMaksim Kozlov * The Tx interrupt is always requested if the number of data in the 283e5a4914eSMaksim Kozlov * transmit FIFO is smaller than the trigger level. 284e5a4914eSMaksim Kozlov */ 285b85f62d7SDaniel P. Berrange if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 286e5a4914eSMaksim Kozlov 287b85f62d7SDaniel P. Berrange uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >> 288e5a4914eSMaksim Kozlov UFSTAT_Tx_FIFO_COUNT_SHIFT; 289e5a4914eSMaksim Kozlov 290e5a4914eSMaksim Kozlov if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) { 291e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 292e5a4914eSMaksim Kozlov } 293e5a4914eSMaksim Kozlov } 294e5a4914eSMaksim Kozlov 295e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)]; 296e5a4914eSMaksim Kozlov 297e5a4914eSMaksim Kozlov if (s->reg[I_(UINTP)]) { 298e5a4914eSMaksim Kozlov qemu_irq_raise(s->irq); 299e5a4914eSMaksim Kozlov 300e5a4914eSMaksim Kozlov #if DEBUG_IRQ 301e5a4914eSMaksim Kozlov fprintf(stderr, "UART%d: IRQ has been raised: %08x\n", 302e5a4914eSMaksim Kozlov s->channel, s->reg[I_(UINTP)]); 303e5a4914eSMaksim Kozlov #endif 304e5a4914eSMaksim Kozlov 305e5a4914eSMaksim Kozlov } else { 306e5a4914eSMaksim Kozlov qemu_irq_lower(s->irq); 307e5a4914eSMaksim Kozlov } 308e5a4914eSMaksim Kozlov } 309e5a4914eSMaksim Kozlov 310e5a4914eSMaksim Kozlov static void exynos4210_uart_update_parameters(Exynos4210UartState *s) 311e5a4914eSMaksim Kozlov { 312e62694a0SPeter Maydell int speed, parity, data_bits, stop_bits; 313e5a4914eSMaksim Kozlov QEMUSerialSetParams ssp; 314e5a4914eSMaksim Kozlov uint64_t uclk_rate; 315e5a4914eSMaksim Kozlov 316e5a4914eSMaksim Kozlov if (s->reg[I_(UBRDIV)] == 0) { 317e5a4914eSMaksim Kozlov return; 318e5a4914eSMaksim Kozlov } 319e5a4914eSMaksim Kozlov 320e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x20) { 321e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x28) { 322e5a4914eSMaksim Kozlov parity = 'E'; 323e5a4914eSMaksim Kozlov } else { 324e5a4914eSMaksim Kozlov parity = 'O'; 325e5a4914eSMaksim Kozlov } 326e5a4914eSMaksim Kozlov } else { 327e5a4914eSMaksim Kozlov parity = 'N'; 328e5a4914eSMaksim Kozlov } 329e5a4914eSMaksim Kozlov 330e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x4) { 331e5a4914eSMaksim Kozlov stop_bits = 2; 332e5a4914eSMaksim Kozlov } else { 333e5a4914eSMaksim Kozlov stop_bits = 1; 334e5a4914eSMaksim Kozlov } 335e5a4914eSMaksim Kozlov 336e5a4914eSMaksim Kozlov data_bits = (s->reg[I_(ULCON)] & 0x3) + 5; 337e5a4914eSMaksim Kozlov 338e5a4914eSMaksim Kozlov uclk_rate = 24000000; 339e5a4914eSMaksim Kozlov 340e5a4914eSMaksim Kozlov speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) + 341e5a4914eSMaksim Kozlov (s->reg[I_(UFRACVAL)] & 0x7) + 16); 342e5a4914eSMaksim Kozlov 343e5a4914eSMaksim Kozlov ssp.speed = speed; 344e5a4914eSMaksim Kozlov ssp.parity = parity; 345e5a4914eSMaksim Kozlov ssp.data_bits = data_bits; 346e5a4914eSMaksim Kozlov ssp.stop_bits = stop_bits; 347e5a4914eSMaksim Kozlov 3485345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); 349e5a4914eSMaksim Kozlov 350e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: speed: %d, parity: %c, data: %d, stop: %d\n", 351e5a4914eSMaksim Kozlov s->channel, speed, parity, data_bits, stop_bits); 352e5a4914eSMaksim Kozlov } 353e5a4914eSMaksim Kozlov 354a8170e5eSAvi Kivity static void exynos4210_uart_write(void *opaque, hwaddr offset, 355e5a4914eSMaksim Kozlov uint64_t val, unsigned size) 356e5a4914eSMaksim Kozlov { 357e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 358e5a4914eSMaksim Kozlov uint8_t ch; 359e5a4914eSMaksim Kozlov 360e5a4914eSMaksim Kozlov PRINT_DEBUG_EXTEND("UART%d: <0x%04x> %s <- 0x%08llx\n", s->channel, 361e5a4914eSMaksim Kozlov offset, exynos4210_uart_regname(offset), (long long unsigned int)val); 362e5a4914eSMaksim Kozlov 363e5a4914eSMaksim Kozlov switch (offset) { 364e5a4914eSMaksim Kozlov case ULCON: 365e5a4914eSMaksim Kozlov case UBRDIV: 366e5a4914eSMaksim Kozlov case UFRACVAL: 367e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 368e5a4914eSMaksim Kozlov exynos4210_uart_update_parameters(s); 369e5a4914eSMaksim Kozlov break; 370e5a4914eSMaksim Kozlov case UFCON: 371e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] = val; 372e5a4914eSMaksim Kozlov if (val & UFCON_Rx_FIFO_RESET) { 373e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 374e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET; 375e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Rx FIFO Reset\n", s->channel); 376e5a4914eSMaksim Kozlov } 377e5a4914eSMaksim Kozlov if (val & UFCON_Tx_FIFO_RESET) { 378e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 379e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET; 380e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Tx FIFO Reset\n", s->channel); 381e5a4914eSMaksim Kozlov } 382e5a4914eSMaksim Kozlov break; 383e5a4914eSMaksim Kozlov 384e5a4914eSMaksim Kozlov case UTXH: 38530650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 386e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY | 387e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY); 388e5a4914eSMaksim Kozlov ch = (uint8_t)val; 3896ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 3906ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 3915345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 392e5a4914eSMaksim Kozlov #if DEBUG_Tx_DATA 393e5a4914eSMaksim Kozlov fprintf(stderr, "%c", ch); 394e5a4914eSMaksim Kozlov #endif 395e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY | 396e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY; 397e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 398e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 399e5a4914eSMaksim Kozlov } 400e5a4914eSMaksim Kozlov break; 401e5a4914eSMaksim Kozlov 402e5a4914eSMaksim Kozlov case UINTP: 403e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] &= ~val; 404e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 405e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: UINTP [%04x] have been cleared: %08x\n", 406e5a4914eSMaksim Kozlov s->channel, offset, s->reg[I_(UINTP)]); 407e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 408e5a4914eSMaksim Kozlov break; 409e5a4914eSMaksim Kozlov case UTRSTAT: 410e5a4914eSMaksim Kozlov case UERSTAT: 411e5a4914eSMaksim Kozlov case UFSTAT: 412e5a4914eSMaksim Kozlov case UMSTAT: 413e5a4914eSMaksim Kozlov case URXH: 414e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Trying to write into RO register: %s [%04x]\n", 415e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset); 416e5a4914eSMaksim Kozlov break; 417e5a4914eSMaksim Kozlov case UINTSP: 418e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 419e5a4914eSMaksim Kozlov break; 420e5a4914eSMaksim Kozlov case UINTM: 421e5a4914eSMaksim Kozlov s->reg[I_(UINTM)] = val; 422e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 423e5a4914eSMaksim Kozlov break; 424e5a4914eSMaksim Kozlov case UCON: 425e5a4914eSMaksim Kozlov case UMCON: 426e5a4914eSMaksim Kozlov default: 427e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 428e5a4914eSMaksim Kozlov break; 429e5a4914eSMaksim Kozlov } 430e5a4914eSMaksim Kozlov } 431a8170e5eSAvi Kivity static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset, 432e5a4914eSMaksim Kozlov unsigned size) 433e5a4914eSMaksim Kozlov { 434e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 435e5a4914eSMaksim Kozlov uint32_t res; 436e5a4914eSMaksim Kozlov 437e5a4914eSMaksim Kozlov switch (offset) { 438e5a4914eSMaksim Kozlov case UERSTAT: /* Read Only */ 439e5a4914eSMaksim Kozlov res = s->reg[I_(UERSTAT)]; 440e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] = 0; 441e5a4914eSMaksim Kozlov return res; 442e5a4914eSMaksim Kozlov case UFSTAT: /* Read Only */ 443e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff; 444e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) == 0) { 445e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL; 446e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] &= ~0xff; 447e5a4914eSMaksim Kozlov } 448e5a4914eSMaksim Kozlov return s->reg[I_(UFSTAT)]; 449e5a4914eSMaksim Kozlov case URXH: 450e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 451e5a4914eSMaksim Kozlov if (fifo_elements_number(&s->rx)) { 452e5a4914eSMaksim Kozlov res = fifo_retrieve(&s->rx); 453e5a4914eSMaksim Kozlov #if DEBUG_Rx_DATA 454e5a4914eSMaksim Kozlov fprintf(stderr, "%c", res); 455e5a4914eSMaksim Kozlov #endif 456e5a4914eSMaksim Kozlov if (!fifo_elements_number(&s->rx)) { 457e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 458e5a4914eSMaksim Kozlov } else { 459e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 460e5a4914eSMaksim Kozlov } 461e5a4914eSMaksim Kozlov } else { 462e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 463e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 464e5a4914eSMaksim Kozlov res = 0; 465e5a4914eSMaksim Kozlov } 466e5a4914eSMaksim Kozlov } else { 467e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 468e5a4914eSMaksim Kozlov res = s->reg[I_(URXH)]; 469e5a4914eSMaksim Kozlov } 470e5a4914eSMaksim Kozlov return res; 471e5a4914eSMaksim Kozlov case UTXH: 472e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Trying to read from WO register: %s [%04x]\n", 473e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset); 474e5a4914eSMaksim Kozlov break; 475e5a4914eSMaksim Kozlov default: 476e5a4914eSMaksim Kozlov return s->reg[I_(offset)]; 477e5a4914eSMaksim Kozlov } 478e5a4914eSMaksim Kozlov 479e5a4914eSMaksim Kozlov return 0; 480e5a4914eSMaksim Kozlov } 481e5a4914eSMaksim Kozlov 482e5a4914eSMaksim Kozlov static const MemoryRegionOps exynos4210_uart_ops = { 483e5a4914eSMaksim Kozlov .read = exynos4210_uart_read, 484e5a4914eSMaksim Kozlov .write = exynos4210_uart_write, 485e5a4914eSMaksim Kozlov .endianness = DEVICE_NATIVE_ENDIAN, 486e5a4914eSMaksim Kozlov .valid = { 487e5a4914eSMaksim Kozlov .max_access_size = 4, 488e5a4914eSMaksim Kozlov .unaligned = false 489e5a4914eSMaksim Kozlov }, 490e5a4914eSMaksim Kozlov }; 491e5a4914eSMaksim Kozlov 492e5a4914eSMaksim Kozlov static int exynos4210_uart_can_receive(void *opaque) 493e5a4914eSMaksim Kozlov { 494e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 495e5a4914eSMaksim Kozlov 496e5a4914eSMaksim Kozlov return fifo_empty_elements_number(&s->rx); 497e5a4914eSMaksim Kozlov } 498e5a4914eSMaksim Kozlov 499e5a4914eSMaksim Kozlov 500e5a4914eSMaksim Kozlov static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size) 501e5a4914eSMaksim Kozlov { 502e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 503e5a4914eSMaksim Kozlov int i; 504e5a4914eSMaksim Kozlov 505e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 506e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) < size) { 507e5a4914eSMaksim Kozlov for (i = 0; i < fifo_empty_elements_number(&s->rx); i++) { 508e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]); 509e5a4914eSMaksim Kozlov } 510e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 511e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 512e5a4914eSMaksim Kozlov } else { 513e5a4914eSMaksim Kozlov for (i = 0; i < size; i++) { 514e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]); 515e5a4914eSMaksim Kozlov } 516e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 517e5a4914eSMaksim Kozlov } 518e5a4914eSMaksim Kozlov /* XXX: Around here we maybe should check Rx trigger level */ 519e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_RXD; 520e5a4914eSMaksim Kozlov } else { 521e5a4914eSMaksim Kozlov s->reg[I_(URXH)] = buf[0]; 522e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_RXD; 523e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 524e5a4914eSMaksim Kozlov } 525e5a4914eSMaksim Kozlov 526e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 527e5a4914eSMaksim Kozlov } 528e5a4914eSMaksim Kozlov 529e5a4914eSMaksim Kozlov 530e5a4914eSMaksim Kozlov static void exynos4210_uart_event(void *opaque, int event) 531e5a4914eSMaksim Kozlov { 532e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 533e5a4914eSMaksim Kozlov 534e5a4914eSMaksim Kozlov if (event == CHR_EVENT_BREAK) { 535e5a4914eSMaksim Kozlov /* When the RxDn is held in logic 0, then a null byte is pushed into the 536e5a4914eSMaksim Kozlov * fifo */ 537e5a4914eSMaksim Kozlov fifo_store(&s->rx, '\0'); 538e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] |= UERSTAT_BREAK; 539e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 540e5a4914eSMaksim Kozlov } 541e5a4914eSMaksim Kozlov } 542e5a4914eSMaksim Kozlov 543e5a4914eSMaksim Kozlov 544e5a4914eSMaksim Kozlov static void exynos4210_uart_reset(DeviceState *dev) 545e5a4914eSMaksim Kozlov { 54661149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 547e5a4914eSMaksim Kozlov int i; 548e5a4914eSMaksim Kozlov 549c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 550e5a4914eSMaksim Kozlov s->reg[I_(exynos4210_uart_regs[i].offset)] = 551e5a4914eSMaksim Kozlov exynos4210_uart_regs[i].reset_value; 552e5a4914eSMaksim Kozlov } 553e5a4914eSMaksim Kozlov 554e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 555e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 556e5a4914eSMaksim Kozlov 557e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Rx FIFO size: %d\n", s->channel, s->rx.size); 558e5a4914eSMaksim Kozlov } 559e5a4914eSMaksim Kozlov 560e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart_fifo = { 561e5a4914eSMaksim Kozlov .name = "exynos4210.uart.fifo", 562e5a4914eSMaksim Kozlov .version_id = 1, 563e5a4914eSMaksim Kozlov .minimum_version_id = 1, 564e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 565e5a4914eSMaksim Kozlov VMSTATE_UINT32(sp, Exynos4210UartFIFO), 566e5a4914eSMaksim Kozlov VMSTATE_UINT32(rp, Exynos4210UartFIFO), 56759046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size), 568e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 569e5a4914eSMaksim Kozlov } 570e5a4914eSMaksim Kozlov }; 571e5a4914eSMaksim Kozlov 572e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart = { 573e5a4914eSMaksim Kozlov .name = "exynos4210.uart", 574e5a4914eSMaksim Kozlov .version_id = 1, 575e5a4914eSMaksim Kozlov .minimum_version_id = 1, 576e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 577e5a4914eSMaksim Kozlov VMSTATE_STRUCT(rx, Exynos4210UartState, 1, 578e5a4914eSMaksim Kozlov vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO), 579e5a4914eSMaksim Kozlov VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState, 580e5a4914eSMaksim Kozlov EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)), 581e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 582e5a4914eSMaksim Kozlov } 583e5a4914eSMaksim Kozlov }; 584e5a4914eSMaksim Kozlov 585a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr, 586e5a4914eSMaksim Kozlov int fifo_size, 587e5a4914eSMaksim Kozlov int channel, 5880ec7b3e7SMarc-André Lureau Chardev *chr, 589e5a4914eSMaksim Kozlov qemu_irq irq) 590e5a4914eSMaksim Kozlov { 591e5a4914eSMaksim Kozlov DeviceState *dev; 592e5a4914eSMaksim Kozlov SysBusDevice *bus; 593e5a4914eSMaksim Kozlov 59461149ff6SAndreas Färber dev = qdev_create(NULL, TYPE_EXYNOS4210_UART); 595e5a4914eSMaksim Kozlov 596e5a4914eSMaksim Kozlov qdev_prop_set_chr(dev, "chardev", chr); 597e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "channel", channel); 598e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "rx-size", fifo_size); 599e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "tx-size", fifo_size); 600e5a4914eSMaksim Kozlov 6011356b98dSAndreas Färber bus = SYS_BUS_DEVICE(dev); 602e5a4914eSMaksim Kozlov qdev_init_nofail(dev); 603a8170e5eSAvi Kivity if (addr != (hwaddr)-1) { 604e5a4914eSMaksim Kozlov sysbus_mmio_map(bus, 0, addr); 605e5a4914eSMaksim Kozlov } 606e5a4914eSMaksim Kozlov sysbus_connect_irq(bus, 0, irq); 607e5a4914eSMaksim Kozlov 608e5a4914eSMaksim Kozlov return dev; 609e5a4914eSMaksim Kozlov } 610e5a4914eSMaksim Kozlov 6115b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj) 612e5a4914eSMaksim Kozlov { 6135b982482Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 61461149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 615e5a4914eSMaksim Kozlov 616e5a4914eSMaksim Kozlov /* memory mapping */ 6175b982482Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s, 618300b1fc6SPaolo Bonzini "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE); 619e5a4914eSMaksim Kozlov sysbus_init_mmio(dev, &s->iomem); 620e5a4914eSMaksim Kozlov 621e5a4914eSMaksim Kozlov sysbus_init_irq(dev, &s->irq); 6225b982482Sxiaoqiang zhao } 6235b982482Sxiaoqiang zhao 6245b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp) 6255b982482Sxiaoqiang zhao { 6265b982482Sxiaoqiang zhao Exynos4210UartState *s = EXYNOS4210_UART(dev); 627e5a4914eSMaksim Kozlov 6285345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive, 6295345fdb4SMarc-André Lureau exynos4210_uart_receive, exynos4210_uart_event, 63081517ba3SAnton Nefedov NULL, s, NULL, true); 631e5a4914eSMaksim Kozlov } 632e5a4914eSMaksim Kozlov 633e5a4914eSMaksim Kozlov static Property exynos4210_uart_properties[] = { 634e5a4914eSMaksim Kozlov DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr), 635e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0), 636e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16), 637e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16), 638e5a4914eSMaksim Kozlov DEFINE_PROP_END_OF_LIST(), 639e5a4914eSMaksim Kozlov }; 640e5a4914eSMaksim Kozlov 641e5a4914eSMaksim Kozlov static void exynos4210_uart_class_init(ObjectClass *klass, void *data) 642e5a4914eSMaksim Kozlov { 643e5a4914eSMaksim Kozlov DeviceClass *dc = DEVICE_CLASS(klass); 644e5a4914eSMaksim Kozlov 6455b982482Sxiaoqiang zhao dc->realize = exynos4210_uart_realize; 646e5a4914eSMaksim Kozlov dc->reset = exynos4210_uart_reset; 647e5a4914eSMaksim Kozlov dc->props = exynos4210_uart_properties; 648e5a4914eSMaksim Kozlov dc->vmsd = &vmstate_exynos4210_uart; 649e5a4914eSMaksim Kozlov } 650e5a4914eSMaksim Kozlov 6518c43a6f0SAndreas Färber static const TypeInfo exynos4210_uart_info = { 65261149ff6SAndreas Färber .name = TYPE_EXYNOS4210_UART, 653e5a4914eSMaksim Kozlov .parent = TYPE_SYS_BUS_DEVICE, 654e5a4914eSMaksim Kozlov .instance_size = sizeof(Exynos4210UartState), 6555b982482Sxiaoqiang zhao .instance_init = exynos4210_uart_init, 656e5a4914eSMaksim Kozlov .class_init = exynos4210_uart_class_init, 657e5a4914eSMaksim Kozlov }; 658e5a4914eSMaksim Kozlov 659e5a4914eSMaksim Kozlov static void exynos4210_uart_register(void) 660e5a4914eSMaksim Kozlov { 661e5a4914eSMaksim Kozlov type_register_static(&exynos4210_uart_info); 662e5a4914eSMaksim Kozlov } 663e5a4914eSMaksim Kozlov 664e5a4914eSMaksim Kozlov type_init(exynos4210_uart_register) 665