1e5a4914eSMaksim Kozlov /* 2e5a4914eSMaksim Kozlov * Exynos4210 UART Emulation 3e5a4914eSMaksim Kozlov * 4e5a4914eSMaksim Kozlov * Copyright (C) 2011 Samsung Electronics Co Ltd. 5e5a4914eSMaksim Kozlov * Maksim Kozlov, <m.kozlov@samsung.com> 6e5a4914eSMaksim Kozlov * 7e5a4914eSMaksim Kozlov * This program is free software; you can redistribute it and/or modify it 8e5a4914eSMaksim Kozlov * under the terms of the GNU General Public License as published by the 9e5a4914eSMaksim Kozlov * Free Software Foundation; either version 2 of the License, or 10e5a4914eSMaksim Kozlov * (at your option) any later version. 11e5a4914eSMaksim Kozlov * 12e5a4914eSMaksim Kozlov * This program is distributed in the hope that it will be useful, but WITHOUT 13e5a4914eSMaksim Kozlov * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14e5a4914eSMaksim Kozlov * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15e5a4914eSMaksim Kozlov * for more details. 16e5a4914eSMaksim Kozlov * 17e5a4914eSMaksim Kozlov * You should have received a copy of the GNU General Public License along 18e5a4914eSMaksim Kozlov * with this program; if not, see <http://www.gnu.org/licenses/>. 19e5a4914eSMaksim Kozlov * 20e5a4914eSMaksim Kozlov */ 21e5a4914eSMaksim Kozlov 228ef94f0bSPeter Maydell #include "qemu/osdep.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24d6454270SMarkus Armbruster #include "migration/vmstate.h" 25c525436eSMarkus Armbruster #include "qemu/error-report.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 273a5d3a6fSGuenter Roeck #include "qemu/timer.h" 284d43a603SMarc-André Lureau #include "chardev/char-fe.h" 297566c6efSMarc-André Lureau #include "chardev/char-serial.h" 30e5a4914eSMaksim Kozlov 310d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h" 3264552b6bSMarkus Armbruster #include "hw/irq.h" 33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 34e5a4914eSMaksim Kozlov 356804d230SGuenter Roeck #include "trace.h" 36e5a4914eSMaksim Kozlov 37e5a4914eSMaksim Kozlov /* 38e5a4914eSMaksim Kozlov * Offsets for UART registers relative to SFR base address 39e5a4914eSMaksim Kozlov * for UARTn 40e5a4914eSMaksim Kozlov * 41e5a4914eSMaksim Kozlov */ 42e5a4914eSMaksim Kozlov #define ULCON 0x0000 /* Line Control */ 43e5a4914eSMaksim Kozlov #define UCON 0x0004 /* Control */ 44e5a4914eSMaksim Kozlov #define UFCON 0x0008 /* FIFO Control */ 45e5a4914eSMaksim Kozlov #define UMCON 0x000C /* Modem Control */ 46e5a4914eSMaksim Kozlov #define UTRSTAT 0x0010 /* Tx/Rx Status */ 47e5a4914eSMaksim Kozlov #define UERSTAT 0x0014 /* UART Error Status */ 48e5a4914eSMaksim Kozlov #define UFSTAT 0x0018 /* FIFO Status */ 49e5a4914eSMaksim Kozlov #define UMSTAT 0x001C /* Modem Status */ 50e5a4914eSMaksim Kozlov #define UTXH 0x0020 /* Transmit Buffer */ 51e5a4914eSMaksim Kozlov #define URXH 0x0024 /* Receive Buffer */ 52e5a4914eSMaksim Kozlov #define UBRDIV 0x0028 /* Baud Rate Divisor */ 53e5a4914eSMaksim Kozlov #define UFRACVAL 0x002C /* Divisor Fractional Value */ 54e5a4914eSMaksim Kozlov #define UINTP 0x0030 /* Interrupt Pending */ 55e5a4914eSMaksim Kozlov #define UINTSP 0x0034 /* Interrupt Source Pending */ 56e5a4914eSMaksim Kozlov #define UINTM 0x0038 /* Interrupt Mask */ 57e5a4914eSMaksim Kozlov 58e5a4914eSMaksim Kozlov /* 59e5a4914eSMaksim Kozlov * for indexing register in the uint32_t array 60e5a4914eSMaksim Kozlov * 61e5a4914eSMaksim Kozlov * 'reg' - register offset (see offsets definitions above) 62e5a4914eSMaksim Kozlov * 63e5a4914eSMaksim Kozlov */ 64e5a4914eSMaksim Kozlov #define I_(reg) (reg / sizeof(uint32_t)) 65e5a4914eSMaksim Kozlov 66e5a4914eSMaksim Kozlov typedef struct Exynos4210UartReg { 67e5a4914eSMaksim Kozlov const char *name; /* the only reason is the debug output */ 68a8170e5eSAvi Kivity hwaddr offset; 69e5a4914eSMaksim Kozlov uint32_t reset_value; 70e5a4914eSMaksim Kozlov } Exynos4210UartReg; 71e5a4914eSMaksim Kozlov 7275c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = { 73e5a4914eSMaksim Kozlov {"ULCON", ULCON, 0x00000000}, 74e5a4914eSMaksim Kozlov {"UCON", UCON, 0x00003000}, 75e5a4914eSMaksim Kozlov {"UFCON", UFCON, 0x00000000}, 76e5a4914eSMaksim Kozlov {"UMCON", UMCON, 0x00000000}, 77e5a4914eSMaksim Kozlov {"UTRSTAT", UTRSTAT, 0x00000006}, /* RO */ 78e5a4914eSMaksim Kozlov {"UERSTAT", UERSTAT, 0x00000000}, /* RO */ 79e5a4914eSMaksim Kozlov {"UFSTAT", UFSTAT, 0x00000000}, /* RO */ 80e5a4914eSMaksim Kozlov {"UMSTAT", UMSTAT, 0x00000000}, /* RO */ 81e5a4914eSMaksim Kozlov {"UTXH", UTXH, 0x5c5c5c5c}, /* WO, undefined reset value*/ 82e5a4914eSMaksim Kozlov {"URXH", URXH, 0x00000000}, /* RO */ 83e5a4914eSMaksim Kozlov {"UBRDIV", UBRDIV, 0x00000000}, 84e5a4914eSMaksim Kozlov {"UFRACVAL", UFRACVAL, 0x00000000}, 85e5a4914eSMaksim Kozlov {"UINTP", UINTP, 0x00000000}, 86e5a4914eSMaksim Kozlov {"UINTSP", UINTSP, 0x00000000}, 87e5a4914eSMaksim Kozlov {"UINTM", UINTM, 0x00000000}, 88e5a4914eSMaksim Kozlov }; 89e5a4914eSMaksim Kozlov 90e5a4914eSMaksim Kozlov #define EXYNOS4210_UART_REGS_MEM_SIZE 0x3C 91e5a4914eSMaksim Kozlov 92e5a4914eSMaksim Kozlov /* UART FIFO Control */ 93e5a4914eSMaksim Kozlov #define UFCON_FIFO_ENABLE 0x1 94e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_RESET 0x2 95e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_RESET 0x4 96e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT 8 97e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT) 98e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT 4 99e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) 100e5a4914eSMaksim Kozlov 101e5a4914eSMaksim Kozlov /* Uart FIFO Status */ 102e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_COUNT 0xff 103e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_FULL 0x100 104e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_ERROR 0x200 105e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT_SHIFT 16 106e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT) 107e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL_SHIFT 24 108e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL (1 << UFSTAT_Tx_FIFO_FULL_SHIFT) 109e5a4914eSMaksim Kozlov 110e5a4914eSMaksim Kozlov /* UART Interrupt Source Pending */ 111e5a4914eSMaksim Kozlov #define UINTSP_RXD 0x1 /* Receive interrupt */ 112e5a4914eSMaksim Kozlov #define UINTSP_ERROR 0x2 /* Error interrupt */ 113e5a4914eSMaksim Kozlov #define UINTSP_TXD 0x4 /* Transmit interrupt */ 114e5a4914eSMaksim Kozlov #define UINTSP_MODEM 0x8 /* Modem interrupt */ 115e5a4914eSMaksim Kozlov 116e5a4914eSMaksim Kozlov /* UART Line Control */ 117e5a4914eSMaksim Kozlov #define ULCON_IR_MODE_SHIFT 6 118e5a4914eSMaksim Kozlov #define ULCON_PARITY_SHIFT 3 119e5a4914eSMaksim Kozlov #define ULCON_STOP_BIT_SHIFT 1 120e5a4914eSMaksim Kozlov 121e5a4914eSMaksim Kozlov /* UART Tx/Rx Status */ 1223a5d3a6fSGuenter Roeck #define UTRSTAT_Rx_TIMEOUT 0x8 123e5a4914eSMaksim Kozlov #define UTRSTAT_TRANSMITTER_EMPTY 0x4 124e5a4914eSMaksim Kozlov #define UTRSTAT_Tx_BUFFER_EMPTY 0x2 125e5a4914eSMaksim Kozlov #define UTRSTAT_Rx_BUFFER_DATA_READY 0x1 126e5a4914eSMaksim Kozlov 127e5a4914eSMaksim Kozlov /* UART Error Status */ 128e5a4914eSMaksim Kozlov #define UERSTAT_OVERRUN 0x1 129e5a4914eSMaksim Kozlov #define UERSTAT_PARITY 0x2 130e5a4914eSMaksim Kozlov #define UERSTAT_FRAME 0x4 131e5a4914eSMaksim Kozlov #define UERSTAT_BREAK 0x8 132e5a4914eSMaksim Kozlov 133e5a4914eSMaksim Kozlov typedef struct { 134e5a4914eSMaksim Kozlov uint8_t *data; 135e5a4914eSMaksim Kozlov uint32_t sp, rp; /* store and retrieve pointers */ 136e5a4914eSMaksim Kozlov uint32_t size; 137e5a4914eSMaksim Kozlov } Exynos4210UartFIFO; 138e5a4914eSMaksim Kozlov 13961149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart" 14061149ff6SAndreas Färber #define EXYNOS4210_UART(obj) \ 14161149ff6SAndreas Färber OBJECT_CHECK(Exynos4210UartState, (obj), TYPE_EXYNOS4210_UART) 14261149ff6SAndreas Färber 14361149ff6SAndreas Färber typedef struct Exynos4210UartState { 14461149ff6SAndreas Färber SysBusDevice parent_obj; 14561149ff6SAndreas Färber 146e5a4914eSMaksim Kozlov MemoryRegion iomem; 147e5a4914eSMaksim Kozlov 148e5a4914eSMaksim Kozlov uint32_t reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)]; 149e5a4914eSMaksim Kozlov Exynos4210UartFIFO rx; 150e5a4914eSMaksim Kozlov Exynos4210UartFIFO tx; 151e5a4914eSMaksim Kozlov 1523a5d3a6fSGuenter Roeck QEMUTimer *fifo_timeout_timer; 1533a5d3a6fSGuenter Roeck uint64_t wordtime; /* word time in ns */ 1543a5d3a6fSGuenter Roeck 155becdfa00SMarc-André Lureau CharBackend chr; 156e5a4914eSMaksim Kozlov qemu_irq irq; 157*3c77412bSGuenter Roeck qemu_irq dmairq; 158e5a4914eSMaksim Kozlov 159e5a4914eSMaksim Kozlov uint32_t channel; 160e5a4914eSMaksim Kozlov 161e5a4914eSMaksim Kozlov } Exynos4210UartState; 162e5a4914eSMaksim Kozlov 163e5a4914eSMaksim Kozlov 1646804d230SGuenter Roeck /* Used only for tracing */ 165a8170e5eSAvi Kivity static const char *exynos4210_uart_regname(hwaddr offset) 166e5a4914eSMaksim Kozlov { 167e5a4914eSMaksim Kozlov 168e5a4914eSMaksim Kozlov int i; 169e5a4914eSMaksim Kozlov 170c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 171e5a4914eSMaksim Kozlov if (offset == exynos4210_uart_regs[i].offset) { 172e5a4914eSMaksim Kozlov return exynos4210_uart_regs[i].name; 173e5a4914eSMaksim Kozlov } 174e5a4914eSMaksim Kozlov } 175e5a4914eSMaksim Kozlov 176e5a4914eSMaksim Kozlov return NULL; 177e5a4914eSMaksim Kozlov } 178e5a4914eSMaksim Kozlov 179e5a4914eSMaksim Kozlov 180e5a4914eSMaksim Kozlov static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch) 181e5a4914eSMaksim Kozlov { 182e5a4914eSMaksim Kozlov q->data[q->sp] = ch; 183e5a4914eSMaksim Kozlov q->sp = (q->sp + 1) % q->size; 184e5a4914eSMaksim Kozlov } 185e5a4914eSMaksim Kozlov 186e5a4914eSMaksim Kozlov static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) 187e5a4914eSMaksim Kozlov { 188e5a4914eSMaksim Kozlov uint8_t ret = q->data[q->rp]; 189e5a4914eSMaksim Kozlov q->rp = (q->rp + 1) % q->size; 190e5a4914eSMaksim Kozlov return ret; 191e5a4914eSMaksim Kozlov } 192e5a4914eSMaksim Kozlov 19375c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q) 194e5a4914eSMaksim Kozlov { 195e5a4914eSMaksim Kozlov if (q->sp < q->rp) { 196e5a4914eSMaksim Kozlov return q->size - q->rp + q->sp; 197e5a4914eSMaksim Kozlov } 198e5a4914eSMaksim Kozlov 199e5a4914eSMaksim Kozlov return q->sp - q->rp; 200e5a4914eSMaksim Kozlov } 201e5a4914eSMaksim Kozlov 20275c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) 203e5a4914eSMaksim Kozlov { 204e5a4914eSMaksim Kozlov return q->size - fifo_elements_number(q); 205e5a4914eSMaksim Kozlov } 206e5a4914eSMaksim Kozlov 207e5a4914eSMaksim Kozlov static void fifo_reset(Exynos4210UartFIFO *q) 208e5a4914eSMaksim Kozlov { 209e5a4914eSMaksim Kozlov g_free(q->data); 210e5a4914eSMaksim Kozlov q->data = NULL; 211e5a4914eSMaksim Kozlov 212e5a4914eSMaksim Kozlov q->data = (uint8_t *)g_malloc0(q->size); 213e5a4914eSMaksim Kozlov 214e5a4914eSMaksim Kozlov q->sp = 0; 215e5a4914eSMaksim Kozlov q->rp = 0; 216e5a4914eSMaksim Kozlov } 217e5a4914eSMaksim Kozlov 2183a5d3a6fSGuenter Roeck static uint32_t exynos4210_uart_FIFO_trigger_level(uint32_t channel, 2193a5d3a6fSGuenter Roeck uint32_t reg) 220e5a4914eSMaksim Kozlov { 2213a5d3a6fSGuenter Roeck uint32_t level; 222e5a4914eSMaksim Kozlov 2233a5d3a6fSGuenter Roeck switch (channel) { 224e5a4914eSMaksim Kozlov case 0: 225e5a4914eSMaksim Kozlov level = reg * 32; 226e5a4914eSMaksim Kozlov break; 227e5a4914eSMaksim Kozlov case 1: 228e5a4914eSMaksim Kozlov case 4: 229e5a4914eSMaksim Kozlov level = reg * 8; 230e5a4914eSMaksim Kozlov break; 231e5a4914eSMaksim Kozlov case 2: 232e5a4914eSMaksim Kozlov case 3: 233e5a4914eSMaksim Kozlov level = reg * 2; 234e5a4914eSMaksim Kozlov break; 235e5a4914eSMaksim Kozlov default: 236e5a4914eSMaksim Kozlov level = 0; 2373a5d3a6fSGuenter Roeck trace_exynos_uart_channel_error(channel); 2383a5d3a6fSGuenter Roeck break; 2393a5d3a6fSGuenter Roeck } 2403a5d3a6fSGuenter Roeck return level; 241e5a4914eSMaksim Kozlov } 242e5a4914eSMaksim Kozlov 2433a5d3a6fSGuenter Roeck static uint32_t 2443a5d3a6fSGuenter Roeck exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) 2453a5d3a6fSGuenter Roeck { 2463a5d3a6fSGuenter Roeck uint32_t reg; 2473a5d3a6fSGuenter Roeck 2483a5d3a6fSGuenter Roeck reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >> 2493a5d3a6fSGuenter Roeck UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT; 2503a5d3a6fSGuenter Roeck 2513a5d3a6fSGuenter Roeck return exynos4210_uart_FIFO_trigger_level(s->channel, reg); 2523a5d3a6fSGuenter Roeck } 2533a5d3a6fSGuenter Roeck 2543a5d3a6fSGuenter Roeck static uint32_t 2553a5d3a6fSGuenter Roeck exynos4210_uart_Rx_FIFO_trigger_level(const Exynos4210UartState *s) 2563a5d3a6fSGuenter Roeck { 2573a5d3a6fSGuenter Roeck uint32_t reg; 2583a5d3a6fSGuenter Roeck 2593a5d3a6fSGuenter Roeck reg = ((s->reg[I_(UFCON)] & UFCON_Rx_FIFO_TRIGGER_LEVEL) >> 2603a5d3a6fSGuenter Roeck UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) + 1; 2613a5d3a6fSGuenter Roeck 2623a5d3a6fSGuenter Roeck return exynos4210_uart_FIFO_trigger_level(s->channel, reg); 263e5a4914eSMaksim Kozlov } 264e5a4914eSMaksim Kozlov 265*3c77412bSGuenter Roeck /* 266*3c77412bSGuenter Roeck * Update Rx DMA busy signal if Rx DMA is enabled. For simplicity, 267*3c77412bSGuenter Roeck * mark DMA as busy if DMA is enabled and the receive buffer is empty. 268*3c77412bSGuenter Roeck */ 269*3c77412bSGuenter Roeck static void exynos4210_uart_update_dmabusy(Exynos4210UartState *s) 270*3c77412bSGuenter Roeck { 271*3c77412bSGuenter Roeck bool rx_dma_enabled = (s->reg[I_(UCON)] & 0x03) == 0x02; 272*3c77412bSGuenter Roeck uint32_t count = fifo_elements_number(&s->rx); 273*3c77412bSGuenter Roeck 274*3c77412bSGuenter Roeck if (rx_dma_enabled && !count) { 275*3c77412bSGuenter Roeck qemu_irq_raise(s->dmairq); 276*3c77412bSGuenter Roeck trace_exynos_uart_dmabusy(s->channel); 277*3c77412bSGuenter Roeck } else { 278*3c77412bSGuenter Roeck qemu_irq_lower(s->dmairq); 279*3c77412bSGuenter Roeck trace_exynos_uart_dmaready(s->channel); 280*3c77412bSGuenter Roeck } 281*3c77412bSGuenter Roeck } 282*3c77412bSGuenter Roeck 283e5a4914eSMaksim Kozlov static void exynos4210_uart_update_irq(Exynos4210UartState *s) 284e5a4914eSMaksim Kozlov { 285e5a4914eSMaksim Kozlov /* 286e5a4914eSMaksim Kozlov * The Tx interrupt is always requested if the number of data in the 287e5a4914eSMaksim Kozlov * transmit FIFO is smaller than the trigger level. 288e5a4914eSMaksim Kozlov */ 289b85f62d7SDaniel P. Berrange if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 290b85f62d7SDaniel P. Berrange uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >> 291e5a4914eSMaksim Kozlov UFSTAT_Tx_FIFO_COUNT_SHIFT; 292e5a4914eSMaksim Kozlov 293e5a4914eSMaksim Kozlov if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) { 294e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 295e5a4914eSMaksim Kozlov } 2963a5d3a6fSGuenter Roeck 2973a5d3a6fSGuenter Roeck /* 2983a5d3a6fSGuenter Roeck * Rx interrupt if trigger level is reached or if rx timeout 2993a5d3a6fSGuenter Roeck * interrupt is disabled and there is data in the receive buffer 3003a5d3a6fSGuenter Roeck */ 3013a5d3a6fSGuenter Roeck count = fifo_elements_number(&s->rx); 3023a5d3a6fSGuenter Roeck if ((count && !(s->reg[I_(UCON)] & 0x80)) || 3033a5d3a6fSGuenter Roeck count >= exynos4210_uart_Rx_FIFO_trigger_level(s)) { 304*3c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s); 3053a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD; 3063a5d3a6fSGuenter Roeck timer_del(s->fifo_timeout_timer); 3073a5d3a6fSGuenter Roeck } 3083a5d3a6fSGuenter Roeck } else if (s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY) { 309*3c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s); 3103a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD; 311e5a4914eSMaksim Kozlov } 312e5a4914eSMaksim Kozlov 313e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)]; 314e5a4914eSMaksim Kozlov 315e5a4914eSMaksim Kozlov if (s->reg[I_(UINTP)]) { 316e5a4914eSMaksim Kozlov qemu_irq_raise(s->irq); 3176804d230SGuenter Roeck trace_exynos_uart_irq_raised(s->channel, s->reg[I_(UINTP)]); 318e5a4914eSMaksim Kozlov } else { 319e5a4914eSMaksim Kozlov qemu_irq_lower(s->irq); 3206804d230SGuenter Roeck trace_exynos_uart_irq_lowered(s->channel); 321e5a4914eSMaksim Kozlov } 322e5a4914eSMaksim Kozlov } 323e5a4914eSMaksim Kozlov 3243a5d3a6fSGuenter Roeck static void exynos4210_uart_timeout_int(void *opaque) 3253a5d3a6fSGuenter Roeck { 3263a5d3a6fSGuenter Roeck Exynos4210UartState *s = opaque; 3273a5d3a6fSGuenter Roeck 3283a5d3a6fSGuenter Roeck trace_exynos_uart_rx_timeout(s->channel, s->reg[I_(UTRSTAT)], 3293a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)]); 3303a5d3a6fSGuenter Roeck 3313a5d3a6fSGuenter Roeck if ((s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY) || 3323a5d3a6fSGuenter Roeck (s->reg[I_(UCON)] & (1 << 11))) { 3333a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD; 3343a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_TIMEOUT; 335*3c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s); 3363a5d3a6fSGuenter Roeck exynos4210_uart_update_irq(s); 3373a5d3a6fSGuenter Roeck } 3383a5d3a6fSGuenter Roeck } 3393a5d3a6fSGuenter Roeck 340e5a4914eSMaksim Kozlov static void exynos4210_uart_update_parameters(Exynos4210UartState *s) 341e5a4914eSMaksim Kozlov { 342e62694a0SPeter Maydell int speed, parity, data_bits, stop_bits; 343e5a4914eSMaksim Kozlov QEMUSerialSetParams ssp; 344e5a4914eSMaksim Kozlov uint64_t uclk_rate; 345e5a4914eSMaksim Kozlov 346e5a4914eSMaksim Kozlov if (s->reg[I_(UBRDIV)] == 0) { 347e5a4914eSMaksim Kozlov return; 348e5a4914eSMaksim Kozlov } 349e5a4914eSMaksim Kozlov 350e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x20) { 351e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x28) { 352e5a4914eSMaksim Kozlov parity = 'E'; 353e5a4914eSMaksim Kozlov } else { 354e5a4914eSMaksim Kozlov parity = 'O'; 355e5a4914eSMaksim Kozlov } 356e5a4914eSMaksim Kozlov } else { 357e5a4914eSMaksim Kozlov parity = 'N'; 358e5a4914eSMaksim Kozlov } 359e5a4914eSMaksim Kozlov 360e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x4) { 361e5a4914eSMaksim Kozlov stop_bits = 2; 362e5a4914eSMaksim Kozlov } else { 363e5a4914eSMaksim Kozlov stop_bits = 1; 364e5a4914eSMaksim Kozlov } 365e5a4914eSMaksim Kozlov 366e5a4914eSMaksim Kozlov data_bits = (s->reg[I_(ULCON)] & 0x3) + 5; 367e5a4914eSMaksim Kozlov 368e5a4914eSMaksim Kozlov uclk_rate = 24000000; 369e5a4914eSMaksim Kozlov 370e5a4914eSMaksim Kozlov speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) + 371e5a4914eSMaksim Kozlov (s->reg[I_(UFRACVAL)] & 0x7) + 16); 372e5a4914eSMaksim Kozlov 373e5a4914eSMaksim Kozlov ssp.speed = speed; 374e5a4914eSMaksim Kozlov ssp.parity = parity; 375e5a4914eSMaksim Kozlov ssp.data_bits = data_bits; 376e5a4914eSMaksim Kozlov ssp.stop_bits = stop_bits; 377e5a4914eSMaksim Kozlov 3783a5d3a6fSGuenter Roeck s->wordtime = NANOSECONDS_PER_SECOND * (data_bits + stop_bits + 1) / speed; 3793a5d3a6fSGuenter Roeck 3805345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); 381e5a4914eSMaksim Kozlov 3826804d230SGuenter Roeck trace_exynos_uart_update_params( 3833a5d3a6fSGuenter Roeck s->channel, speed, parity, data_bits, stop_bits, s->wordtime); 3843a5d3a6fSGuenter Roeck } 3853a5d3a6fSGuenter Roeck 3863a5d3a6fSGuenter Roeck static void exynos4210_uart_rx_timeout_set(Exynos4210UartState *s) 3873a5d3a6fSGuenter Roeck { 3883a5d3a6fSGuenter Roeck if (s->reg[I_(UCON)] & 0x80) { 3893a5d3a6fSGuenter Roeck uint32_t timeout = ((s->reg[I_(UCON)] >> 12) & 0x0f) * s->wordtime; 3903a5d3a6fSGuenter Roeck 3913a5d3a6fSGuenter Roeck timer_mod(s->fifo_timeout_timer, 3923a5d3a6fSGuenter Roeck qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + timeout); 3933a5d3a6fSGuenter Roeck } else { 3943a5d3a6fSGuenter Roeck timer_del(s->fifo_timeout_timer); 3953a5d3a6fSGuenter Roeck } 396e5a4914eSMaksim Kozlov } 397e5a4914eSMaksim Kozlov 398a8170e5eSAvi Kivity static void exynos4210_uart_write(void *opaque, hwaddr offset, 399e5a4914eSMaksim Kozlov uint64_t val, unsigned size) 400e5a4914eSMaksim Kozlov { 401e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 402e5a4914eSMaksim Kozlov uint8_t ch; 403e5a4914eSMaksim Kozlov 4046804d230SGuenter Roeck trace_exynos_uart_write(s->channel, offset, 4056804d230SGuenter Roeck exynos4210_uart_regname(offset), val); 406e5a4914eSMaksim Kozlov 407e5a4914eSMaksim Kozlov switch (offset) { 408e5a4914eSMaksim Kozlov case ULCON: 409e5a4914eSMaksim Kozlov case UBRDIV: 410e5a4914eSMaksim Kozlov case UFRACVAL: 411e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 412e5a4914eSMaksim Kozlov exynos4210_uart_update_parameters(s); 413e5a4914eSMaksim Kozlov break; 414e5a4914eSMaksim Kozlov case UFCON: 415e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] = val; 416e5a4914eSMaksim Kozlov if (val & UFCON_Rx_FIFO_RESET) { 417e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 418e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET; 4196804d230SGuenter Roeck trace_exynos_uart_rx_fifo_reset(s->channel); 420e5a4914eSMaksim Kozlov } 421e5a4914eSMaksim Kozlov if (val & UFCON_Tx_FIFO_RESET) { 422e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 423e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET; 4246804d230SGuenter Roeck trace_exynos_uart_tx_fifo_reset(s->channel); 425e5a4914eSMaksim Kozlov } 426e5a4914eSMaksim Kozlov break; 427e5a4914eSMaksim Kozlov 428e5a4914eSMaksim Kozlov case UTXH: 42930650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 430e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY | 431e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY); 432e5a4914eSMaksim Kozlov ch = (uint8_t)val; 4336ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 4346ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 4355345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 4366804d230SGuenter Roeck trace_exynos_uart_tx(s->channel, ch); 437e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY | 438e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY; 439e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 440e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 441e5a4914eSMaksim Kozlov } 442e5a4914eSMaksim Kozlov break; 443e5a4914eSMaksim Kozlov 444e5a4914eSMaksim Kozlov case UINTP: 445e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] &= ~val; 446e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 4476804d230SGuenter Roeck trace_exynos_uart_intclr(s->channel, s->reg[I_(UINTP)]); 448e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 449e5a4914eSMaksim Kozlov break; 450e5a4914eSMaksim Kozlov case UTRSTAT: 4513a5d3a6fSGuenter Roeck if (val & UTRSTAT_Rx_TIMEOUT) { 4523a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_TIMEOUT; 4533a5d3a6fSGuenter Roeck } 4543a5d3a6fSGuenter Roeck break; 455e5a4914eSMaksim Kozlov case UERSTAT: 456e5a4914eSMaksim Kozlov case UFSTAT: 457e5a4914eSMaksim Kozlov case UMSTAT: 458e5a4914eSMaksim Kozlov case URXH: 4596804d230SGuenter Roeck trace_exynos_uart_ro_write( 460e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset); 461e5a4914eSMaksim Kozlov break; 462e5a4914eSMaksim Kozlov case UINTSP: 463e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 464e5a4914eSMaksim Kozlov break; 465e5a4914eSMaksim Kozlov case UINTM: 466e5a4914eSMaksim Kozlov s->reg[I_(UINTM)] = val; 467e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 468e5a4914eSMaksim Kozlov break; 469e5a4914eSMaksim Kozlov case UCON: 470e5a4914eSMaksim Kozlov case UMCON: 471e5a4914eSMaksim Kozlov default: 472e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 473e5a4914eSMaksim Kozlov break; 474e5a4914eSMaksim Kozlov } 475e5a4914eSMaksim Kozlov } 4763a5d3a6fSGuenter Roeck 477a8170e5eSAvi Kivity static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset, 478e5a4914eSMaksim Kozlov unsigned size) 479e5a4914eSMaksim Kozlov { 480e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 481e5a4914eSMaksim Kozlov uint32_t res; 482e5a4914eSMaksim Kozlov 483e5a4914eSMaksim Kozlov switch (offset) { 484e5a4914eSMaksim Kozlov case UERSTAT: /* Read Only */ 485e5a4914eSMaksim Kozlov res = s->reg[I_(UERSTAT)]; 486e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] = 0; 4876804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, 4886804d230SGuenter Roeck exynos4210_uart_regname(offset), res); 489e5a4914eSMaksim Kozlov return res; 490e5a4914eSMaksim Kozlov case UFSTAT: /* Read Only */ 491e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff; 492e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) == 0) { 493e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL; 494e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] &= ~0xff; 495e5a4914eSMaksim Kozlov } 4966804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, 4976804d230SGuenter Roeck exynos4210_uart_regname(offset), 4986804d230SGuenter Roeck s->reg[I_(UFSTAT)]); 499e5a4914eSMaksim Kozlov return s->reg[I_(UFSTAT)]; 500e5a4914eSMaksim Kozlov case URXH: 501e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 502e5a4914eSMaksim Kozlov if (fifo_elements_number(&s->rx)) { 503e5a4914eSMaksim Kozlov res = fifo_retrieve(&s->rx); 5046804d230SGuenter Roeck trace_exynos_uart_rx(s->channel, res); 505e5a4914eSMaksim Kozlov if (!fifo_elements_number(&s->rx)) { 506e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 507e5a4914eSMaksim Kozlov } else { 508e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 509e5a4914eSMaksim Kozlov } 510e5a4914eSMaksim Kozlov } else { 5116804d230SGuenter Roeck trace_exynos_uart_rx_error(s->channel); 512e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 513e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 514e5a4914eSMaksim Kozlov res = 0; 515e5a4914eSMaksim Kozlov } 516e5a4914eSMaksim Kozlov } else { 517e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 518e5a4914eSMaksim Kozlov res = s->reg[I_(URXH)]; 519e5a4914eSMaksim Kozlov } 520*3c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s); 5216804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, 5226804d230SGuenter Roeck exynos4210_uart_regname(offset), res); 523e5a4914eSMaksim Kozlov return res; 524e5a4914eSMaksim Kozlov case UTXH: 5256804d230SGuenter Roeck trace_exynos_uart_wo_read(s->channel, exynos4210_uart_regname(offset), 5266804d230SGuenter Roeck offset); 527e5a4914eSMaksim Kozlov break; 528e5a4914eSMaksim Kozlov default: 5296804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, 5306804d230SGuenter Roeck exynos4210_uart_regname(offset), 5316804d230SGuenter Roeck s->reg[I_(offset)]); 532e5a4914eSMaksim Kozlov return s->reg[I_(offset)]; 533e5a4914eSMaksim Kozlov } 534e5a4914eSMaksim Kozlov 5356804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, exynos4210_uart_regname(offset), 5366804d230SGuenter Roeck 0); 537e5a4914eSMaksim Kozlov return 0; 538e5a4914eSMaksim Kozlov } 539e5a4914eSMaksim Kozlov 540e5a4914eSMaksim Kozlov static const MemoryRegionOps exynos4210_uart_ops = { 541e5a4914eSMaksim Kozlov .read = exynos4210_uart_read, 542e5a4914eSMaksim Kozlov .write = exynos4210_uart_write, 543e5a4914eSMaksim Kozlov .endianness = DEVICE_NATIVE_ENDIAN, 544e5a4914eSMaksim Kozlov .valid = { 545e5a4914eSMaksim Kozlov .max_access_size = 4, 546e5a4914eSMaksim Kozlov .unaligned = false 547e5a4914eSMaksim Kozlov }, 548e5a4914eSMaksim Kozlov }; 549e5a4914eSMaksim Kozlov 550e5a4914eSMaksim Kozlov static int exynos4210_uart_can_receive(void *opaque) 551e5a4914eSMaksim Kozlov { 552e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 553e5a4914eSMaksim Kozlov 554e5a4914eSMaksim Kozlov return fifo_empty_elements_number(&s->rx); 555e5a4914eSMaksim Kozlov } 556e5a4914eSMaksim Kozlov 557e5a4914eSMaksim Kozlov static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size) 558e5a4914eSMaksim Kozlov { 559e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 560e5a4914eSMaksim Kozlov int i; 561e5a4914eSMaksim Kozlov 562e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 563e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) < size) { 5643a5d3a6fSGuenter Roeck size = fifo_empty_elements_number(&s->rx); 565e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 5663a5d3a6fSGuenter Roeck } 567e5a4914eSMaksim Kozlov for (i = 0; i < size; i++) { 568e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]); 569e5a4914eSMaksim Kozlov } 5703a5d3a6fSGuenter Roeck exynos4210_uart_rx_timeout_set(s); 571e5a4914eSMaksim Kozlov } else { 572e5a4914eSMaksim Kozlov s->reg[I_(URXH)] = buf[0]; 573e5a4914eSMaksim Kozlov } 5743a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 575e5a4914eSMaksim Kozlov 576e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 577e5a4914eSMaksim Kozlov } 578e5a4914eSMaksim Kozlov 579e5a4914eSMaksim Kozlov 580083b266fSPhilippe Mathieu-Daudé static void exynos4210_uart_event(void *opaque, QEMUChrEvent event) 581e5a4914eSMaksim Kozlov { 582e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 583e5a4914eSMaksim Kozlov 584e5a4914eSMaksim Kozlov if (event == CHR_EVENT_BREAK) { 585e5a4914eSMaksim Kozlov /* When the RxDn is held in logic 0, then a null byte is pushed into the 586e5a4914eSMaksim Kozlov * fifo */ 587e5a4914eSMaksim Kozlov fifo_store(&s->rx, '\0'); 588e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] |= UERSTAT_BREAK; 589e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 590e5a4914eSMaksim Kozlov } 591e5a4914eSMaksim Kozlov } 592e5a4914eSMaksim Kozlov 593e5a4914eSMaksim Kozlov 594e5a4914eSMaksim Kozlov static void exynos4210_uart_reset(DeviceState *dev) 595e5a4914eSMaksim Kozlov { 59661149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 597e5a4914eSMaksim Kozlov int i; 598e5a4914eSMaksim Kozlov 599c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 600e5a4914eSMaksim Kozlov s->reg[I_(exynos4210_uart_regs[i].offset)] = 601e5a4914eSMaksim Kozlov exynos4210_uart_regs[i].reset_value; 602e5a4914eSMaksim Kozlov } 603e5a4914eSMaksim Kozlov 604e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 605e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 606e5a4914eSMaksim Kozlov 6076804d230SGuenter Roeck trace_exynos_uart_rxsize(s->channel, s->rx.size); 608e5a4914eSMaksim Kozlov } 609e5a4914eSMaksim Kozlov 610c9d3396dSGuenter Roeck static int exynos4210_uart_post_load(void *opaque, int version_id) 611c9d3396dSGuenter Roeck { 612c9d3396dSGuenter Roeck Exynos4210UartState *s = (Exynos4210UartState *)opaque; 613c9d3396dSGuenter Roeck 614c9d3396dSGuenter Roeck exynos4210_uart_update_parameters(s); 6153a5d3a6fSGuenter Roeck exynos4210_uart_rx_timeout_set(s); 616c9d3396dSGuenter Roeck 617c9d3396dSGuenter Roeck return 0; 618c9d3396dSGuenter Roeck } 619c9d3396dSGuenter Roeck 620e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart_fifo = { 621e5a4914eSMaksim Kozlov .name = "exynos4210.uart.fifo", 622e5a4914eSMaksim Kozlov .version_id = 1, 623e5a4914eSMaksim Kozlov .minimum_version_id = 1, 624c9d3396dSGuenter Roeck .post_load = exynos4210_uart_post_load, 625e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 626e5a4914eSMaksim Kozlov VMSTATE_UINT32(sp, Exynos4210UartFIFO), 627e5a4914eSMaksim Kozlov VMSTATE_UINT32(rp, Exynos4210UartFIFO), 62859046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size), 629e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 630e5a4914eSMaksim Kozlov } 631e5a4914eSMaksim Kozlov }; 632e5a4914eSMaksim Kozlov 633e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart = { 634e5a4914eSMaksim Kozlov .name = "exynos4210.uart", 635e5a4914eSMaksim Kozlov .version_id = 1, 636e5a4914eSMaksim Kozlov .minimum_version_id = 1, 637e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 638e5a4914eSMaksim Kozlov VMSTATE_STRUCT(rx, Exynos4210UartState, 1, 639e5a4914eSMaksim Kozlov vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO), 640e5a4914eSMaksim Kozlov VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState, 641e5a4914eSMaksim Kozlov EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)), 642e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 643e5a4914eSMaksim Kozlov } 644e5a4914eSMaksim Kozlov }; 645e5a4914eSMaksim Kozlov 646a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr, 647e5a4914eSMaksim Kozlov int fifo_size, 648e5a4914eSMaksim Kozlov int channel, 6490ec7b3e7SMarc-André Lureau Chardev *chr, 650e5a4914eSMaksim Kozlov qemu_irq irq) 651e5a4914eSMaksim Kozlov { 652e5a4914eSMaksim Kozlov DeviceState *dev; 653e5a4914eSMaksim Kozlov SysBusDevice *bus; 654e5a4914eSMaksim Kozlov 65561149ff6SAndreas Färber dev = qdev_create(NULL, TYPE_EXYNOS4210_UART); 656e5a4914eSMaksim Kozlov 657e5a4914eSMaksim Kozlov qdev_prop_set_chr(dev, "chardev", chr); 658e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "channel", channel); 659e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "rx-size", fifo_size); 660e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "tx-size", fifo_size); 661e5a4914eSMaksim Kozlov 6621356b98dSAndreas Färber bus = SYS_BUS_DEVICE(dev); 663e5a4914eSMaksim Kozlov qdev_init_nofail(dev); 664a8170e5eSAvi Kivity if (addr != (hwaddr)-1) { 665e5a4914eSMaksim Kozlov sysbus_mmio_map(bus, 0, addr); 666e5a4914eSMaksim Kozlov } 667e5a4914eSMaksim Kozlov sysbus_connect_irq(bus, 0, irq); 668e5a4914eSMaksim Kozlov 669e5a4914eSMaksim Kozlov return dev; 670e5a4914eSMaksim Kozlov } 671e5a4914eSMaksim Kozlov 6725b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj) 673e5a4914eSMaksim Kozlov { 6745b982482Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 67561149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 676e5a4914eSMaksim Kozlov 6773a5d3a6fSGuenter Roeck s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 6783a5d3a6fSGuenter Roeck exynos4210_uart_timeout_int, s); 6793a5d3a6fSGuenter Roeck s->wordtime = NANOSECONDS_PER_SECOND * 10 / 9600; 6803a5d3a6fSGuenter Roeck 681e5a4914eSMaksim Kozlov /* memory mapping */ 6825b982482Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s, 683300b1fc6SPaolo Bonzini "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE); 684e5a4914eSMaksim Kozlov sysbus_init_mmio(dev, &s->iomem); 685e5a4914eSMaksim Kozlov 686e5a4914eSMaksim Kozlov sysbus_init_irq(dev, &s->irq); 687*3c77412bSGuenter Roeck sysbus_init_irq(dev, &s->dmairq); 6885b982482Sxiaoqiang zhao } 6895b982482Sxiaoqiang zhao 6905b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp) 6915b982482Sxiaoqiang zhao { 6925b982482Sxiaoqiang zhao Exynos4210UartState *s = EXYNOS4210_UART(dev); 693e5a4914eSMaksim Kozlov 6945345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive, 6955345fdb4SMarc-André Lureau exynos4210_uart_receive, exynos4210_uart_event, 69681517ba3SAnton Nefedov NULL, s, NULL, true); 697e5a4914eSMaksim Kozlov } 698e5a4914eSMaksim Kozlov 699e5a4914eSMaksim Kozlov static Property exynos4210_uart_properties[] = { 700e5a4914eSMaksim Kozlov DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr), 701e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0), 702e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16), 703e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16), 704e5a4914eSMaksim Kozlov DEFINE_PROP_END_OF_LIST(), 705e5a4914eSMaksim Kozlov }; 706e5a4914eSMaksim Kozlov 707e5a4914eSMaksim Kozlov static void exynos4210_uart_class_init(ObjectClass *klass, void *data) 708e5a4914eSMaksim Kozlov { 709e5a4914eSMaksim Kozlov DeviceClass *dc = DEVICE_CLASS(klass); 710e5a4914eSMaksim Kozlov 7115b982482Sxiaoqiang zhao dc->realize = exynos4210_uart_realize; 712e5a4914eSMaksim Kozlov dc->reset = exynos4210_uart_reset; 713e5a4914eSMaksim Kozlov dc->props = exynos4210_uart_properties; 714e5a4914eSMaksim Kozlov dc->vmsd = &vmstate_exynos4210_uart; 715e5a4914eSMaksim Kozlov } 716e5a4914eSMaksim Kozlov 7178c43a6f0SAndreas Färber static const TypeInfo exynos4210_uart_info = { 71861149ff6SAndreas Färber .name = TYPE_EXYNOS4210_UART, 719e5a4914eSMaksim Kozlov .parent = TYPE_SYS_BUS_DEVICE, 720e5a4914eSMaksim Kozlov .instance_size = sizeof(Exynos4210UartState), 7215b982482Sxiaoqiang zhao .instance_init = exynos4210_uart_init, 722e5a4914eSMaksim Kozlov .class_init = exynos4210_uart_class_init, 723e5a4914eSMaksim Kozlov }; 724e5a4914eSMaksim Kozlov 725e5a4914eSMaksim Kozlov static void exynos4210_uart_register(void) 726e5a4914eSMaksim Kozlov { 727e5a4914eSMaksim Kozlov type_register_static(&exynos4210_uart_info); 728e5a4914eSMaksim Kozlov } 729e5a4914eSMaksim Kozlov 730e5a4914eSMaksim Kozlov type_init(exynos4210_uart_register) 731