1e5a4914eSMaksim Kozlov /* 2e5a4914eSMaksim Kozlov * Exynos4210 UART Emulation 3e5a4914eSMaksim Kozlov * 4e5a4914eSMaksim Kozlov * Copyright (C) 2011 Samsung Electronics Co Ltd. 5e5a4914eSMaksim Kozlov * Maksim Kozlov, <m.kozlov@samsung.com> 6e5a4914eSMaksim Kozlov * 7e5a4914eSMaksim Kozlov * This program is free software; you can redistribute it and/or modify it 8e5a4914eSMaksim Kozlov * under the terms of the GNU General Public License as published by the 9e5a4914eSMaksim Kozlov * Free Software Foundation; either version 2 of the License, or 10e5a4914eSMaksim Kozlov * (at your option) any later version. 11e5a4914eSMaksim Kozlov * 12e5a4914eSMaksim Kozlov * This program is distributed in the hope that it will be useful, but WITHOUT 13e5a4914eSMaksim Kozlov * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14e5a4914eSMaksim Kozlov * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15e5a4914eSMaksim Kozlov * for more details. 16e5a4914eSMaksim Kozlov * 17e5a4914eSMaksim Kozlov * You should have received a copy of the GNU General Public License along 18e5a4914eSMaksim Kozlov * with this program; if not, see <http://www.gnu.org/licenses/>. 19e5a4914eSMaksim Kozlov * 20e5a4914eSMaksim Kozlov */ 21e5a4914eSMaksim Kozlov 228ef94f0bSPeter Maydell #include "qemu/osdep.h" 2383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 24c525436eSMarkus Armbruster #include "qemu/error-report.h" 25*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 274d43a603SMarc-André Lureau #include "chardev/char-fe.h" 287566c6efSMarc-André Lureau #include "chardev/char-serial.h" 29e5a4914eSMaksim Kozlov 300d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h" 31e5a4914eSMaksim Kozlov 32e5a4914eSMaksim Kozlov #undef DEBUG_UART 33e5a4914eSMaksim Kozlov #undef DEBUG_UART_EXTEND 34e5a4914eSMaksim Kozlov #undef DEBUG_IRQ 35e5a4914eSMaksim Kozlov #undef DEBUG_Rx_DATA 36e5a4914eSMaksim Kozlov #undef DEBUG_Tx_DATA 37e5a4914eSMaksim Kozlov 38e5a4914eSMaksim Kozlov #define DEBUG_UART 0 39e5a4914eSMaksim Kozlov #define DEBUG_UART_EXTEND 0 40e5a4914eSMaksim Kozlov #define DEBUG_IRQ 0 41e5a4914eSMaksim Kozlov #define DEBUG_Rx_DATA 0 42e5a4914eSMaksim Kozlov #define DEBUG_Tx_DATA 0 43e5a4914eSMaksim Kozlov 44e5a4914eSMaksim Kozlov #if DEBUG_UART 45e5a4914eSMaksim Kozlov #define PRINT_DEBUG(fmt, args...) \ 46e5a4914eSMaksim Kozlov do { \ 47e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 48e5a4914eSMaksim Kozlov } while (0) 49e5a4914eSMaksim Kozlov 50e5a4914eSMaksim Kozlov #if DEBUG_UART_EXTEND 51e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 52e5a4914eSMaksim Kozlov do { \ 53e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 54e5a4914eSMaksim Kozlov } while (0) 55e5a4914eSMaksim Kozlov #else 56e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 57e5a4914eSMaksim Kozlov do {} while (0) 58e5a4914eSMaksim Kozlov #endif /* EXTEND */ 59e5a4914eSMaksim Kozlov 60e5a4914eSMaksim Kozlov #else 61e5a4914eSMaksim Kozlov #define PRINT_DEBUG(fmt, args...) \ 62e5a4914eSMaksim Kozlov do {} while (0) 63e5a4914eSMaksim Kozlov #define PRINT_DEBUG_EXTEND(fmt, args...) \ 64e5a4914eSMaksim Kozlov do {} while (0) 65e5a4914eSMaksim Kozlov #endif 66e5a4914eSMaksim Kozlov 67e5a4914eSMaksim Kozlov #define PRINT_ERROR(fmt, args...) \ 68e5a4914eSMaksim Kozlov do { \ 69e5a4914eSMaksim Kozlov fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \ 70e5a4914eSMaksim Kozlov } while (0) 71e5a4914eSMaksim Kozlov 72e5a4914eSMaksim Kozlov /* 73e5a4914eSMaksim Kozlov * Offsets for UART registers relative to SFR base address 74e5a4914eSMaksim Kozlov * for UARTn 75e5a4914eSMaksim Kozlov * 76e5a4914eSMaksim Kozlov */ 77e5a4914eSMaksim Kozlov #define ULCON 0x0000 /* Line Control */ 78e5a4914eSMaksim Kozlov #define UCON 0x0004 /* Control */ 79e5a4914eSMaksim Kozlov #define UFCON 0x0008 /* FIFO Control */ 80e5a4914eSMaksim Kozlov #define UMCON 0x000C /* Modem Control */ 81e5a4914eSMaksim Kozlov #define UTRSTAT 0x0010 /* Tx/Rx Status */ 82e5a4914eSMaksim Kozlov #define UERSTAT 0x0014 /* UART Error Status */ 83e5a4914eSMaksim Kozlov #define UFSTAT 0x0018 /* FIFO Status */ 84e5a4914eSMaksim Kozlov #define UMSTAT 0x001C /* Modem Status */ 85e5a4914eSMaksim Kozlov #define UTXH 0x0020 /* Transmit Buffer */ 86e5a4914eSMaksim Kozlov #define URXH 0x0024 /* Receive Buffer */ 87e5a4914eSMaksim Kozlov #define UBRDIV 0x0028 /* Baud Rate Divisor */ 88e5a4914eSMaksim Kozlov #define UFRACVAL 0x002C /* Divisor Fractional Value */ 89e5a4914eSMaksim Kozlov #define UINTP 0x0030 /* Interrupt Pending */ 90e5a4914eSMaksim Kozlov #define UINTSP 0x0034 /* Interrupt Source Pending */ 91e5a4914eSMaksim Kozlov #define UINTM 0x0038 /* Interrupt Mask */ 92e5a4914eSMaksim Kozlov 93e5a4914eSMaksim Kozlov /* 94e5a4914eSMaksim Kozlov * for indexing register in the uint32_t array 95e5a4914eSMaksim Kozlov * 96e5a4914eSMaksim Kozlov * 'reg' - register offset (see offsets definitions above) 97e5a4914eSMaksim Kozlov * 98e5a4914eSMaksim Kozlov */ 99e5a4914eSMaksim Kozlov #define I_(reg) (reg / sizeof(uint32_t)) 100e5a4914eSMaksim Kozlov 101e5a4914eSMaksim Kozlov typedef struct Exynos4210UartReg { 102e5a4914eSMaksim Kozlov const char *name; /* the only reason is the debug output */ 103a8170e5eSAvi Kivity hwaddr offset; 104e5a4914eSMaksim Kozlov uint32_t reset_value; 105e5a4914eSMaksim Kozlov } Exynos4210UartReg; 106e5a4914eSMaksim Kozlov 10775c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = { 108e5a4914eSMaksim Kozlov {"ULCON", ULCON, 0x00000000}, 109e5a4914eSMaksim Kozlov {"UCON", UCON, 0x00003000}, 110e5a4914eSMaksim Kozlov {"UFCON", UFCON, 0x00000000}, 111e5a4914eSMaksim Kozlov {"UMCON", UMCON, 0x00000000}, 112e5a4914eSMaksim Kozlov {"UTRSTAT", UTRSTAT, 0x00000006}, /* RO */ 113e5a4914eSMaksim Kozlov {"UERSTAT", UERSTAT, 0x00000000}, /* RO */ 114e5a4914eSMaksim Kozlov {"UFSTAT", UFSTAT, 0x00000000}, /* RO */ 115e5a4914eSMaksim Kozlov {"UMSTAT", UMSTAT, 0x00000000}, /* RO */ 116e5a4914eSMaksim Kozlov {"UTXH", UTXH, 0x5c5c5c5c}, /* WO, undefined reset value*/ 117e5a4914eSMaksim Kozlov {"URXH", URXH, 0x00000000}, /* RO */ 118e5a4914eSMaksim Kozlov {"UBRDIV", UBRDIV, 0x00000000}, 119e5a4914eSMaksim Kozlov {"UFRACVAL", UFRACVAL, 0x00000000}, 120e5a4914eSMaksim Kozlov {"UINTP", UINTP, 0x00000000}, 121e5a4914eSMaksim Kozlov {"UINTSP", UINTSP, 0x00000000}, 122e5a4914eSMaksim Kozlov {"UINTM", UINTM, 0x00000000}, 123e5a4914eSMaksim Kozlov }; 124e5a4914eSMaksim Kozlov 125e5a4914eSMaksim Kozlov #define EXYNOS4210_UART_REGS_MEM_SIZE 0x3C 126e5a4914eSMaksim Kozlov 127e5a4914eSMaksim Kozlov /* UART FIFO Control */ 128e5a4914eSMaksim Kozlov #define UFCON_FIFO_ENABLE 0x1 129e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_RESET 0x2 130e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_RESET 0x4 131e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT 8 132e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT) 133e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT 4 134e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) 135e5a4914eSMaksim Kozlov 136e5a4914eSMaksim Kozlov /* Uart FIFO Status */ 137e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_COUNT 0xff 138e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_FULL 0x100 139e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_ERROR 0x200 140e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT_SHIFT 16 141e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT) 142e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL_SHIFT 24 143e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL (1 << UFSTAT_Tx_FIFO_FULL_SHIFT) 144e5a4914eSMaksim Kozlov 145e5a4914eSMaksim Kozlov /* UART Interrupt Source Pending */ 146e5a4914eSMaksim Kozlov #define UINTSP_RXD 0x1 /* Receive interrupt */ 147e5a4914eSMaksim Kozlov #define UINTSP_ERROR 0x2 /* Error interrupt */ 148e5a4914eSMaksim Kozlov #define UINTSP_TXD 0x4 /* Transmit interrupt */ 149e5a4914eSMaksim Kozlov #define UINTSP_MODEM 0x8 /* Modem interrupt */ 150e5a4914eSMaksim Kozlov 151e5a4914eSMaksim Kozlov /* UART Line Control */ 152e5a4914eSMaksim Kozlov #define ULCON_IR_MODE_SHIFT 6 153e5a4914eSMaksim Kozlov #define ULCON_PARITY_SHIFT 3 154e5a4914eSMaksim Kozlov #define ULCON_STOP_BIT_SHIFT 1 155e5a4914eSMaksim Kozlov 156e5a4914eSMaksim Kozlov /* UART Tx/Rx Status */ 157e5a4914eSMaksim Kozlov #define UTRSTAT_TRANSMITTER_EMPTY 0x4 158e5a4914eSMaksim Kozlov #define UTRSTAT_Tx_BUFFER_EMPTY 0x2 159e5a4914eSMaksim Kozlov #define UTRSTAT_Rx_BUFFER_DATA_READY 0x1 160e5a4914eSMaksim Kozlov 161e5a4914eSMaksim Kozlov /* UART Error Status */ 162e5a4914eSMaksim Kozlov #define UERSTAT_OVERRUN 0x1 163e5a4914eSMaksim Kozlov #define UERSTAT_PARITY 0x2 164e5a4914eSMaksim Kozlov #define UERSTAT_FRAME 0x4 165e5a4914eSMaksim Kozlov #define UERSTAT_BREAK 0x8 166e5a4914eSMaksim Kozlov 167e5a4914eSMaksim Kozlov typedef struct { 168e5a4914eSMaksim Kozlov uint8_t *data; 169e5a4914eSMaksim Kozlov uint32_t sp, rp; /* store and retrieve pointers */ 170e5a4914eSMaksim Kozlov uint32_t size; 171e5a4914eSMaksim Kozlov } Exynos4210UartFIFO; 172e5a4914eSMaksim Kozlov 17361149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart" 17461149ff6SAndreas Färber #define EXYNOS4210_UART(obj) \ 17561149ff6SAndreas Färber OBJECT_CHECK(Exynos4210UartState, (obj), TYPE_EXYNOS4210_UART) 17661149ff6SAndreas Färber 17761149ff6SAndreas Färber typedef struct Exynos4210UartState { 17861149ff6SAndreas Färber SysBusDevice parent_obj; 17961149ff6SAndreas Färber 180e5a4914eSMaksim Kozlov MemoryRegion iomem; 181e5a4914eSMaksim Kozlov 182e5a4914eSMaksim Kozlov uint32_t reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)]; 183e5a4914eSMaksim Kozlov Exynos4210UartFIFO rx; 184e5a4914eSMaksim Kozlov Exynos4210UartFIFO tx; 185e5a4914eSMaksim Kozlov 186becdfa00SMarc-André Lureau CharBackend chr; 187e5a4914eSMaksim Kozlov qemu_irq irq; 188e5a4914eSMaksim Kozlov 189e5a4914eSMaksim Kozlov uint32_t channel; 190e5a4914eSMaksim Kozlov 191e5a4914eSMaksim Kozlov } Exynos4210UartState; 192e5a4914eSMaksim Kozlov 193e5a4914eSMaksim Kozlov 194e5a4914eSMaksim Kozlov #if DEBUG_UART 195e5a4914eSMaksim Kozlov /* Used only for debugging inside PRINT_DEBUG_... macros */ 196a8170e5eSAvi Kivity static const char *exynos4210_uart_regname(hwaddr offset) 197e5a4914eSMaksim Kozlov { 198e5a4914eSMaksim Kozlov 199e5a4914eSMaksim Kozlov int i; 200e5a4914eSMaksim Kozlov 201c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 202e5a4914eSMaksim Kozlov if (offset == exynos4210_uart_regs[i].offset) { 203e5a4914eSMaksim Kozlov return exynos4210_uart_regs[i].name; 204e5a4914eSMaksim Kozlov } 205e5a4914eSMaksim Kozlov } 206e5a4914eSMaksim Kozlov 207e5a4914eSMaksim Kozlov return NULL; 208e5a4914eSMaksim Kozlov } 209e5a4914eSMaksim Kozlov #endif 210e5a4914eSMaksim Kozlov 211e5a4914eSMaksim Kozlov 212e5a4914eSMaksim Kozlov static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch) 213e5a4914eSMaksim Kozlov { 214e5a4914eSMaksim Kozlov q->data[q->sp] = ch; 215e5a4914eSMaksim Kozlov q->sp = (q->sp + 1) % q->size; 216e5a4914eSMaksim Kozlov } 217e5a4914eSMaksim Kozlov 218e5a4914eSMaksim Kozlov static uint8_t fifo_retrieve(Exynos4210UartFIFO *q) 219e5a4914eSMaksim Kozlov { 220e5a4914eSMaksim Kozlov uint8_t ret = q->data[q->rp]; 221e5a4914eSMaksim Kozlov q->rp = (q->rp + 1) % q->size; 222e5a4914eSMaksim Kozlov return ret; 223e5a4914eSMaksim Kozlov } 224e5a4914eSMaksim Kozlov 22575c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q) 226e5a4914eSMaksim Kozlov { 227e5a4914eSMaksim Kozlov if (q->sp < q->rp) { 228e5a4914eSMaksim Kozlov return q->size - q->rp + q->sp; 229e5a4914eSMaksim Kozlov } 230e5a4914eSMaksim Kozlov 231e5a4914eSMaksim Kozlov return q->sp - q->rp; 232e5a4914eSMaksim Kozlov } 233e5a4914eSMaksim Kozlov 23475c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q) 235e5a4914eSMaksim Kozlov { 236e5a4914eSMaksim Kozlov return q->size - fifo_elements_number(q); 237e5a4914eSMaksim Kozlov } 238e5a4914eSMaksim Kozlov 239e5a4914eSMaksim Kozlov static void fifo_reset(Exynos4210UartFIFO *q) 240e5a4914eSMaksim Kozlov { 241e5a4914eSMaksim Kozlov g_free(q->data); 242e5a4914eSMaksim Kozlov q->data = NULL; 243e5a4914eSMaksim Kozlov 244e5a4914eSMaksim Kozlov q->data = (uint8_t *)g_malloc0(q->size); 245e5a4914eSMaksim Kozlov 246e5a4914eSMaksim Kozlov q->sp = 0; 247e5a4914eSMaksim Kozlov q->rp = 0; 248e5a4914eSMaksim Kozlov } 249e5a4914eSMaksim Kozlov 25075c6d92eSKrzysztof Kozlowski static uint32_t exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s) 251e5a4914eSMaksim Kozlov { 252e5a4914eSMaksim Kozlov uint32_t level = 0; 253e5a4914eSMaksim Kozlov uint32_t reg; 254e5a4914eSMaksim Kozlov 255b85f62d7SDaniel P. Berrange reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >> 256e5a4914eSMaksim Kozlov UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT; 257e5a4914eSMaksim Kozlov 258e5a4914eSMaksim Kozlov switch (s->channel) { 259e5a4914eSMaksim Kozlov case 0: 260e5a4914eSMaksim Kozlov level = reg * 32; 261e5a4914eSMaksim Kozlov break; 262e5a4914eSMaksim Kozlov case 1: 263e5a4914eSMaksim Kozlov case 4: 264e5a4914eSMaksim Kozlov level = reg * 8; 265e5a4914eSMaksim Kozlov break; 266e5a4914eSMaksim Kozlov case 2: 267e5a4914eSMaksim Kozlov case 3: 268e5a4914eSMaksim Kozlov level = reg * 2; 269e5a4914eSMaksim Kozlov break; 270e5a4914eSMaksim Kozlov default: 271e5a4914eSMaksim Kozlov level = 0; 272e5a4914eSMaksim Kozlov PRINT_ERROR("Wrong UART channel number: %d\n", s->channel); 273e5a4914eSMaksim Kozlov } 274e5a4914eSMaksim Kozlov 275e5a4914eSMaksim Kozlov return level; 276e5a4914eSMaksim Kozlov } 277e5a4914eSMaksim Kozlov 278e5a4914eSMaksim Kozlov static void exynos4210_uart_update_irq(Exynos4210UartState *s) 279e5a4914eSMaksim Kozlov { 280e5a4914eSMaksim Kozlov /* 281e5a4914eSMaksim Kozlov * The Tx interrupt is always requested if the number of data in the 282e5a4914eSMaksim Kozlov * transmit FIFO is smaller than the trigger level. 283e5a4914eSMaksim Kozlov */ 284b85f62d7SDaniel P. Berrange if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 285e5a4914eSMaksim Kozlov 286b85f62d7SDaniel P. Berrange uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >> 287e5a4914eSMaksim Kozlov UFSTAT_Tx_FIFO_COUNT_SHIFT; 288e5a4914eSMaksim Kozlov 289e5a4914eSMaksim Kozlov if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) { 290e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 291e5a4914eSMaksim Kozlov } 292e5a4914eSMaksim Kozlov } 293e5a4914eSMaksim Kozlov 294e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)]; 295e5a4914eSMaksim Kozlov 296e5a4914eSMaksim Kozlov if (s->reg[I_(UINTP)]) { 297e5a4914eSMaksim Kozlov qemu_irq_raise(s->irq); 298e5a4914eSMaksim Kozlov 299e5a4914eSMaksim Kozlov #if DEBUG_IRQ 300e5a4914eSMaksim Kozlov fprintf(stderr, "UART%d: IRQ has been raised: %08x\n", 301e5a4914eSMaksim Kozlov s->channel, s->reg[I_(UINTP)]); 302e5a4914eSMaksim Kozlov #endif 303e5a4914eSMaksim Kozlov 304e5a4914eSMaksim Kozlov } else { 305e5a4914eSMaksim Kozlov qemu_irq_lower(s->irq); 306e5a4914eSMaksim Kozlov } 307e5a4914eSMaksim Kozlov } 308e5a4914eSMaksim Kozlov 309e5a4914eSMaksim Kozlov static void exynos4210_uart_update_parameters(Exynos4210UartState *s) 310e5a4914eSMaksim Kozlov { 311e62694a0SPeter Maydell int speed, parity, data_bits, stop_bits; 312e5a4914eSMaksim Kozlov QEMUSerialSetParams ssp; 313e5a4914eSMaksim Kozlov uint64_t uclk_rate; 314e5a4914eSMaksim Kozlov 315e5a4914eSMaksim Kozlov if (s->reg[I_(UBRDIV)] == 0) { 316e5a4914eSMaksim Kozlov return; 317e5a4914eSMaksim Kozlov } 318e5a4914eSMaksim Kozlov 319e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x20) { 320e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x28) { 321e5a4914eSMaksim Kozlov parity = 'E'; 322e5a4914eSMaksim Kozlov } else { 323e5a4914eSMaksim Kozlov parity = 'O'; 324e5a4914eSMaksim Kozlov } 325e5a4914eSMaksim Kozlov } else { 326e5a4914eSMaksim Kozlov parity = 'N'; 327e5a4914eSMaksim Kozlov } 328e5a4914eSMaksim Kozlov 329e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x4) { 330e5a4914eSMaksim Kozlov stop_bits = 2; 331e5a4914eSMaksim Kozlov } else { 332e5a4914eSMaksim Kozlov stop_bits = 1; 333e5a4914eSMaksim Kozlov } 334e5a4914eSMaksim Kozlov 335e5a4914eSMaksim Kozlov data_bits = (s->reg[I_(ULCON)] & 0x3) + 5; 336e5a4914eSMaksim Kozlov 337e5a4914eSMaksim Kozlov uclk_rate = 24000000; 338e5a4914eSMaksim Kozlov 339e5a4914eSMaksim Kozlov speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) + 340e5a4914eSMaksim Kozlov (s->reg[I_(UFRACVAL)] & 0x7) + 16); 341e5a4914eSMaksim Kozlov 342e5a4914eSMaksim Kozlov ssp.speed = speed; 343e5a4914eSMaksim Kozlov ssp.parity = parity; 344e5a4914eSMaksim Kozlov ssp.data_bits = data_bits; 345e5a4914eSMaksim Kozlov ssp.stop_bits = stop_bits; 346e5a4914eSMaksim Kozlov 3475345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); 348e5a4914eSMaksim Kozlov 349e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: speed: %d, parity: %c, data: %d, stop: %d\n", 350e5a4914eSMaksim Kozlov s->channel, speed, parity, data_bits, stop_bits); 351e5a4914eSMaksim Kozlov } 352e5a4914eSMaksim Kozlov 353a8170e5eSAvi Kivity static void exynos4210_uart_write(void *opaque, hwaddr offset, 354e5a4914eSMaksim Kozlov uint64_t val, unsigned size) 355e5a4914eSMaksim Kozlov { 356e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 357e5a4914eSMaksim Kozlov uint8_t ch; 358e5a4914eSMaksim Kozlov 359e5a4914eSMaksim Kozlov PRINT_DEBUG_EXTEND("UART%d: <0x%04x> %s <- 0x%08llx\n", s->channel, 360e5a4914eSMaksim Kozlov offset, exynos4210_uart_regname(offset), (long long unsigned int)val); 361e5a4914eSMaksim Kozlov 362e5a4914eSMaksim Kozlov switch (offset) { 363e5a4914eSMaksim Kozlov case ULCON: 364e5a4914eSMaksim Kozlov case UBRDIV: 365e5a4914eSMaksim Kozlov case UFRACVAL: 366e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 367e5a4914eSMaksim Kozlov exynos4210_uart_update_parameters(s); 368e5a4914eSMaksim Kozlov break; 369e5a4914eSMaksim Kozlov case UFCON: 370e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] = val; 371e5a4914eSMaksim Kozlov if (val & UFCON_Rx_FIFO_RESET) { 372e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 373e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET; 374e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Rx FIFO Reset\n", s->channel); 375e5a4914eSMaksim Kozlov } 376e5a4914eSMaksim Kozlov if (val & UFCON_Tx_FIFO_RESET) { 377e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 378e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET; 379e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Tx FIFO Reset\n", s->channel); 380e5a4914eSMaksim Kozlov } 381e5a4914eSMaksim Kozlov break; 382e5a4914eSMaksim Kozlov 383e5a4914eSMaksim Kozlov case UTXH: 38430650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 385e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY | 386e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY); 387e5a4914eSMaksim Kozlov ch = (uint8_t)val; 3886ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 3896ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 3905345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1); 391e5a4914eSMaksim Kozlov #if DEBUG_Tx_DATA 392e5a4914eSMaksim Kozlov fprintf(stderr, "%c", ch); 393e5a4914eSMaksim Kozlov #endif 394e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY | 395e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY; 396e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD; 397e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 398e5a4914eSMaksim Kozlov } 399e5a4914eSMaksim Kozlov break; 400e5a4914eSMaksim Kozlov 401e5a4914eSMaksim Kozlov case UINTP: 402e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] &= ~val; 403e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 404e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: UINTP [%04x] have been cleared: %08x\n", 405e5a4914eSMaksim Kozlov s->channel, offset, s->reg[I_(UINTP)]); 406e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 407e5a4914eSMaksim Kozlov break; 408e5a4914eSMaksim Kozlov case UTRSTAT: 409e5a4914eSMaksim Kozlov case UERSTAT: 410e5a4914eSMaksim Kozlov case UFSTAT: 411e5a4914eSMaksim Kozlov case UMSTAT: 412e5a4914eSMaksim Kozlov case URXH: 413e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Trying to write into RO register: %s [%04x]\n", 414e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset); 415e5a4914eSMaksim Kozlov break; 416e5a4914eSMaksim Kozlov case UINTSP: 417e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val; 418e5a4914eSMaksim Kozlov break; 419e5a4914eSMaksim Kozlov case UINTM: 420e5a4914eSMaksim Kozlov s->reg[I_(UINTM)] = val; 421e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 422e5a4914eSMaksim Kozlov break; 423e5a4914eSMaksim Kozlov case UCON: 424e5a4914eSMaksim Kozlov case UMCON: 425e5a4914eSMaksim Kozlov default: 426e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val; 427e5a4914eSMaksim Kozlov break; 428e5a4914eSMaksim Kozlov } 429e5a4914eSMaksim Kozlov } 430a8170e5eSAvi Kivity static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset, 431e5a4914eSMaksim Kozlov unsigned size) 432e5a4914eSMaksim Kozlov { 433e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 434e5a4914eSMaksim Kozlov uint32_t res; 435e5a4914eSMaksim Kozlov 436e5a4914eSMaksim Kozlov switch (offset) { 437e5a4914eSMaksim Kozlov case UERSTAT: /* Read Only */ 438e5a4914eSMaksim Kozlov res = s->reg[I_(UERSTAT)]; 439e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] = 0; 440e5a4914eSMaksim Kozlov return res; 441e5a4914eSMaksim Kozlov case UFSTAT: /* Read Only */ 442e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff; 443e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) == 0) { 444e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL; 445e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] &= ~0xff; 446e5a4914eSMaksim Kozlov } 447e5a4914eSMaksim Kozlov return s->reg[I_(UFSTAT)]; 448e5a4914eSMaksim Kozlov case URXH: 449e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 450e5a4914eSMaksim Kozlov if (fifo_elements_number(&s->rx)) { 451e5a4914eSMaksim Kozlov res = fifo_retrieve(&s->rx); 452e5a4914eSMaksim Kozlov #if DEBUG_Rx_DATA 453e5a4914eSMaksim Kozlov fprintf(stderr, "%c", res); 454e5a4914eSMaksim Kozlov #endif 455e5a4914eSMaksim Kozlov if (!fifo_elements_number(&s->rx)) { 456e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 457e5a4914eSMaksim Kozlov } else { 458e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 459e5a4914eSMaksim Kozlov } 460e5a4914eSMaksim Kozlov } else { 461e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 462e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 463e5a4914eSMaksim Kozlov res = 0; 464e5a4914eSMaksim Kozlov } 465e5a4914eSMaksim Kozlov } else { 466e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; 467e5a4914eSMaksim Kozlov res = s->reg[I_(URXH)]; 468e5a4914eSMaksim Kozlov } 469e5a4914eSMaksim Kozlov return res; 470e5a4914eSMaksim Kozlov case UTXH: 471e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Trying to read from WO register: %s [%04x]\n", 472e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset); 473e5a4914eSMaksim Kozlov break; 474e5a4914eSMaksim Kozlov default: 475e5a4914eSMaksim Kozlov return s->reg[I_(offset)]; 476e5a4914eSMaksim Kozlov } 477e5a4914eSMaksim Kozlov 478e5a4914eSMaksim Kozlov return 0; 479e5a4914eSMaksim Kozlov } 480e5a4914eSMaksim Kozlov 481e5a4914eSMaksim Kozlov static const MemoryRegionOps exynos4210_uart_ops = { 482e5a4914eSMaksim Kozlov .read = exynos4210_uart_read, 483e5a4914eSMaksim Kozlov .write = exynos4210_uart_write, 484e5a4914eSMaksim Kozlov .endianness = DEVICE_NATIVE_ENDIAN, 485e5a4914eSMaksim Kozlov .valid = { 486e5a4914eSMaksim Kozlov .max_access_size = 4, 487e5a4914eSMaksim Kozlov .unaligned = false 488e5a4914eSMaksim Kozlov }, 489e5a4914eSMaksim Kozlov }; 490e5a4914eSMaksim Kozlov 491e5a4914eSMaksim Kozlov static int exynos4210_uart_can_receive(void *opaque) 492e5a4914eSMaksim Kozlov { 493e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 494e5a4914eSMaksim Kozlov 495e5a4914eSMaksim Kozlov return fifo_empty_elements_number(&s->rx); 496e5a4914eSMaksim Kozlov } 497e5a4914eSMaksim Kozlov 498e5a4914eSMaksim Kozlov 499e5a4914eSMaksim Kozlov static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size) 500e5a4914eSMaksim Kozlov { 501e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 502e5a4914eSMaksim Kozlov int i; 503e5a4914eSMaksim Kozlov 504e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { 505e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) < size) { 506e5a4914eSMaksim Kozlov for (i = 0; i < fifo_empty_elements_number(&s->rx); i++) { 507e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]); 508e5a4914eSMaksim Kozlov } 509e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR; 510e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 511e5a4914eSMaksim Kozlov } else { 512e5a4914eSMaksim Kozlov for (i = 0; i < size; i++) { 513e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]); 514e5a4914eSMaksim Kozlov } 515e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 516e5a4914eSMaksim Kozlov } 517e5a4914eSMaksim Kozlov /* XXX: Around here we maybe should check Rx trigger level */ 518e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_RXD; 519e5a4914eSMaksim Kozlov } else { 520e5a4914eSMaksim Kozlov s->reg[I_(URXH)] = buf[0]; 521e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_RXD; 522e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY; 523e5a4914eSMaksim Kozlov } 524e5a4914eSMaksim Kozlov 525e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 526e5a4914eSMaksim Kozlov } 527e5a4914eSMaksim Kozlov 528e5a4914eSMaksim Kozlov 529e5a4914eSMaksim Kozlov static void exynos4210_uart_event(void *opaque, int event) 530e5a4914eSMaksim Kozlov { 531e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque; 532e5a4914eSMaksim Kozlov 533e5a4914eSMaksim Kozlov if (event == CHR_EVENT_BREAK) { 534e5a4914eSMaksim Kozlov /* When the RxDn is held in logic 0, then a null byte is pushed into the 535e5a4914eSMaksim Kozlov * fifo */ 536e5a4914eSMaksim Kozlov fifo_store(&s->rx, '\0'); 537e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] |= UERSTAT_BREAK; 538e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s); 539e5a4914eSMaksim Kozlov } 540e5a4914eSMaksim Kozlov } 541e5a4914eSMaksim Kozlov 542e5a4914eSMaksim Kozlov 543e5a4914eSMaksim Kozlov static void exynos4210_uart_reset(DeviceState *dev) 544e5a4914eSMaksim Kozlov { 54561149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 546e5a4914eSMaksim Kozlov int i; 547e5a4914eSMaksim Kozlov 548c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) { 549e5a4914eSMaksim Kozlov s->reg[I_(exynos4210_uart_regs[i].offset)] = 550e5a4914eSMaksim Kozlov exynos4210_uart_regs[i].reset_value; 551e5a4914eSMaksim Kozlov } 552e5a4914eSMaksim Kozlov 553e5a4914eSMaksim Kozlov fifo_reset(&s->rx); 554e5a4914eSMaksim Kozlov fifo_reset(&s->tx); 555e5a4914eSMaksim Kozlov 556e5a4914eSMaksim Kozlov PRINT_DEBUG("UART%d: Rx FIFO size: %d\n", s->channel, s->rx.size); 557e5a4914eSMaksim Kozlov } 558e5a4914eSMaksim Kozlov 559e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart_fifo = { 560e5a4914eSMaksim Kozlov .name = "exynos4210.uart.fifo", 561e5a4914eSMaksim Kozlov .version_id = 1, 562e5a4914eSMaksim Kozlov .minimum_version_id = 1, 563e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 564e5a4914eSMaksim Kozlov VMSTATE_UINT32(sp, Exynos4210UartFIFO), 565e5a4914eSMaksim Kozlov VMSTATE_UINT32(rp, Exynos4210UartFIFO), 56659046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size), 567e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 568e5a4914eSMaksim Kozlov } 569e5a4914eSMaksim Kozlov }; 570e5a4914eSMaksim Kozlov 571e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart = { 572e5a4914eSMaksim Kozlov .name = "exynos4210.uart", 573e5a4914eSMaksim Kozlov .version_id = 1, 574e5a4914eSMaksim Kozlov .minimum_version_id = 1, 575e5a4914eSMaksim Kozlov .fields = (VMStateField[]) { 576e5a4914eSMaksim Kozlov VMSTATE_STRUCT(rx, Exynos4210UartState, 1, 577e5a4914eSMaksim Kozlov vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO), 578e5a4914eSMaksim Kozlov VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState, 579e5a4914eSMaksim Kozlov EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)), 580e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST() 581e5a4914eSMaksim Kozlov } 582e5a4914eSMaksim Kozlov }; 583e5a4914eSMaksim Kozlov 584a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr, 585e5a4914eSMaksim Kozlov int fifo_size, 586e5a4914eSMaksim Kozlov int channel, 5870ec7b3e7SMarc-André Lureau Chardev *chr, 588e5a4914eSMaksim Kozlov qemu_irq irq) 589e5a4914eSMaksim Kozlov { 590e5a4914eSMaksim Kozlov DeviceState *dev; 591e5a4914eSMaksim Kozlov SysBusDevice *bus; 592e5a4914eSMaksim Kozlov 59361149ff6SAndreas Färber dev = qdev_create(NULL, TYPE_EXYNOS4210_UART); 594e5a4914eSMaksim Kozlov 595e5a4914eSMaksim Kozlov qdev_prop_set_chr(dev, "chardev", chr); 596e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "channel", channel); 597e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "rx-size", fifo_size); 598e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "tx-size", fifo_size); 599e5a4914eSMaksim Kozlov 6001356b98dSAndreas Färber bus = SYS_BUS_DEVICE(dev); 601e5a4914eSMaksim Kozlov qdev_init_nofail(dev); 602a8170e5eSAvi Kivity if (addr != (hwaddr)-1) { 603e5a4914eSMaksim Kozlov sysbus_mmio_map(bus, 0, addr); 604e5a4914eSMaksim Kozlov } 605e5a4914eSMaksim Kozlov sysbus_connect_irq(bus, 0, irq); 606e5a4914eSMaksim Kozlov 607e5a4914eSMaksim Kozlov return dev; 608e5a4914eSMaksim Kozlov } 609e5a4914eSMaksim Kozlov 6105b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj) 611e5a4914eSMaksim Kozlov { 6125b982482Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 61361149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev); 614e5a4914eSMaksim Kozlov 615e5a4914eSMaksim Kozlov /* memory mapping */ 6165b982482Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s, 617300b1fc6SPaolo Bonzini "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE); 618e5a4914eSMaksim Kozlov sysbus_init_mmio(dev, &s->iomem); 619e5a4914eSMaksim Kozlov 620e5a4914eSMaksim Kozlov sysbus_init_irq(dev, &s->irq); 6215b982482Sxiaoqiang zhao } 6225b982482Sxiaoqiang zhao 6235b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp) 6245b982482Sxiaoqiang zhao { 6255b982482Sxiaoqiang zhao Exynos4210UartState *s = EXYNOS4210_UART(dev); 626e5a4914eSMaksim Kozlov 6275345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive, 6285345fdb4SMarc-André Lureau exynos4210_uart_receive, exynos4210_uart_event, 62981517ba3SAnton Nefedov NULL, s, NULL, true); 630e5a4914eSMaksim Kozlov } 631e5a4914eSMaksim Kozlov 632e5a4914eSMaksim Kozlov static Property exynos4210_uart_properties[] = { 633e5a4914eSMaksim Kozlov DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr), 634e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0), 635e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16), 636e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16), 637e5a4914eSMaksim Kozlov DEFINE_PROP_END_OF_LIST(), 638e5a4914eSMaksim Kozlov }; 639e5a4914eSMaksim Kozlov 640e5a4914eSMaksim Kozlov static void exynos4210_uart_class_init(ObjectClass *klass, void *data) 641e5a4914eSMaksim Kozlov { 642e5a4914eSMaksim Kozlov DeviceClass *dc = DEVICE_CLASS(klass); 643e5a4914eSMaksim Kozlov 6445b982482Sxiaoqiang zhao dc->realize = exynos4210_uart_realize; 645e5a4914eSMaksim Kozlov dc->reset = exynos4210_uart_reset; 646e5a4914eSMaksim Kozlov dc->props = exynos4210_uart_properties; 647e5a4914eSMaksim Kozlov dc->vmsd = &vmstate_exynos4210_uart; 648e5a4914eSMaksim Kozlov } 649e5a4914eSMaksim Kozlov 6508c43a6f0SAndreas Färber static const TypeInfo exynos4210_uart_info = { 65161149ff6SAndreas Färber .name = TYPE_EXYNOS4210_UART, 652e5a4914eSMaksim Kozlov .parent = TYPE_SYS_BUS_DEVICE, 653e5a4914eSMaksim Kozlov .instance_size = sizeof(Exynos4210UartState), 6545b982482Sxiaoqiang zhao .instance_init = exynos4210_uart_init, 655e5a4914eSMaksim Kozlov .class_init = exynos4210_uart_class_init, 656e5a4914eSMaksim Kozlov }; 657e5a4914eSMaksim Kozlov 658e5a4914eSMaksim Kozlov static void exynos4210_uart_register(void) 659e5a4914eSMaksim Kozlov { 660e5a4914eSMaksim Kozlov type_register_static(&exynos4210_uart_info); 661e5a4914eSMaksim Kozlov } 662e5a4914eSMaksim Kozlov 663e5a4914eSMaksim Kozlov type_init(exynos4210_uart_register) 664