1e5a4914eSMaksim Kozlov /*
2e5a4914eSMaksim Kozlov * Exynos4210 UART Emulation
3e5a4914eSMaksim Kozlov *
4e5a4914eSMaksim Kozlov * Copyright (C) 2011 Samsung Electronics Co Ltd.
5e5a4914eSMaksim Kozlov * Maksim Kozlov, <m.kozlov@samsung.com>
6e5a4914eSMaksim Kozlov *
7e5a4914eSMaksim Kozlov * This program is free software; you can redistribute it and/or modify it
8e5a4914eSMaksim Kozlov * under the terms of the GNU General Public License as published by the
9e5a4914eSMaksim Kozlov * Free Software Foundation; either version 2 of the License, or
10e5a4914eSMaksim Kozlov * (at your option) any later version.
11e5a4914eSMaksim Kozlov *
12e5a4914eSMaksim Kozlov * This program is distributed in the hope that it will be useful, but WITHOUT
13e5a4914eSMaksim Kozlov * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14e5a4914eSMaksim Kozlov * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15e5a4914eSMaksim Kozlov * for more details.
16e5a4914eSMaksim Kozlov *
17e5a4914eSMaksim Kozlov * You should have received a copy of the GNU General Public License along
18e5a4914eSMaksim Kozlov * with this program; if not, see <http://www.gnu.org/licenses/>.
19e5a4914eSMaksim Kozlov *
20e5a4914eSMaksim Kozlov */
21e5a4914eSMaksim Kozlov
228ef94f0bSPeter Maydell #include "qemu/osdep.h"
2383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
24d6454270SMarkus Armbruster #include "migration/vmstate.h"
253e80f690SMarkus Armbruster #include "qapi/error.h"
26c525436eSMarkus Armbruster #include "qemu/error-report.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
283a5d3a6fSGuenter Roeck #include "qemu/timer.h"
294d43a603SMarc-André Lureau #include "chardev/char-fe.h"
307566c6efSMarc-André Lureau #include "chardev/char-serial.h"
31e5a4914eSMaksim Kozlov
320d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h"
3364552b6bSMarkus Armbruster #include "hw/irq.h"
34a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
35ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
36e5a4914eSMaksim Kozlov
376804d230SGuenter Roeck #include "trace.h"
38db1015e9SEduardo Habkost #include "qom/object.h"
39e5a4914eSMaksim Kozlov
40e5a4914eSMaksim Kozlov /*
41e5a4914eSMaksim Kozlov * Offsets for UART registers relative to SFR base address
42e5a4914eSMaksim Kozlov * for UARTn
43e5a4914eSMaksim Kozlov *
44e5a4914eSMaksim Kozlov */
45e5a4914eSMaksim Kozlov #define ULCON 0x0000 /* Line Control */
46e5a4914eSMaksim Kozlov #define UCON 0x0004 /* Control */
47e5a4914eSMaksim Kozlov #define UFCON 0x0008 /* FIFO Control */
48e5a4914eSMaksim Kozlov #define UMCON 0x000C /* Modem Control */
49e5a4914eSMaksim Kozlov #define UTRSTAT 0x0010 /* Tx/Rx Status */
50e5a4914eSMaksim Kozlov #define UERSTAT 0x0014 /* UART Error Status */
51e5a4914eSMaksim Kozlov #define UFSTAT 0x0018 /* FIFO Status */
52e5a4914eSMaksim Kozlov #define UMSTAT 0x001C /* Modem Status */
53e5a4914eSMaksim Kozlov #define UTXH 0x0020 /* Transmit Buffer */
54e5a4914eSMaksim Kozlov #define URXH 0x0024 /* Receive Buffer */
55e5a4914eSMaksim Kozlov #define UBRDIV 0x0028 /* Baud Rate Divisor */
56e5a4914eSMaksim Kozlov #define UFRACVAL 0x002C /* Divisor Fractional Value */
57e5a4914eSMaksim Kozlov #define UINTP 0x0030 /* Interrupt Pending */
58e5a4914eSMaksim Kozlov #define UINTSP 0x0034 /* Interrupt Source Pending */
59e5a4914eSMaksim Kozlov #define UINTM 0x0038 /* Interrupt Mask */
60e5a4914eSMaksim Kozlov
61e5a4914eSMaksim Kozlov /*
62e5a4914eSMaksim Kozlov * for indexing register in the uint32_t array
63e5a4914eSMaksim Kozlov *
64e5a4914eSMaksim Kozlov * 'reg' - register offset (see offsets definitions above)
65e5a4914eSMaksim Kozlov *
66e5a4914eSMaksim Kozlov */
67e5a4914eSMaksim Kozlov #define I_(reg) (reg / sizeof(uint32_t))
68e5a4914eSMaksim Kozlov
69e5a4914eSMaksim Kozlov typedef struct Exynos4210UartReg {
70e5a4914eSMaksim Kozlov const char *name; /* the only reason is the debug output */
71a8170e5eSAvi Kivity hwaddr offset;
72e5a4914eSMaksim Kozlov uint32_t reset_value;
73e5a4914eSMaksim Kozlov } Exynos4210UartReg;
74e5a4914eSMaksim Kozlov
7575c6d92eSKrzysztof Kozlowski static const Exynos4210UartReg exynos4210_uart_regs[] = {
76e5a4914eSMaksim Kozlov {"ULCON", ULCON, 0x00000000},
77e5a4914eSMaksim Kozlov {"UCON", UCON, 0x00003000},
78e5a4914eSMaksim Kozlov {"UFCON", UFCON, 0x00000000},
79e5a4914eSMaksim Kozlov {"UMCON", UMCON, 0x00000000},
80e5a4914eSMaksim Kozlov {"UTRSTAT", UTRSTAT, 0x00000006}, /* RO */
81e5a4914eSMaksim Kozlov {"UERSTAT", UERSTAT, 0x00000000}, /* RO */
82e5a4914eSMaksim Kozlov {"UFSTAT", UFSTAT, 0x00000000}, /* RO */
83e5a4914eSMaksim Kozlov {"UMSTAT", UMSTAT, 0x00000000}, /* RO */
84e5a4914eSMaksim Kozlov {"UTXH", UTXH, 0x5c5c5c5c}, /* WO, undefined reset value*/
85e5a4914eSMaksim Kozlov {"URXH", URXH, 0x00000000}, /* RO */
86e5a4914eSMaksim Kozlov {"UBRDIV", UBRDIV, 0x00000000},
87e5a4914eSMaksim Kozlov {"UFRACVAL", UFRACVAL, 0x00000000},
88e5a4914eSMaksim Kozlov {"UINTP", UINTP, 0x00000000},
89e5a4914eSMaksim Kozlov {"UINTSP", UINTSP, 0x00000000},
90e5a4914eSMaksim Kozlov {"UINTM", UINTM, 0x00000000},
91e5a4914eSMaksim Kozlov };
92e5a4914eSMaksim Kozlov
93e5a4914eSMaksim Kozlov #define EXYNOS4210_UART_REGS_MEM_SIZE 0x3C
94e5a4914eSMaksim Kozlov
95e5a4914eSMaksim Kozlov /* UART FIFO Control */
96e5a4914eSMaksim Kozlov #define UFCON_FIFO_ENABLE 0x1
97e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_RESET 0x2
98e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_RESET 0x4
99e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT 8
100e5a4914eSMaksim Kozlov #define UFCON_Tx_FIFO_TRIGGER_LEVEL (7 << UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT)
101e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT 4
102e5a4914eSMaksim Kozlov #define UFCON_Rx_FIFO_TRIGGER_LEVEL (7 << UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT)
103e5a4914eSMaksim Kozlov
104e5a4914eSMaksim Kozlov /* Uart FIFO Status */
105e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_COUNT 0xff
106e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_FULL 0x100
107e5a4914eSMaksim Kozlov #define UFSTAT_Rx_FIFO_ERROR 0x200
108e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT_SHIFT 16
109e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_COUNT (0xff << UFSTAT_Tx_FIFO_COUNT_SHIFT)
110e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL_SHIFT 24
111e5a4914eSMaksim Kozlov #define UFSTAT_Tx_FIFO_FULL (1 << UFSTAT_Tx_FIFO_FULL_SHIFT)
112e5a4914eSMaksim Kozlov
113e5a4914eSMaksim Kozlov /* UART Interrupt Source Pending */
114e5a4914eSMaksim Kozlov #define UINTSP_RXD 0x1 /* Receive interrupt */
115e5a4914eSMaksim Kozlov #define UINTSP_ERROR 0x2 /* Error interrupt */
116e5a4914eSMaksim Kozlov #define UINTSP_TXD 0x4 /* Transmit interrupt */
117e5a4914eSMaksim Kozlov #define UINTSP_MODEM 0x8 /* Modem interrupt */
118e5a4914eSMaksim Kozlov
119e5a4914eSMaksim Kozlov /* UART Line Control */
120e5a4914eSMaksim Kozlov #define ULCON_IR_MODE_SHIFT 6
121e5a4914eSMaksim Kozlov #define ULCON_PARITY_SHIFT 3
122e5a4914eSMaksim Kozlov #define ULCON_STOP_BIT_SHIFT 1
123e5a4914eSMaksim Kozlov
124e5a4914eSMaksim Kozlov /* UART Tx/Rx Status */
1253a5d3a6fSGuenter Roeck #define UTRSTAT_Rx_TIMEOUT 0x8
126e5a4914eSMaksim Kozlov #define UTRSTAT_TRANSMITTER_EMPTY 0x4
127e5a4914eSMaksim Kozlov #define UTRSTAT_Tx_BUFFER_EMPTY 0x2
128e5a4914eSMaksim Kozlov #define UTRSTAT_Rx_BUFFER_DATA_READY 0x1
129e5a4914eSMaksim Kozlov
130e5a4914eSMaksim Kozlov /* UART Error Status */
131e5a4914eSMaksim Kozlov #define UERSTAT_OVERRUN 0x1
132e5a4914eSMaksim Kozlov #define UERSTAT_PARITY 0x2
133e5a4914eSMaksim Kozlov #define UERSTAT_FRAME 0x4
134e5a4914eSMaksim Kozlov #define UERSTAT_BREAK 0x8
135e5a4914eSMaksim Kozlov
136e5a4914eSMaksim Kozlov typedef struct {
137e5a4914eSMaksim Kozlov uint8_t *data;
138e5a4914eSMaksim Kozlov uint32_t sp, rp; /* store and retrieve pointers */
139e5a4914eSMaksim Kozlov uint32_t size;
140e5a4914eSMaksim Kozlov } Exynos4210UartFIFO;
141e5a4914eSMaksim Kozlov
14261149ff6SAndreas Färber #define TYPE_EXYNOS4210_UART "exynos4210.uart"
1438063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210UartState, EXYNOS4210_UART)
14461149ff6SAndreas Färber
145db1015e9SEduardo Habkost struct Exynos4210UartState {
14661149ff6SAndreas Färber SysBusDevice parent_obj;
14761149ff6SAndreas Färber
148e5a4914eSMaksim Kozlov MemoryRegion iomem;
149e5a4914eSMaksim Kozlov
150e5a4914eSMaksim Kozlov uint32_t reg[EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)];
151e5a4914eSMaksim Kozlov Exynos4210UartFIFO rx;
152e5a4914eSMaksim Kozlov Exynos4210UartFIFO tx;
153e5a4914eSMaksim Kozlov
1543a5d3a6fSGuenter Roeck QEMUTimer *fifo_timeout_timer;
1553a5d3a6fSGuenter Roeck uint64_t wordtime; /* word time in ns */
1563a5d3a6fSGuenter Roeck
157becdfa00SMarc-André Lureau CharBackend chr;
158e5a4914eSMaksim Kozlov qemu_irq irq;
1593c77412bSGuenter Roeck qemu_irq dmairq;
160e5a4914eSMaksim Kozlov
161e5a4914eSMaksim Kozlov uint32_t channel;
162e5a4914eSMaksim Kozlov
163db1015e9SEduardo Habkost };
164e5a4914eSMaksim Kozlov
165e5a4914eSMaksim Kozlov
1666804d230SGuenter Roeck /* Used only for tracing */
exynos4210_uart_regname(hwaddr offset)167a8170e5eSAvi Kivity static const char *exynos4210_uart_regname(hwaddr offset)
168e5a4914eSMaksim Kozlov {
169e5a4914eSMaksim Kozlov
170e5a4914eSMaksim Kozlov int i;
171e5a4914eSMaksim Kozlov
172c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) {
173e5a4914eSMaksim Kozlov if (offset == exynos4210_uart_regs[i].offset) {
174e5a4914eSMaksim Kozlov return exynos4210_uart_regs[i].name;
175e5a4914eSMaksim Kozlov }
176e5a4914eSMaksim Kozlov }
177e5a4914eSMaksim Kozlov
178e5a4914eSMaksim Kozlov return NULL;
179e5a4914eSMaksim Kozlov }
180e5a4914eSMaksim Kozlov
181e5a4914eSMaksim Kozlov
fifo_store(Exynos4210UartFIFO * q,uint8_t ch)182e5a4914eSMaksim Kozlov static void fifo_store(Exynos4210UartFIFO *q, uint8_t ch)
183e5a4914eSMaksim Kozlov {
184e5a4914eSMaksim Kozlov q->data[q->sp] = ch;
185e5a4914eSMaksim Kozlov q->sp = (q->sp + 1) % q->size;
186e5a4914eSMaksim Kozlov }
187e5a4914eSMaksim Kozlov
fifo_retrieve(Exynos4210UartFIFO * q)188e5a4914eSMaksim Kozlov static uint8_t fifo_retrieve(Exynos4210UartFIFO *q)
189e5a4914eSMaksim Kozlov {
190e5a4914eSMaksim Kozlov uint8_t ret = q->data[q->rp];
191e5a4914eSMaksim Kozlov q->rp = (q->rp + 1) % q->size;
192e5a4914eSMaksim Kozlov return ret;
193e5a4914eSMaksim Kozlov }
194e5a4914eSMaksim Kozlov
fifo_elements_number(const Exynos4210UartFIFO * q)19575c6d92eSKrzysztof Kozlowski static int fifo_elements_number(const Exynos4210UartFIFO *q)
196e5a4914eSMaksim Kozlov {
197e5a4914eSMaksim Kozlov if (q->sp < q->rp) {
198e5a4914eSMaksim Kozlov return q->size - q->rp + q->sp;
199e5a4914eSMaksim Kozlov }
200e5a4914eSMaksim Kozlov
201e5a4914eSMaksim Kozlov return q->sp - q->rp;
202e5a4914eSMaksim Kozlov }
203e5a4914eSMaksim Kozlov
fifo_empty_elements_number(const Exynos4210UartFIFO * q)20475c6d92eSKrzysztof Kozlowski static int fifo_empty_elements_number(const Exynos4210UartFIFO *q)
205e5a4914eSMaksim Kozlov {
206e5a4914eSMaksim Kozlov return q->size - fifo_elements_number(q);
207e5a4914eSMaksim Kozlov }
208e5a4914eSMaksim Kozlov
fifo_reset(Exynos4210UartFIFO * q)209e5a4914eSMaksim Kozlov static void fifo_reset(Exynos4210UartFIFO *q)
210e5a4914eSMaksim Kozlov {
211e5a4914eSMaksim Kozlov g_free(q->data);
212e5a4914eSMaksim Kozlov q->data = NULL;
213e5a4914eSMaksim Kozlov
2140a553c12SMarkus Armbruster q->data = g_malloc0(q->size);
215e5a4914eSMaksim Kozlov
216e5a4914eSMaksim Kozlov q->sp = 0;
217e5a4914eSMaksim Kozlov q->rp = 0;
218e5a4914eSMaksim Kozlov }
219e5a4914eSMaksim Kozlov
exynos4210_uart_FIFO_trigger_level(uint32_t channel,uint32_t reg)2203a5d3a6fSGuenter Roeck static uint32_t exynos4210_uart_FIFO_trigger_level(uint32_t channel,
2213a5d3a6fSGuenter Roeck uint32_t reg)
222e5a4914eSMaksim Kozlov {
2233a5d3a6fSGuenter Roeck uint32_t level;
224e5a4914eSMaksim Kozlov
2253a5d3a6fSGuenter Roeck switch (channel) {
226e5a4914eSMaksim Kozlov case 0:
227e5a4914eSMaksim Kozlov level = reg * 32;
228e5a4914eSMaksim Kozlov break;
229e5a4914eSMaksim Kozlov case 1:
230e5a4914eSMaksim Kozlov case 4:
231e5a4914eSMaksim Kozlov level = reg * 8;
232e5a4914eSMaksim Kozlov break;
233e5a4914eSMaksim Kozlov case 2:
234e5a4914eSMaksim Kozlov case 3:
235e5a4914eSMaksim Kozlov level = reg * 2;
236e5a4914eSMaksim Kozlov break;
237e5a4914eSMaksim Kozlov default:
238e5a4914eSMaksim Kozlov level = 0;
2393a5d3a6fSGuenter Roeck trace_exynos_uart_channel_error(channel);
2403a5d3a6fSGuenter Roeck break;
2413a5d3a6fSGuenter Roeck }
2423a5d3a6fSGuenter Roeck return level;
243e5a4914eSMaksim Kozlov }
244e5a4914eSMaksim Kozlov
2453a5d3a6fSGuenter Roeck static uint32_t
exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState * s)2463a5d3a6fSGuenter Roeck exynos4210_uart_Tx_FIFO_trigger_level(const Exynos4210UartState *s)
2473a5d3a6fSGuenter Roeck {
2483a5d3a6fSGuenter Roeck uint32_t reg;
2493a5d3a6fSGuenter Roeck
2503a5d3a6fSGuenter Roeck reg = (s->reg[I_(UFCON)] & UFCON_Tx_FIFO_TRIGGER_LEVEL) >>
2513a5d3a6fSGuenter Roeck UFCON_Tx_FIFO_TRIGGER_LEVEL_SHIFT;
2523a5d3a6fSGuenter Roeck
2533a5d3a6fSGuenter Roeck return exynos4210_uart_FIFO_trigger_level(s->channel, reg);
2543a5d3a6fSGuenter Roeck }
2553a5d3a6fSGuenter Roeck
2563a5d3a6fSGuenter Roeck static uint32_t
exynos4210_uart_Rx_FIFO_trigger_level(const Exynos4210UartState * s)2573a5d3a6fSGuenter Roeck exynos4210_uart_Rx_FIFO_trigger_level(const Exynos4210UartState *s)
2583a5d3a6fSGuenter Roeck {
2593a5d3a6fSGuenter Roeck uint32_t reg;
2603a5d3a6fSGuenter Roeck
2613a5d3a6fSGuenter Roeck reg = ((s->reg[I_(UFCON)] & UFCON_Rx_FIFO_TRIGGER_LEVEL) >>
2623a5d3a6fSGuenter Roeck UFCON_Rx_FIFO_TRIGGER_LEVEL_SHIFT) + 1;
2633a5d3a6fSGuenter Roeck
2643a5d3a6fSGuenter Roeck return exynos4210_uart_FIFO_trigger_level(s->channel, reg);
265e5a4914eSMaksim Kozlov }
266e5a4914eSMaksim Kozlov
2673c77412bSGuenter Roeck /*
2683c77412bSGuenter Roeck * Update Rx DMA busy signal if Rx DMA is enabled. For simplicity,
2693c77412bSGuenter Roeck * mark DMA as busy if DMA is enabled and the receive buffer is empty.
2703c77412bSGuenter Roeck */
exynos4210_uart_update_dmabusy(Exynos4210UartState * s)2713c77412bSGuenter Roeck static void exynos4210_uart_update_dmabusy(Exynos4210UartState *s)
2723c77412bSGuenter Roeck {
2733c77412bSGuenter Roeck bool rx_dma_enabled = (s->reg[I_(UCON)] & 0x03) == 0x02;
2743c77412bSGuenter Roeck uint32_t count = fifo_elements_number(&s->rx);
2753c77412bSGuenter Roeck
2763c77412bSGuenter Roeck if (rx_dma_enabled && !count) {
2773c77412bSGuenter Roeck qemu_irq_raise(s->dmairq);
2783c77412bSGuenter Roeck trace_exynos_uart_dmabusy(s->channel);
2793c77412bSGuenter Roeck } else {
2803c77412bSGuenter Roeck qemu_irq_lower(s->dmairq);
2813c77412bSGuenter Roeck trace_exynos_uart_dmaready(s->channel);
2823c77412bSGuenter Roeck }
2833c77412bSGuenter Roeck }
2843c77412bSGuenter Roeck
exynos4210_uart_update_irq(Exynos4210UartState * s)285e5a4914eSMaksim Kozlov static void exynos4210_uart_update_irq(Exynos4210UartState *s)
286e5a4914eSMaksim Kozlov {
287e5a4914eSMaksim Kozlov /*
288e5a4914eSMaksim Kozlov * The Tx interrupt is always requested if the number of data in the
289e5a4914eSMaksim Kozlov * transmit FIFO is smaller than the trigger level.
290e5a4914eSMaksim Kozlov */
291b85f62d7SDaniel P. Berrange if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
292b85f62d7SDaniel P. Berrange uint32_t count = (s->reg[I_(UFSTAT)] & UFSTAT_Tx_FIFO_COUNT) >>
293e5a4914eSMaksim Kozlov UFSTAT_Tx_FIFO_COUNT_SHIFT;
294e5a4914eSMaksim Kozlov
295e5a4914eSMaksim Kozlov if (count <= exynos4210_uart_Tx_FIFO_trigger_level(s)) {
296e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD;
297e5a4914eSMaksim Kozlov }
2983a5d3a6fSGuenter Roeck
2993a5d3a6fSGuenter Roeck /*
3003a5d3a6fSGuenter Roeck * Rx interrupt if trigger level is reached or if rx timeout
3013a5d3a6fSGuenter Roeck * interrupt is disabled and there is data in the receive buffer
3023a5d3a6fSGuenter Roeck */
3033a5d3a6fSGuenter Roeck count = fifo_elements_number(&s->rx);
3043a5d3a6fSGuenter Roeck if ((count && !(s->reg[I_(UCON)] & 0x80)) ||
3053a5d3a6fSGuenter Roeck count >= exynos4210_uart_Rx_FIFO_trigger_level(s)) {
3063c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s);
3073a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD;
3083a5d3a6fSGuenter Roeck timer_del(s->fifo_timeout_timer);
3093a5d3a6fSGuenter Roeck }
3103a5d3a6fSGuenter Roeck } else if (s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY) {
3113c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s);
3123a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD;
313e5a4914eSMaksim Kozlov }
314e5a4914eSMaksim Kozlov
315e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] = s->reg[I_(UINTSP)] & ~s->reg[I_(UINTM)];
316e5a4914eSMaksim Kozlov
317e5a4914eSMaksim Kozlov if (s->reg[I_(UINTP)]) {
318e5a4914eSMaksim Kozlov qemu_irq_raise(s->irq);
3196804d230SGuenter Roeck trace_exynos_uart_irq_raised(s->channel, s->reg[I_(UINTP)]);
320e5a4914eSMaksim Kozlov } else {
321e5a4914eSMaksim Kozlov qemu_irq_lower(s->irq);
3226804d230SGuenter Roeck trace_exynos_uart_irq_lowered(s->channel);
323e5a4914eSMaksim Kozlov }
324e5a4914eSMaksim Kozlov }
325e5a4914eSMaksim Kozlov
exynos4210_uart_timeout_int(void * opaque)3263a5d3a6fSGuenter Roeck static void exynos4210_uart_timeout_int(void *opaque)
3273a5d3a6fSGuenter Roeck {
3283a5d3a6fSGuenter Roeck Exynos4210UartState *s = opaque;
3293a5d3a6fSGuenter Roeck
3303a5d3a6fSGuenter Roeck trace_exynos_uart_rx_timeout(s->channel, s->reg[I_(UTRSTAT)],
3313a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)]);
3323a5d3a6fSGuenter Roeck
3333a5d3a6fSGuenter Roeck if ((s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY) ||
3343a5d3a6fSGuenter Roeck (s->reg[I_(UCON)] & (1 << 11))) {
3353a5d3a6fSGuenter Roeck s->reg[I_(UINTSP)] |= UINTSP_RXD;
3363a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_TIMEOUT;
3373c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s);
3383a5d3a6fSGuenter Roeck exynos4210_uart_update_irq(s);
3393a5d3a6fSGuenter Roeck }
3403a5d3a6fSGuenter Roeck }
3413a5d3a6fSGuenter Roeck
exynos4210_uart_update_parameters(Exynos4210UartState * s)342e5a4914eSMaksim Kozlov static void exynos4210_uart_update_parameters(Exynos4210UartState *s)
343e5a4914eSMaksim Kozlov {
344e62694a0SPeter Maydell int speed, parity, data_bits, stop_bits;
345e5a4914eSMaksim Kozlov QEMUSerialSetParams ssp;
346e5a4914eSMaksim Kozlov uint64_t uclk_rate;
347e5a4914eSMaksim Kozlov
348e5a4914eSMaksim Kozlov if (s->reg[I_(UBRDIV)] == 0) {
349e5a4914eSMaksim Kozlov return;
350e5a4914eSMaksim Kozlov }
351e5a4914eSMaksim Kozlov
352e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x20) {
353e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x28) {
354e5a4914eSMaksim Kozlov parity = 'E';
355e5a4914eSMaksim Kozlov } else {
356e5a4914eSMaksim Kozlov parity = 'O';
357e5a4914eSMaksim Kozlov }
358e5a4914eSMaksim Kozlov } else {
359e5a4914eSMaksim Kozlov parity = 'N';
360e5a4914eSMaksim Kozlov }
361e5a4914eSMaksim Kozlov
362e5a4914eSMaksim Kozlov if (s->reg[I_(ULCON)] & 0x4) {
363e5a4914eSMaksim Kozlov stop_bits = 2;
364e5a4914eSMaksim Kozlov } else {
365e5a4914eSMaksim Kozlov stop_bits = 1;
366e5a4914eSMaksim Kozlov }
367e5a4914eSMaksim Kozlov
368e5a4914eSMaksim Kozlov data_bits = (s->reg[I_(ULCON)] & 0x3) + 5;
369e5a4914eSMaksim Kozlov
370e5a4914eSMaksim Kozlov uclk_rate = 24000000;
371e5a4914eSMaksim Kozlov
372e5a4914eSMaksim Kozlov speed = uclk_rate / ((16 * (s->reg[I_(UBRDIV)]) & 0xffff) +
373e5a4914eSMaksim Kozlov (s->reg[I_(UFRACVAL)] & 0x7) + 16);
374e5a4914eSMaksim Kozlov
375e5a4914eSMaksim Kozlov ssp.speed = speed;
376e5a4914eSMaksim Kozlov ssp.parity = parity;
377e5a4914eSMaksim Kozlov ssp.data_bits = data_bits;
378e5a4914eSMaksim Kozlov ssp.stop_bits = stop_bits;
379e5a4914eSMaksim Kozlov
3803a5d3a6fSGuenter Roeck s->wordtime = NANOSECONDS_PER_SECOND * (data_bits + stop_bits + 1) / speed;
3813a5d3a6fSGuenter Roeck
3825345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
383e5a4914eSMaksim Kozlov
3846804d230SGuenter Roeck trace_exynos_uart_update_params(
3853a5d3a6fSGuenter Roeck s->channel, speed, parity, data_bits, stop_bits, s->wordtime);
3863a5d3a6fSGuenter Roeck }
3873a5d3a6fSGuenter Roeck
exynos4210_uart_rx_timeout_set(Exynos4210UartState * s)3883a5d3a6fSGuenter Roeck static void exynos4210_uart_rx_timeout_set(Exynos4210UartState *s)
3893a5d3a6fSGuenter Roeck {
3903a5d3a6fSGuenter Roeck if (s->reg[I_(UCON)] & 0x80) {
3913a5d3a6fSGuenter Roeck uint32_t timeout = ((s->reg[I_(UCON)] >> 12) & 0x0f) * s->wordtime;
3923a5d3a6fSGuenter Roeck
3933a5d3a6fSGuenter Roeck timer_mod(s->fifo_timeout_timer,
3943a5d3a6fSGuenter Roeck qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + timeout);
3953a5d3a6fSGuenter Roeck } else {
3963a5d3a6fSGuenter Roeck timer_del(s->fifo_timeout_timer);
3973a5d3a6fSGuenter Roeck }
398e5a4914eSMaksim Kozlov }
399e5a4914eSMaksim Kozlov
exynos4210_uart_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)400a8170e5eSAvi Kivity static void exynos4210_uart_write(void *opaque, hwaddr offset,
401e5a4914eSMaksim Kozlov uint64_t val, unsigned size)
402e5a4914eSMaksim Kozlov {
403e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque;
404e5a4914eSMaksim Kozlov uint8_t ch;
405e5a4914eSMaksim Kozlov
4066804d230SGuenter Roeck trace_exynos_uart_write(s->channel, offset,
4076804d230SGuenter Roeck exynos4210_uart_regname(offset), val);
408e5a4914eSMaksim Kozlov
409e5a4914eSMaksim Kozlov switch (offset) {
410e5a4914eSMaksim Kozlov case ULCON:
411e5a4914eSMaksim Kozlov case UBRDIV:
412e5a4914eSMaksim Kozlov case UFRACVAL:
413e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val;
414e5a4914eSMaksim Kozlov exynos4210_uart_update_parameters(s);
415e5a4914eSMaksim Kozlov break;
416e5a4914eSMaksim Kozlov case UFCON:
417e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] = val;
418e5a4914eSMaksim Kozlov if (val & UFCON_Rx_FIFO_RESET) {
419e5a4914eSMaksim Kozlov fifo_reset(&s->rx);
420e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Rx_FIFO_RESET;
4216804d230SGuenter Roeck trace_exynos_uart_rx_fifo_reset(s->channel);
422e5a4914eSMaksim Kozlov }
423e5a4914eSMaksim Kozlov if (val & UFCON_Tx_FIFO_RESET) {
424e5a4914eSMaksim Kozlov fifo_reset(&s->tx);
425e5a4914eSMaksim Kozlov s->reg[I_(UFCON)] &= ~UFCON_Tx_FIFO_RESET;
4266804d230SGuenter Roeck trace_exynos_uart_tx_fifo_reset(s->channel);
427e5a4914eSMaksim Kozlov }
428e5a4914eSMaksim Kozlov break;
429e5a4914eSMaksim Kozlov
430e5a4914eSMaksim Kozlov case UTXH:
43130650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) {
432e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~(UTRSTAT_TRANSMITTER_EMPTY |
433e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY);
434e5a4914eSMaksim Kozlov ch = (uint8_t)val;
4356ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use
4366ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */
4375345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &ch, 1);
4386804d230SGuenter Roeck trace_exynos_uart_tx(s->channel, ch);
439e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_TRANSMITTER_EMPTY |
440e5a4914eSMaksim Kozlov UTRSTAT_Tx_BUFFER_EMPTY;
441e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_TXD;
442e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
443e5a4914eSMaksim Kozlov }
444e5a4914eSMaksim Kozlov break;
445e5a4914eSMaksim Kozlov
446e5a4914eSMaksim Kozlov case UINTP:
447e5a4914eSMaksim Kozlov s->reg[I_(UINTP)] &= ~val;
448e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val;
4496804d230SGuenter Roeck trace_exynos_uart_intclr(s->channel, s->reg[I_(UINTP)]);
450e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
451e5a4914eSMaksim Kozlov break;
452e5a4914eSMaksim Kozlov case UTRSTAT:
4533a5d3a6fSGuenter Roeck if (val & UTRSTAT_Rx_TIMEOUT) {
4543a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_TIMEOUT;
4553a5d3a6fSGuenter Roeck }
4563a5d3a6fSGuenter Roeck break;
457e5a4914eSMaksim Kozlov case UERSTAT:
458e5a4914eSMaksim Kozlov case UFSTAT:
459e5a4914eSMaksim Kozlov case UMSTAT:
460e5a4914eSMaksim Kozlov case URXH:
4616804d230SGuenter Roeck trace_exynos_uart_ro_write(
462e5a4914eSMaksim Kozlov s->channel, exynos4210_uart_regname(offset), offset);
463e5a4914eSMaksim Kozlov break;
464e5a4914eSMaksim Kozlov case UINTSP:
465e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] &= ~val;
466e5a4914eSMaksim Kozlov break;
467e5a4914eSMaksim Kozlov case UINTM:
468e5a4914eSMaksim Kozlov s->reg[I_(UINTM)] = val;
469e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
470e5a4914eSMaksim Kozlov break;
471e5a4914eSMaksim Kozlov case UCON:
472e5a4914eSMaksim Kozlov case UMCON:
473e5a4914eSMaksim Kozlov default:
474e5a4914eSMaksim Kozlov s->reg[I_(offset)] = val;
475e5a4914eSMaksim Kozlov break;
476e5a4914eSMaksim Kozlov }
477e5a4914eSMaksim Kozlov }
4783a5d3a6fSGuenter Roeck
exynos4210_uart_read(void * opaque,hwaddr offset,unsigned size)479a8170e5eSAvi Kivity static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset,
480e5a4914eSMaksim Kozlov unsigned size)
481e5a4914eSMaksim Kozlov {
482e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque;
483e5a4914eSMaksim Kozlov uint32_t res;
484e5a4914eSMaksim Kozlov
485e5a4914eSMaksim Kozlov switch (offset) {
486e5a4914eSMaksim Kozlov case UERSTAT: /* Read Only */
487e5a4914eSMaksim Kozlov res = s->reg[I_(UERSTAT)];
488e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] = 0;
4896804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset,
4906804d230SGuenter Roeck exynos4210_uart_regname(offset), res);
491e5a4914eSMaksim Kozlov return res;
492e5a4914eSMaksim Kozlov case UFSTAT: /* Read Only */
493e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] = fifo_elements_number(&s->rx) & 0xff;
494e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) == 0) {
495e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] |= UFSTAT_Rx_FIFO_FULL;
496e5a4914eSMaksim Kozlov s->reg[I_(UFSTAT)] &= ~0xff;
497e5a4914eSMaksim Kozlov }
4986804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset,
4996804d230SGuenter Roeck exynos4210_uart_regname(offset),
5006804d230SGuenter Roeck s->reg[I_(UFSTAT)]);
501e5a4914eSMaksim Kozlov return s->reg[I_(UFSTAT)];
502e5a4914eSMaksim Kozlov case URXH:
503e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
504e5a4914eSMaksim Kozlov if (fifo_elements_number(&s->rx)) {
505e5a4914eSMaksim Kozlov res = fifo_retrieve(&s->rx);
5066804d230SGuenter Roeck trace_exynos_uart_rx(s->channel, res);
507e5a4914eSMaksim Kozlov if (!fifo_elements_number(&s->rx)) {
508e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY;
509e5a4914eSMaksim Kozlov } else {
510e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
511e5a4914eSMaksim Kozlov }
512e5a4914eSMaksim Kozlov } else {
5136804d230SGuenter Roeck trace_exynos_uart_rx_error(s->channel);
514e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR;
515e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
516e5a4914eSMaksim Kozlov res = 0;
517e5a4914eSMaksim Kozlov }
518e5a4914eSMaksim Kozlov } else {
519e5a4914eSMaksim Kozlov s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY;
520e5a4914eSMaksim Kozlov res = s->reg[I_(URXH)];
521e5a4914eSMaksim Kozlov }
522f2c0fb93SIris Johnson qemu_chr_fe_accept_input(&s->chr);
5233c77412bSGuenter Roeck exynos4210_uart_update_dmabusy(s);
5246804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset,
5256804d230SGuenter Roeck exynos4210_uart_regname(offset), res);
526e5a4914eSMaksim Kozlov return res;
527e5a4914eSMaksim Kozlov case UTXH:
5286804d230SGuenter Roeck trace_exynos_uart_wo_read(s->channel, exynos4210_uart_regname(offset),
5296804d230SGuenter Roeck offset);
530e5a4914eSMaksim Kozlov break;
531e5a4914eSMaksim Kozlov default:
5326804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset,
5336804d230SGuenter Roeck exynos4210_uart_regname(offset),
5346804d230SGuenter Roeck s->reg[I_(offset)]);
535e5a4914eSMaksim Kozlov return s->reg[I_(offset)];
536e5a4914eSMaksim Kozlov }
537e5a4914eSMaksim Kozlov
5386804d230SGuenter Roeck trace_exynos_uart_read(s->channel, offset, exynos4210_uart_regname(offset),
5396804d230SGuenter Roeck 0);
540e5a4914eSMaksim Kozlov return 0;
541e5a4914eSMaksim Kozlov }
542e5a4914eSMaksim Kozlov
543e5a4914eSMaksim Kozlov static const MemoryRegionOps exynos4210_uart_ops = {
544e5a4914eSMaksim Kozlov .read = exynos4210_uart_read,
545e5a4914eSMaksim Kozlov .write = exynos4210_uart_write,
546e5a4914eSMaksim Kozlov .endianness = DEVICE_NATIVE_ENDIAN,
547e5a4914eSMaksim Kozlov .valid = {
548e5a4914eSMaksim Kozlov .max_access_size = 4,
549e5a4914eSMaksim Kozlov .unaligned = false
550e5a4914eSMaksim Kozlov },
551e5a4914eSMaksim Kozlov };
552e5a4914eSMaksim Kozlov
exynos4210_uart_can_receive(void * opaque)553e5a4914eSMaksim Kozlov static int exynos4210_uart_can_receive(void *opaque)
554e5a4914eSMaksim Kozlov {
555e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque;
556e5a4914eSMaksim Kozlov
55740b4c2aeSIris Johnson if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
558e5a4914eSMaksim Kozlov return fifo_empty_elements_number(&s->rx);
55940b4c2aeSIris Johnson } else {
56040b4c2aeSIris Johnson return !(s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY);
56140b4c2aeSIris Johnson }
562e5a4914eSMaksim Kozlov }
563e5a4914eSMaksim Kozlov
exynos4210_uart_receive(void * opaque,const uint8_t * buf,int size)564e5a4914eSMaksim Kozlov static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size)
565e5a4914eSMaksim Kozlov {
566e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque;
567e5a4914eSMaksim Kozlov int i;
568e5a4914eSMaksim Kozlov
569e5a4914eSMaksim Kozlov if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) {
570e5a4914eSMaksim Kozlov if (fifo_empty_elements_number(&s->rx) < size) {
5713a5d3a6fSGuenter Roeck size = fifo_empty_elements_number(&s->rx);
572e5a4914eSMaksim Kozlov s->reg[I_(UINTSP)] |= UINTSP_ERROR;
5733a5d3a6fSGuenter Roeck }
574e5a4914eSMaksim Kozlov for (i = 0; i < size; i++) {
575e5a4914eSMaksim Kozlov fifo_store(&s->rx, buf[i]);
576e5a4914eSMaksim Kozlov }
5773a5d3a6fSGuenter Roeck exynos4210_uart_rx_timeout_set(s);
578e5a4914eSMaksim Kozlov } else {
579e5a4914eSMaksim Kozlov s->reg[I_(URXH)] = buf[0];
580e5a4914eSMaksim Kozlov }
5813a5d3a6fSGuenter Roeck s->reg[I_(UTRSTAT)] |= UTRSTAT_Rx_BUFFER_DATA_READY;
582e5a4914eSMaksim Kozlov
583e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
584e5a4914eSMaksim Kozlov }
585e5a4914eSMaksim Kozlov
586e5a4914eSMaksim Kozlov
exynos4210_uart_event(void * opaque,QEMUChrEvent event)587083b266fSPhilippe Mathieu-Daudé static void exynos4210_uart_event(void *opaque, QEMUChrEvent event)
588e5a4914eSMaksim Kozlov {
589e5a4914eSMaksim Kozlov Exynos4210UartState *s = (Exynos4210UartState *)opaque;
590e5a4914eSMaksim Kozlov
591e5a4914eSMaksim Kozlov if (event == CHR_EVENT_BREAK) {
592e5a4914eSMaksim Kozlov /* When the RxDn is held in logic 0, then a null byte is pushed into the
593e5a4914eSMaksim Kozlov * fifo */
594e5a4914eSMaksim Kozlov fifo_store(&s->rx, '\0');
595e5a4914eSMaksim Kozlov s->reg[I_(UERSTAT)] |= UERSTAT_BREAK;
596e5a4914eSMaksim Kozlov exynos4210_uart_update_irq(s);
597e5a4914eSMaksim Kozlov }
598e5a4914eSMaksim Kozlov }
599e5a4914eSMaksim Kozlov
600e5a4914eSMaksim Kozlov
exynos4210_uart_reset(DeviceState * dev)601e5a4914eSMaksim Kozlov static void exynos4210_uart_reset(DeviceState *dev)
602e5a4914eSMaksim Kozlov {
60361149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev);
604e5a4914eSMaksim Kozlov int i;
605e5a4914eSMaksim Kozlov
606c46b07f0SStefan Weil for (i = 0; i < ARRAY_SIZE(exynos4210_uart_regs); i++) {
607e5a4914eSMaksim Kozlov s->reg[I_(exynos4210_uart_regs[i].offset)] =
608e5a4914eSMaksim Kozlov exynos4210_uart_regs[i].reset_value;
609e5a4914eSMaksim Kozlov }
610e5a4914eSMaksim Kozlov
611e5a4914eSMaksim Kozlov fifo_reset(&s->rx);
612e5a4914eSMaksim Kozlov fifo_reset(&s->tx);
613e5a4914eSMaksim Kozlov
6146804d230SGuenter Roeck trace_exynos_uart_rxsize(s->channel, s->rx.size);
615e5a4914eSMaksim Kozlov }
616e5a4914eSMaksim Kozlov
exynos4210_uart_post_load(void * opaque,int version_id)617c9d3396dSGuenter Roeck static int exynos4210_uart_post_load(void *opaque, int version_id)
618c9d3396dSGuenter Roeck {
619c9d3396dSGuenter Roeck Exynos4210UartState *s = (Exynos4210UartState *)opaque;
620c9d3396dSGuenter Roeck
621c9d3396dSGuenter Roeck exynos4210_uart_update_parameters(s);
6223a5d3a6fSGuenter Roeck exynos4210_uart_rx_timeout_set(s);
623c9d3396dSGuenter Roeck
624c9d3396dSGuenter Roeck return 0;
625c9d3396dSGuenter Roeck }
626c9d3396dSGuenter Roeck
627e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart_fifo = {
628e5a4914eSMaksim Kozlov .name = "exynos4210.uart.fifo",
629e5a4914eSMaksim Kozlov .version_id = 1,
630e5a4914eSMaksim Kozlov .minimum_version_id = 1,
6312f6cab05SRichard Henderson .fields = (const VMStateField[]) {
632e5a4914eSMaksim Kozlov VMSTATE_UINT32(sp, Exynos4210UartFIFO),
633e5a4914eSMaksim Kozlov VMSTATE_UINT32(rp, Exynos4210UartFIFO),
63459046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(data, Exynos4210UartFIFO, 1, NULL, size),
635e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST()
636e5a4914eSMaksim Kozlov }
637e5a4914eSMaksim Kozlov };
638e5a4914eSMaksim Kozlov
639e5a4914eSMaksim Kozlov static const VMStateDescription vmstate_exynos4210_uart = {
640e5a4914eSMaksim Kozlov .name = "exynos4210.uart",
641e5a4914eSMaksim Kozlov .version_id = 1,
642e5a4914eSMaksim Kozlov .minimum_version_id = 1,
643617dff09SPeter Maydell .post_load = exynos4210_uart_post_load,
6442f6cab05SRichard Henderson .fields = (const VMStateField[]) {
645e5a4914eSMaksim Kozlov VMSTATE_STRUCT(rx, Exynos4210UartState, 1,
646e5a4914eSMaksim Kozlov vmstate_exynos4210_uart_fifo, Exynos4210UartFIFO),
647e5a4914eSMaksim Kozlov VMSTATE_UINT32_ARRAY(reg, Exynos4210UartState,
648e5a4914eSMaksim Kozlov EXYNOS4210_UART_REGS_MEM_SIZE / sizeof(uint32_t)),
649e5a4914eSMaksim Kozlov VMSTATE_END_OF_LIST()
650e5a4914eSMaksim Kozlov }
651e5a4914eSMaksim Kozlov };
652e5a4914eSMaksim Kozlov
exynos4210_uart_create(hwaddr addr,int fifo_size,int channel,Chardev * chr,qemu_irq irq)653a8170e5eSAvi Kivity DeviceState *exynos4210_uart_create(hwaddr addr,
654e5a4914eSMaksim Kozlov int fifo_size,
655e5a4914eSMaksim Kozlov int channel,
6560ec7b3e7SMarc-André Lureau Chardev *chr,
657e5a4914eSMaksim Kozlov qemu_irq irq)
658e5a4914eSMaksim Kozlov {
659e5a4914eSMaksim Kozlov DeviceState *dev;
660e5a4914eSMaksim Kozlov SysBusDevice *bus;
661e5a4914eSMaksim Kozlov
6623e80f690SMarkus Armbruster dev = qdev_new(TYPE_EXYNOS4210_UART);
663e5a4914eSMaksim Kozlov
664e5a4914eSMaksim Kozlov qdev_prop_set_chr(dev, "chardev", chr);
665e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "channel", channel);
666e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "rx-size", fifo_size);
667e5a4914eSMaksim Kozlov qdev_prop_set_uint32(dev, "tx-size", fifo_size);
668e5a4914eSMaksim Kozlov
6691356b98dSAndreas Färber bus = SYS_BUS_DEVICE(dev);
6703c6ef471SMarkus Armbruster sysbus_realize_and_unref(bus, &error_fatal);
671a8170e5eSAvi Kivity if (addr != (hwaddr)-1) {
672e5a4914eSMaksim Kozlov sysbus_mmio_map(bus, 0, addr);
673e5a4914eSMaksim Kozlov }
674e5a4914eSMaksim Kozlov sysbus_connect_irq(bus, 0, irq);
675e5a4914eSMaksim Kozlov
676e5a4914eSMaksim Kozlov return dev;
677e5a4914eSMaksim Kozlov }
678e5a4914eSMaksim Kozlov
exynos4210_uart_init(Object * obj)6795b982482Sxiaoqiang zhao static void exynos4210_uart_init(Object *obj)
680e5a4914eSMaksim Kozlov {
6815b982482Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
68261149ff6SAndreas Färber Exynos4210UartState *s = EXYNOS4210_UART(dev);
683e5a4914eSMaksim Kozlov
6843a5d3a6fSGuenter Roeck s->wordtime = NANOSECONDS_PER_SECOND * 10 / 9600;
6853a5d3a6fSGuenter Roeck
686e5a4914eSMaksim Kozlov /* memory mapping */
6875b982482Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_uart_ops, s,
688300b1fc6SPaolo Bonzini "exynos4210.uart", EXYNOS4210_UART_REGS_MEM_SIZE);
689e5a4914eSMaksim Kozlov sysbus_init_mmio(dev, &s->iomem);
690e5a4914eSMaksim Kozlov
691e5a4914eSMaksim Kozlov sysbus_init_irq(dev, &s->irq);
6923c77412bSGuenter Roeck sysbus_init_irq(dev, &s->dmairq);
6935b982482Sxiaoqiang zhao }
6945b982482Sxiaoqiang zhao
exynos4210_uart_realize(DeviceState * dev,Error ** errp)6955b982482Sxiaoqiang zhao static void exynos4210_uart_realize(DeviceState *dev, Error **errp)
6965b982482Sxiaoqiang zhao {
6975b982482Sxiaoqiang zhao Exynos4210UartState *s = EXYNOS4210_UART(dev);
698e5a4914eSMaksim Kozlov
6998bbc394cSChen Qun s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
7008bbc394cSChen Qun exynos4210_uart_timeout_int, s);
7018bbc394cSChen Qun
7025345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chr, exynos4210_uart_can_receive,
7035345fdb4SMarc-André Lureau exynos4210_uart_receive, exynos4210_uart_event,
70481517ba3SAnton Nefedov NULL, s, NULL, true);
705e5a4914eSMaksim Kozlov }
706e5a4914eSMaksim Kozlov
707312f37d1SRichard Henderson static const Property exynos4210_uart_properties[] = {
708e5a4914eSMaksim Kozlov DEFINE_PROP_CHR("chardev", Exynos4210UartState, chr),
709e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("channel", Exynos4210UartState, channel, 0),
710e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("rx-size", Exynos4210UartState, rx.size, 16),
711e5a4914eSMaksim Kozlov DEFINE_PROP_UINT32("tx-size", Exynos4210UartState, tx.size, 16),
712e5a4914eSMaksim Kozlov };
713e5a4914eSMaksim Kozlov
exynos4210_uart_class_init(ObjectClass * klass,const void * data)714*12d1a768SPhilippe Mathieu-Daudé static void exynos4210_uart_class_init(ObjectClass *klass, const void *data)
715e5a4914eSMaksim Kozlov {
716e5a4914eSMaksim Kozlov DeviceClass *dc = DEVICE_CLASS(klass);
717e5a4914eSMaksim Kozlov
7185b982482Sxiaoqiang zhao dc->realize = exynos4210_uart_realize;
719e3d08143SPeter Maydell device_class_set_legacy_reset(dc, exynos4210_uart_reset);
7204f67d30bSMarc-André Lureau device_class_set_props(dc, exynos4210_uart_properties);
721e5a4914eSMaksim Kozlov dc->vmsd = &vmstate_exynos4210_uart;
722e5a4914eSMaksim Kozlov }
723e5a4914eSMaksim Kozlov
7248c43a6f0SAndreas Färber static const TypeInfo exynos4210_uart_info = {
72561149ff6SAndreas Färber .name = TYPE_EXYNOS4210_UART,
726e5a4914eSMaksim Kozlov .parent = TYPE_SYS_BUS_DEVICE,
727e5a4914eSMaksim Kozlov .instance_size = sizeof(Exynos4210UartState),
7285b982482Sxiaoqiang zhao .instance_init = exynos4210_uart_init,
729e5a4914eSMaksim Kozlov .class_init = exynos4210_uart_class_init,
730e5a4914eSMaksim Kozlov };
731e5a4914eSMaksim Kozlov
exynos4210_uart_register(void)732e5a4914eSMaksim Kozlov static void exynos4210_uart_register(void)
733e5a4914eSMaksim Kozlov {
734e5a4914eSMaksim Kozlov type_register_static(&exynos4210_uart_info);
735e5a4914eSMaksim Kozlov }
736e5a4914eSMaksim Kozlov
737e5a4914eSMaksim Kozlov type_init(exynos4210_uart_register)
738