xref: /qemu/hw/char/escc.c (revision ce35e2295ea10caa97e223c1254e345a888e7ed8)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
250430891cSPeter Maydell #include "qemu/osdep.h"
2664552b6bSMarkus Armbruster #include "hw/irq.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
28*ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
2983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
320d09e41aSPaolo Bonzini #include "hw/char/escc.h"
3328ecbaeeSPaolo Bonzini #include "ui/console.h"
3430c2f238SBlue Swirl #include "trace.h"
35e80cfcfcSbellard 
36e80cfcfcSbellard /*
3709330e90SBlue Swirl  * Chipset docs:
3809330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3909330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
4009330e90SBlue Swirl  *
41b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
42e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
43e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
44e80cfcfcSbellard  *
45e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
46e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
47e80cfcfcSbellard  * only asynchronous. There is no DMA.
48e80cfcfcSbellard  *
49b43047a2SLaurent Vivier  * Z85C30 is also used on PowerMacs and m68k Macs.
50b43047a2SLaurent Vivier  *
51b43047a2SLaurent Vivier  * There are some small differences between Sparc version (sunzilog)
52b43047a2SLaurent Vivier  * and PowerMac (pmac):
53b4ed08e0Sblueswir1  *  Offset between control and data registers
54b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
55b4ed08e0Sblueswir1  *  CTS is inverted
56b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
57b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
58b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
59b43047a2SLaurent Vivier  *
60b43047a2SLaurent Vivier  * Linux driver for m68k Macs is the same as for PowerMac (pmac_zilog),
61b43047a2SLaurent Vivier  * but registers are grouped by type and not by channel:
62b43047a2SLaurent Vivier  * channel is selected by bit 0 of the address (instead of bit 1)
63b43047a2SLaurent Vivier  * and register is selected by bit 1 of the address (instead of bit 0).
64e80cfcfcSbellard  */
65e80cfcfcSbellard 
66715748faSbellard /*
67715748faSbellard  * Modifications:
68715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
69715748faSbellard  *                                  serial mouse queue.
70715748faSbellard  *                                  Implemented serial mouse protocol.
719fc391f8SArtyom Tarasenko  *
729fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
73715748faSbellard  */
74715748faSbellard 
752cc75c32SLaurent Vivier #define CHN_C(s) ((s)->chn == escc_chn_b ? 'b' : 'a')
76e80cfcfcSbellard 
7712abac85Sblueswir1 #define SERIAL_CTRL 0
7812abac85Sblueswir1 #define SERIAL_DATA 1
7912abac85Sblueswir1 
8012abac85Sblueswir1 #define W_CMD     0
8112abac85Sblueswir1 #define CMD_PTR_MASK   0x07
8212abac85Sblueswir1 #define CMD_CMD_MASK   0x38
8312abac85Sblueswir1 #define CMD_HI         0x08
8412abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
8512abac85Sblueswir1 #define CMD_CLR_IUS    0x38
8612abac85Sblueswir1 #define W_INTR    1
8712abac85Sblueswir1 #define INTR_INTALL    0x01
8812abac85Sblueswir1 #define INTR_TXINT     0x02
8912abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
9012abac85Sblueswir1 #define INTR_RXINT1ST  0x08
9112abac85Sblueswir1 #define INTR_RXINTALL  0x10
9212abac85Sblueswir1 #define W_IVEC    2
9312abac85Sblueswir1 #define W_RXCTRL  3
9412abac85Sblueswir1 #define RXCTRL_RXEN    0x01
9512abac85Sblueswir1 #define W_TXCTRL1 4
9612abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
9712abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
9812abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
9912abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
10012abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
10112abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
10212abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
10312abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
10412abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
10512abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
10612abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
10712abac85Sblueswir1 #define W_TXCTRL2 5
10812abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
10912abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
11012abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
11112abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
11212abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
11312abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
11412abac85Sblueswir1 #define W_SYNC1   6
11512abac85Sblueswir1 #define W_SYNC2   7
11612abac85Sblueswir1 #define W_TXBUF   8
11712abac85Sblueswir1 #define W_MINTR   9
11812abac85Sblueswir1 #define MINTR_STATUSHI 0x10
11912abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
12012abac85Sblueswir1 #define MINTR_RST_B    0x40
12112abac85Sblueswir1 #define MINTR_RST_A    0x80
12212abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
12312abac85Sblueswir1 #define W_MISC1  10
12412abac85Sblueswir1 #define W_CLOCK  11
12512abac85Sblueswir1 #define CLOCK_TRXC     0x08
12612abac85Sblueswir1 #define W_BRGLO  12
12712abac85Sblueswir1 #define W_BRGHI  13
12812abac85Sblueswir1 #define W_MISC2  14
12912abac85Sblueswir1 #define MISC2_PLLDIS   0x30
13012abac85Sblueswir1 #define W_EXTINT 15
13112abac85Sblueswir1 #define EXTINT_DCD     0x08
13212abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
13312abac85Sblueswir1 #define EXTINT_CTSINT  0x20
13412abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
13512abac85Sblueswir1 #define EXTINT_BRKINT  0x80
13612abac85Sblueswir1 
13712abac85Sblueswir1 #define R_STATUS  0
13812abac85Sblueswir1 #define STATUS_RXAV    0x01
13912abac85Sblueswir1 #define STATUS_ZERO    0x02
14012abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
14112abac85Sblueswir1 #define STATUS_DCD     0x08
14212abac85Sblueswir1 #define STATUS_SYNC    0x10
14312abac85Sblueswir1 #define STATUS_CTS     0x20
14412abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
14512abac85Sblueswir1 #define STATUS_BRK     0x80
14612abac85Sblueswir1 #define R_SPEC    1
14712abac85Sblueswir1 #define SPEC_ALLSENT   0x01
14812abac85Sblueswir1 #define SPEC_BITS8     0x06
14912abac85Sblueswir1 #define R_IVEC    2
15012abac85Sblueswir1 #define IVEC_TXINTB    0x00
15112abac85Sblueswir1 #define IVEC_LONOINT   0x06
15212abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
15312abac85Sblueswir1 #define IVEC_LORXINTB  0x04
15412abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
15512abac85Sblueswir1 #define IVEC_HINOINT   0x60
15612abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
15712abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
15812abac85Sblueswir1 #define IVEC_HITXINTA  0x10
15912abac85Sblueswir1 #define R_INTR    3
16012abac85Sblueswir1 #define INTR_EXTINTB   0x01
16112abac85Sblueswir1 #define INTR_TXINTB    0x02
16212abac85Sblueswir1 #define INTR_RXINTB    0x04
16312abac85Sblueswir1 #define INTR_EXTINTA   0x08
16412abac85Sblueswir1 #define INTR_TXINTA    0x10
16512abac85Sblueswir1 #define INTR_RXINTA    0x20
16612abac85Sblueswir1 #define R_IPEN    4
16712abac85Sblueswir1 #define R_TXCTRL1 5
16812abac85Sblueswir1 #define R_TXCTRL2 6
16912abac85Sblueswir1 #define R_BC      7
17012abac85Sblueswir1 #define R_RXBUF   8
17112abac85Sblueswir1 #define R_RXCTRL  9
17212abac85Sblueswir1 #define R_MISC   10
17312abac85Sblueswir1 #define R_MISC1  11
17412abac85Sblueswir1 #define R_BRGLO  12
17512abac85Sblueswir1 #define R_BRGHI  13
17612abac85Sblueswir1 #define R_MISC1I 14
17712abac85Sblueswir1 #define R_EXTINT 15
178e80cfcfcSbellard 
1792cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val);
1808be1f5c8Sbellard static int serial_can_receive(void *opaque);
1812cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch);
1828be1f5c8Sbellard 
183b43047a2SLaurent Vivier static int reg_shift(ESCCState *s)
184b43047a2SLaurent Vivier {
185b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift + 1 : s->it_shift;
186b43047a2SLaurent Vivier }
187b43047a2SLaurent Vivier 
188b43047a2SLaurent Vivier static int chn_shift(ESCCState *s)
189b43047a2SLaurent Vivier {
190b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift : s->it_shift + 1;
191b43047a2SLaurent Vivier }
192b43047a2SLaurent Vivier 
19367deb562Sblueswir1 static void clear_queue(void *opaque)
19467deb562Sblueswir1 {
1952cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
1962cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
19767deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
19867deb562Sblueswir1 }
19967deb562Sblueswir1 
2008be1f5c8Sbellard static void put_queue(void *opaque, int b)
2018be1f5c8Sbellard {
2022cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2032cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2048be1f5c8Sbellard 
20530c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
2062cc75c32SLaurent Vivier     if (q->count >= ESCC_SERIO_QUEUE_SIZE) {
2078be1f5c8Sbellard         return;
2082cc75c32SLaurent Vivier     }
2098be1f5c8Sbellard     q->data[q->wptr] = b;
2102cc75c32SLaurent Vivier     if (++q->wptr == ESCC_SERIO_QUEUE_SIZE) {
2118be1f5c8Sbellard         q->wptr = 0;
2122cc75c32SLaurent Vivier     }
2138be1f5c8Sbellard     q->count++;
2148be1f5c8Sbellard     serial_receive_byte(s, 0);
2158be1f5c8Sbellard }
2168be1f5c8Sbellard 
2178be1f5c8Sbellard static uint32_t get_queue(void *opaque)
2188be1f5c8Sbellard {
2192cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2202cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2218be1f5c8Sbellard     int val;
2228be1f5c8Sbellard 
2238be1f5c8Sbellard     if (q->count == 0) {
2248be1f5c8Sbellard         return 0;
2258be1f5c8Sbellard     } else {
2268be1f5c8Sbellard         val = q->data[q->rptr];
2272cc75c32SLaurent Vivier         if (++q->rptr == ESCC_SERIO_QUEUE_SIZE) {
2288be1f5c8Sbellard             q->rptr = 0;
2292cc75c32SLaurent Vivier         }
2308be1f5c8Sbellard         q->count--;
2318be1f5c8Sbellard     }
23230c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2338be1f5c8Sbellard     if (q->count > 0)
2348be1f5c8Sbellard         serial_receive_byte(s, 0);
2358be1f5c8Sbellard     return val;
2368be1f5c8Sbellard }
2378be1f5c8Sbellard 
2382cc75c32SLaurent Vivier static int escc_update_irq_chn(ESCCChannelState *s)
239e80cfcfcSbellard {
2409fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
24112abac85Sblueswir1          // tx ints enabled, pending
24212abac85Sblueswir1          ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
24312abac85Sblueswir1            ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
244e80cfcfcSbellard           s->rxint == 1) || // rx ints enabled, pending
24512abac85Sblueswir1          ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
24612abac85Sblueswir1           (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
247e4a89056Sbellard         return 1;
248e80cfcfcSbellard     }
249e4a89056Sbellard     return 0;
250e4a89056Sbellard }
251e4a89056Sbellard 
2522cc75c32SLaurent Vivier static void escc_update_irq(ESCCChannelState *s)
253e4a89056Sbellard {
254e4a89056Sbellard     int irq;
255e4a89056Sbellard 
256b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
257b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
258e4a89056Sbellard 
25930c2f238SBlue Swirl     trace_escc_update_irq(irq);
260d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
261e80cfcfcSbellard }
262e80cfcfcSbellard 
2632cc75c32SLaurent Vivier static void escc_reset_chn(ESCCChannelState *s)
264e80cfcfcSbellard {
265e80cfcfcSbellard     int i;
266e80cfcfcSbellard 
267e80cfcfcSbellard     s->reg = 0;
2682cc75c32SLaurent Vivier     for (i = 0; i < ESCC_SERIAL_REGS; i++) {
269e80cfcfcSbellard         s->rregs[i] = 0;
270e80cfcfcSbellard         s->wregs[i] = 0;
271e80cfcfcSbellard     }
27212abac85Sblueswir1     s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
27312abac85Sblueswir1     s->wregs[W_MINTR] = MINTR_RST_ALL;
27412abac85Sblueswir1     s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
27512abac85Sblueswir1     s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
27612abac85Sblueswir1     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
27712abac85Sblueswir1         EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
278577390ffSblueswir1     if (s->disabled)
27912abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
28012abac85Sblueswir1             STATUS_CTS | STATUS_TXUNDRN;
281577390ffSblueswir1     else
28212abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
283f48c537dSblueswir1     s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
284e80cfcfcSbellard 
285e80cfcfcSbellard     s->rx = s->tx = 0;
286e80cfcfcSbellard     s->rxint = s->txint = 0;
287e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
288bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
28967deb562Sblueswir1     clear_queue(s);
290e80cfcfcSbellard }
291e80cfcfcSbellard 
292bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
293e80cfcfcSbellard {
29481069b20SAndreas Färber     ESCCState *s = ESCC(d);
295bdb78caeSBlue Swirl 
296b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[0]);
297b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[1]);
298e80cfcfcSbellard }
299e80cfcfcSbellard 
3002cc75c32SLaurent Vivier static inline void set_rxint(ESCCChannelState *s)
301ba3c64fbSbellard {
302ba3c64fbSbellard     s->rxint = 1;
3032cc75c32SLaurent Vivier     /* XXX: missing daisy chainnig: escc_chn_b rx should have a lower priority
3049fc391f8SArtyom Tarasenko        than chn_a rx/tx/special_condition service*/
305e4a89056Sbellard     s->rxint_under_svc = 1;
3062cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
3079fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
30812abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
30912abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
31035db099dSbellard         else
31112abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
31267deb562Sblueswir1     } else {
3139fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
31412abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
31512abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
31667deb562Sblueswir1         else
31712abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
318b9652ca3Sblueswir1     }
319b4ed08e0Sblueswir1     escc_update_irq(s);
320ba3c64fbSbellard }
321ba3c64fbSbellard 
3222cc75c32SLaurent Vivier static inline void set_txint(ESCCChannelState *s)
32380637a6aSblueswir1 {
32480637a6aSblueswir1     s->txint = 1;
32580637a6aSblueswir1     if (!s->rxint_under_svc) {
32680637a6aSblueswir1         s->txint_under_svc = 1;
3272cc75c32SLaurent Vivier         if (s->chn == escc_chn_a) {
328f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
3299fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
330f53671c0SAurelien Jarno             }
33180637a6aSblueswir1             if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33280637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
33380637a6aSblueswir1             else
33480637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
33580637a6aSblueswir1         } else {
33680637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
337f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
33880637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
3399fc391f8SArtyom Tarasenko             }
340f53671c0SAurelien Jarno         }
341b4ed08e0Sblueswir1     escc_update_irq(s);
34280637a6aSblueswir1     }
3439fc391f8SArtyom Tarasenko }
34480637a6aSblueswir1 
3452cc75c32SLaurent Vivier static inline void clr_rxint(ESCCChannelState *s)
34680637a6aSblueswir1 {
34780637a6aSblueswir1     s->rxint = 0;
34880637a6aSblueswir1     s->rxint_under_svc = 0;
3492cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
35080637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35180637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
35280637a6aSblueswir1         else
35380637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
35480637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
35580637a6aSblueswir1     } else {
35680637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35780637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
35880637a6aSblueswir1         else
35980637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
36080637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
36180637a6aSblueswir1     }
36280637a6aSblueswir1     if (s->txint)
36380637a6aSblueswir1         set_txint(s);
364b4ed08e0Sblueswir1     escc_update_irq(s);
36580637a6aSblueswir1 }
36680637a6aSblueswir1 
3672cc75c32SLaurent Vivier static inline void clr_txint(ESCCChannelState *s)
368ba3c64fbSbellard {
369ba3c64fbSbellard     s->txint = 0;
370e4a89056Sbellard     s->txint_under_svc = 0;
3712cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
37212abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
37312abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
37435db099dSbellard         else
37512abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
37612abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
377b9652ca3Sblueswir1     } else {
3789fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
37912abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
38012abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
381b9652ca3Sblueswir1         else
38212abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
38312abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
384b9652ca3Sblueswir1     }
385e4a89056Sbellard     if (s->rxint)
386e4a89056Sbellard         set_rxint(s);
387b4ed08e0Sblueswir1     escc_update_irq(s);
388ba3c64fbSbellard }
389ba3c64fbSbellard 
3902cc75c32SLaurent Vivier static void escc_update_parameters(ESCCChannelState *s)
39135db099dSbellard {
39235db099dSbellard     int speed, parity, data_bits, stop_bits;
39335db099dSbellard     QEMUSerialSetParams ssp;
39435db099dSbellard 
3952cc75c32SLaurent Vivier     if (!qemu_chr_fe_backend_connected(&s->chr) || s->type != escc_serial)
39635db099dSbellard         return;
39735db099dSbellard 
39812abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
39912abac85Sblueswir1         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
40035db099dSbellard             parity = 'E';
40135db099dSbellard         else
40235db099dSbellard             parity = 'O';
40335db099dSbellard     } else {
40435db099dSbellard         parity = 'N';
40535db099dSbellard     }
40612abac85Sblueswir1     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
40735db099dSbellard         stop_bits = 2;
40835db099dSbellard     else
40935db099dSbellard         stop_bits = 1;
41012abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
41112abac85Sblueswir1     case TXCTRL2_5BITS:
41235db099dSbellard         data_bits = 5;
41335db099dSbellard         break;
41412abac85Sblueswir1     case TXCTRL2_7BITS:
41535db099dSbellard         data_bits = 7;
41635db099dSbellard         break;
41712abac85Sblueswir1     case TXCTRL2_6BITS:
41835db099dSbellard         data_bits = 6;
41935db099dSbellard         break;
42035db099dSbellard     default:
42112abac85Sblueswir1     case TXCTRL2_8BITS:
42235db099dSbellard         data_bits = 8;
42335db099dSbellard         break;
42435db099dSbellard     }
425b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
42612abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
42712abac85Sblueswir1     case TXCTRL1_CLK1X:
42835db099dSbellard         break;
42912abac85Sblueswir1     case TXCTRL1_CLK16X:
43035db099dSbellard         speed /= 16;
43135db099dSbellard         break;
43212abac85Sblueswir1     case TXCTRL1_CLK32X:
43335db099dSbellard         speed /= 32;
43435db099dSbellard         break;
43535db099dSbellard     default:
43612abac85Sblueswir1     case TXCTRL1_CLK64X:
43735db099dSbellard         speed /= 64;
43835db099dSbellard         break;
43935db099dSbellard     }
44035db099dSbellard     ssp.speed = speed;
44135db099dSbellard     ssp.parity = parity;
44235db099dSbellard     ssp.data_bits = data_bits;
44335db099dSbellard     ssp.stop_bits = stop_bits;
44430c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
4455345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
44635db099dSbellard }
44735db099dSbellard 
448a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
44923c5e4caSAvi Kivity                            uint64_t val, unsigned size)
450e80cfcfcSbellard {
4513cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
4522cc75c32SLaurent Vivier     ESCCChannelState *s;
453e80cfcfcSbellard     uint32_t saddr;
454e80cfcfcSbellard     int newreg, channel;
455e80cfcfcSbellard 
456e80cfcfcSbellard     val &= 0xff;
457b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
458b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
459b3ceef24Sblueswir1     s = &serial->chn[channel];
460e80cfcfcSbellard     switch (saddr) {
46112abac85Sblueswir1     case SERIAL_CTRL:
46230c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
463e80cfcfcSbellard         newreg = 0;
464e80cfcfcSbellard         switch (s->reg) {
46512abac85Sblueswir1         case W_CMD:
46612abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
46712abac85Sblueswir1             val &= CMD_CMD_MASK;
468e80cfcfcSbellard             switch (val) {
46912abac85Sblueswir1             case CMD_HI:
47012abac85Sblueswir1                 newreg |= CMD_HI;
471e80cfcfcSbellard                 break;
47212abac85Sblueswir1             case CMD_CLR_TXINT:
473ba3c64fbSbellard                 clr_txint(s);
474ba3c64fbSbellard                 break;
47512abac85Sblueswir1             case CMD_CLR_IUS:
4769fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
4779fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
4789fc391f8SArtyom Tarasenko                     if (s->txint) {
4799fc391f8SArtyom Tarasenko                         set_txint(s);
4809fc391f8SArtyom Tarasenko                     }
4819fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
4829fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
4839fc391f8SArtyom Tarasenko                 }
4849fc391f8SArtyom Tarasenko                 escc_update_irq(s);
485e80cfcfcSbellard                 break;
486e80cfcfcSbellard             default:
487e80cfcfcSbellard                 break;
488e80cfcfcSbellard             }
489e80cfcfcSbellard             break;
49012abac85Sblueswir1         case W_INTR ... W_RXCTRL:
49112abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
49212abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
49312abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
494e80cfcfcSbellard             s->wregs[s->reg] = val;
495e80cfcfcSbellard             break;
49612abac85Sblueswir1         case W_TXCTRL1:
49712abac85Sblueswir1         case W_TXCTRL2:
498796d8286Sblueswir1             s->wregs[s->reg] = val;
499b4ed08e0Sblueswir1             escc_update_parameters(s);
500796d8286Sblueswir1             break;
50112abac85Sblueswir1         case W_BRGLO:
50212abac85Sblueswir1         case W_BRGHI:
50335db099dSbellard             s->wregs[s->reg] = val;
504796d8286Sblueswir1             s->rregs[s->reg] = val;
505b4ed08e0Sblueswir1             escc_update_parameters(s);
50635db099dSbellard             break;
50712abac85Sblueswir1         case W_MINTR:
50812abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
509e80cfcfcSbellard             case 0:
510e80cfcfcSbellard             default:
511e80cfcfcSbellard                 break;
51212abac85Sblueswir1             case MINTR_RST_B:
513b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[0]);
514e80cfcfcSbellard                 return;
51512abac85Sblueswir1             case MINTR_RST_A:
516b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[1]);
517e80cfcfcSbellard                 return;
51812abac85Sblueswir1             case MINTR_RST_ALL:
51981069b20SAndreas Färber                 escc_reset(DEVICE(serial));
520e80cfcfcSbellard                 return;
521e80cfcfcSbellard             }
522e80cfcfcSbellard             break;
523e80cfcfcSbellard         default:
524e80cfcfcSbellard             break;
525e80cfcfcSbellard         }
526e80cfcfcSbellard         if (s->reg == 0)
527e80cfcfcSbellard             s->reg = newreg;
528e80cfcfcSbellard         else
529e80cfcfcSbellard             s->reg = 0;
530e80cfcfcSbellard         break;
53112abac85Sblueswir1     case SERIAL_DATA:
53230c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
5336b99a110SStephen Checkoway         /*
5346b99a110SStephen Checkoway          * Lower the irq when data is written to the Tx buffer and no other
5356b99a110SStephen Checkoway          * interrupts are currently pending. The irq will be raised again once
5366b99a110SStephen Checkoway          * the Tx buffer becomes empty below.
5376b99a110SStephen Checkoway          */
5386b99a110SStephen Checkoway         s->txint = 0;
5396b99a110SStephen Checkoway         escc_update_irq(s);
540e80cfcfcSbellard         s->tx = val;
54112abac85Sblueswir1         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
54230650701SAnton Nefedov             if (qemu_chr_fe_backend_connected(&s->chr)) {
5436ab3fc32SDaniel P. Berrange                 /* XXX this blocks entire thread. Rewrite to use
5446ab3fc32SDaniel P. Berrange                  * qemu_chr_fe_write and background I/O callbacks */
5455345fdb4SMarc-André Lureau                 qemu_chr_fe_write_all(&s->chr, &s->tx, 1);
5462cc75c32SLaurent Vivier             } else if (s->type == escc_kbd && !s->disabled) {
5478be1f5c8Sbellard                 handle_kbd_command(s, val);
5488be1f5c8Sbellard             }
54996c4f569Sblueswir1         }
55012abac85Sblueswir1         s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
55112abac85Sblueswir1         s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
552ba3c64fbSbellard         set_txint(s);
553e80cfcfcSbellard         break;
554e80cfcfcSbellard     default:
555e80cfcfcSbellard         break;
556e80cfcfcSbellard     }
557e80cfcfcSbellard }
558e80cfcfcSbellard 
559a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
56023c5e4caSAvi Kivity                               unsigned size)
561e80cfcfcSbellard {
5623cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
5632cc75c32SLaurent Vivier     ESCCChannelState *s;
564e80cfcfcSbellard     uint32_t saddr;
565e80cfcfcSbellard     uint32_t ret;
566e80cfcfcSbellard     int channel;
567e80cfcfcSbellard 
568b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
569b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
570b3ceef24Sblueswir1     s = &serial->chn[channel];
571e80cfcfcSbellard     switch (saddr) {
57212abac85Sblueswir1     case SERIAL_CTRL:
57330c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
574e80cfcfcSbellard         ret = s->rregs[s->reg];
575e80cfcfcSbellard         s->reg = 0;
576e80cfcfcSbellard         return ret;
57712abac85Sblueswir1     case SERIAL_DATA:
57812abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
579ba3c64fbSbellard         clr_rxint(s);
5802cc75c32SLaurent Vivier         if (s->type == escc_kbd || s->type == escc_mouse) {
5818be1f5c8Sbellard             ret = get_queue(s);
5822cc75c32SLaurent Vivier         } else {
5838be1f5c8Sbellard             ret = s->rx;
5842cc75c32SLaurent Vivier         }
58530c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
5865345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
5878be1f5c8Sbellard         return ret;
588e80cfcfcSbellard     default:
589e80cfcfcSbellard         break;
590e80cfcfcSbellard     }
591e80cfcfcSbellard     return 0;
592e80cfcfcSbellard }
593e80cfcfcSbellard 
59423c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
59523c5e4caSAvi Kivity     .read = escc_mem_read,
59623c5e4caSAvi Kivity     .write = escc_mem_write,
59723c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
59823c5e4caSAvi Kivity     .valid = {
59923c5e4caSAvi Kivity         .min_access_size = 1,
60023c5e4caSAvi Kivity         .max_access_size = 1,
60123c5e4caSAvi Kivity     },
60223c5e4caSAvi Kivity };
60323c5e4caSAvi Kivity 
604e80cfcfcSbellard static int serial_can_receive(void *opaque)
605e80cfcfcSbellard {
6062cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
607e4a89056Sbellard     int ret;
608e4a89056Sbellard 
60912abac85Sblueswir1     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
61012abac85Sblueswir1         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
61112abac85Sblueswir1         // char already available
612e4a89056Sbellard         ret = 0;
613e80cfcfcSbellard     else
614e4a89056Sbellard         ret = 1;
615e4a89056Sbellard     return ret;
616e80cfcfcSbellard }
617e80cfcfcSbellard 
6182cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch)
619e80cfcfcSbellard {
62030c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
62112abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
622e80cfcfcSbellard     s->rx = ch;
623ba3c64fbSbellard     set_rxint(s);
624e80cfcfcSbellard }
625e80cfcfcSbellard 
6262cc75c32SLaurent Vivier static void serial_receive_break(ESCCChannelState *s)
627e80cfcfcSbellard {
62812abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
629b4ed08e0Sblueswir1     escc_update_irq(s);
630e80cfcfcSbellard }
631e80cfcfcSbellard 
632e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
633e80cfcfcSbellard {
6342cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
635e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
636e80cfcfcSbellard }
637e80cfcfcSbellard 
638083b266fSPhilippe Mathieu-Daudé static void serial_event(void *opaque, QEMUChrEvent event)
639e80cfcfcSbellard {
6402cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
641e80cfcfcSbellard     if (event == CHR_EVENT_BREAK)
642e80cfcfcSbellard         serial_receive_break(s);
643e80cfcfcSbellard }
644e80cfcfcSbellard 
645bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
646bdb78caeSBlue Swirl     .name ="escc_chn",
647bdb78caeSBlue Swirl     .version_id = 2,
648bdb78caeSBlue Swirl     .minimum_version_id = 1,
649bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6502cc75c32SLaurent Vivier         VMSTATE_UINT32(vmstate_dummy, ESCCChannelState),
6512cc75c32SLaurent Vivier         VMSTATE_UINT32(reg, ESCCChannelState),
6522cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint, ESCCChannelState),
6532cc75c32SLaurent Vivier         VMSTATE_UINT32(txint, ESCCChannelState),
6542cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint_under_svc, ESCCChannelState),
6552cc75c32SLaurent Vivier         VMSTATE_UINT32(txint_under_svc, ESCCChannelState),
6562cc75c32SLaurent Vivier         VMSTATE_UINT8(rx, ESCCChannelState),
6572cc75c32SLaurent Vivier         VMSTATE_UINT8(tx, ESCCChannelState),
6582cc75c32SLaurent Vivier         VMSTATE_BUFFER(wregs, ESCCChannelState),
6592cc75c32SLaurent Vivier         VMSTATE_BUFFER(rregs, ESCCChannelState),
660bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
661e80cfcfcSbellard     }
662bdb78caeSBlue Swirl };
663e80cfcfcSbellard 
664bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
665bdb78caeSBlue Swirl     .name ="escc",
666bdb78caeSBlue Swirl     .version_id = 2,
667bdb78caeSBlue Swirl     .minimum_version_id = 1,
668bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6693cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
6702cc75c32SLaurent Vivier                              ESCCChannelState),
671bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
672e80cfcfcSbellard     }
673bdb78caeSBlue Swirl };
674e80cfcfcSbellard 
67565e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
67665e7545eSGerd Hoffmann                                 InputEvent *evt)
677e80cfcfcSbellard {
6782cc75c32SLaurent Vivier     ESCCChannelState *s = (ESCCChannelState *)dev;
67965e7545eSGerd Hoffmann     int qcode, keycode;
680b5a1b443SEric Blake     InputKeyEvent *key;
6818be1f5c8Sbellard 
682568c73a4SEric Blake     assert(evt->type == INPUT_EVENT_KIND_KEY);
68332bafa8fSEric Blake     key = evt->u.key.data;
684b5a1b443SEric Blake     qcode = qemu_input_key_value_to_qcode(key->key);
685977c736fSMarkus Armbruster     trace_escc_sunkbd_event_in(qcode, QKeyCode_str(qcode),
686b5a1b443SEric Blake                                key->down);
68765e7545eSGerd Hoffmann 
68865e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
689b5a1b443SEric Blake         if (key->down) {
690bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
69165e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
69265e7545eSGerd Hoffmann                 return; /* Drop second press */
69343febf49Sblueswir1             }
69443febf49Sblueswir1         } else {
69565e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
69665e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
69765e7545eSGerd Hoffmann                 return; /* Drop first release */
69843febf49Sblueswir1             }
6998be1f5c8Sbellard         }
70065e7545eSGerd Hoffmann     }
70165e7545eSGerd Hoffmann 
70265e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
703b5a1b443SEric Blake         if (key->down) {
70465e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
70565e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
70665e7545eSGerd Hoffmann                 return; /* Drop second press */
70765e7545eSGerd Hoffmann             }
70865e7545eSGerd Hoffmann         } else {
70965e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
71065e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
71165e7545eSGerd Hoffmann                 return; /* Drop first release */
71265e7545eSGerd Hoffmann             }
71365e7545eSGerd Hoffmann         }
71465e7545eSGerd Hoffmann     }
71565e7545eSGerd Hoffmann 
716e709a61aSDaniel P. Berrange     if (qcode > qemu_input_map_qcode_to_sun_len) {
717e709a61aSDaniel P. Berrange         return;
718e709a61aSDaniel P. Berrange     }
719e709a61aSDaniel P. Berrange 
720e709a61aSDaniel P. Berrange     keycode = qemu_input_map_qcode_to_sun[qcode];
721b5a1b443SEric Blake     if (!key->down) {
72265e7545eSGerd Hoffmann         keycode |= 0x80;
72365e7545eSGerd Hoffmann     }
72465e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
72565e7545eSGerd Hoffmann     put_queue(s, keycode);
72665e7545eSGerd Hoffmann }
72765e7545eSGerd Hoffmann 
72865e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
72965e7545eSGerd Hoffmann     .name  = "sun keyboard",
73065e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
73165e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
73265e7545eSGerd Hoffmann };
7338be1f5c8Sbellard 
7342cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val)
7358be1f5c8Sbellard {
73630c2f238SBlue Swirl     trace_escc_kbd_command(val);
73743febf49Sblueswir1     if (s->led_mode) { // Ignore led byte
73843febf49Sblueswir1         s->led_mode = 0;
73943febf49Sblueswir1         return;
74043febf49Sblueswir1     }
7418be1f5c8Sbellard     switch (val) {
7428be1f5c8Sbellard     case 1: // Reset, return type code
74367deb562Sblueswir1         clear_queue(s);
7448be1f5c8Sbellard         put_queue(s, 0xff);
74567deb562Sblueswir1         put_queue(s, 4); // Type 4
74643febf49Sblueswir1         put_queue(s, 0x7f);
74743febf49Sblueswir1         break;
74843febf49Sblueswir1     case 0xe: // Set leds
74943febf49Sblueswir1         s->led_mode = 1;
7508be1f5c8Sbellard         break;
7518be1f5c8Sbellard     case 7: // Query layout
75267deb562Sblueswir1     case 0xf:
75367deb562Sblueswir1         clear_queue(s);
7548be1f5c8Sbellard         put_queue(s, 0xfe);
75559e7a130SGerd Hoffmann         put_queue(s, 0x21); /*  en-us layout */
7568be1f5c8Sbellard         break;
7578be1f5c8Sbellard     default:
7588be1f5c8Sbellard         break;
7598be1f5c8Sbellard     }
760e80cfcfcSbellard }
761e80cfcfcSbellard 
762e80cfcfcSbellard static void sunmouse_event(void *opaque,
763e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
764e80cfcfcSbellard {
7652cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
766e80cfcfcSbellard     int ch;
767e80cfcfcSbellard 
76830c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
769715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
770715748faSbellard 
771715748faSbellard     if (buttons_state & MOUSE_EVENT_LBUTTON)
772715748faSbellard         ch ^= 0x4;
773715748faSbellard     if (buttons_state & MOUSE_EVENT_MBUTTON)
774715748faSbellard         ch ^= 0x2;
775715748faSbellard     if (buttons_state & MOUSE_EVENT_RBUTTON)
776715748faSbellard         ch ^= 0x1;
777715748faSbellard 
778715748faSbellard     put_queue(s, ch);
779715748faSbellard 
780715748faSbellard     ch = dx;
781715748faSbellard 
782715748faSbellard     if (ch > 127)
783715748faSbellard         ch = 127;
784715748faSbellard     else if (ch < -127)
785715748faSbellard         ch = -127;
786715748faSbellard 
787715748faSbellard     put_queue(s, ch & 0xff);
788715748faSbellard 
789715748faSbellard     ch = -dy;
790715748faSbellard 
791715748faSbellard     if (ch > 127)
792715748faSbellard         ch = 127;
793715748faSbellard     else if (ch < -127)
794715748faSbellard         ch = -127;
795715748faSbellard 
796715748faSbellard     put_queue(s, ch & 0xff);
797715748faSbellard 
798715748faSbellard     // MSC protocol specify two extra motion bytes
799715748faSbellard 
800715748faSbellard     put_queue(s, 0);
801715748faSbellard     put_queue(s, 0);
802e80cfcfcSbellard }
803e80cfcfcSbellard 
804e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj)
8056c319c82SBlue Swirl {
806e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(obj);
807e7c91369Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
8086c319c82SBlue Swirl     unsigned int i;
8096c319c82SBlue Swirl 
8108be1f5c8Sbellard     for (i = 0; i < 2; i++) {
8116c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
8128be1f5c8Sbellard         s->chn[i].chn = 1 - i;
813e7c91369Sxiaoqiang zhao     }
814e7c91369Sxiaoqiang zhao     s->chn[0].otherchn = &s->chn[1];
815e7c91369Sxiaoqiang zhao     s->chn[1].otherchn = &s->chn[0];
816e7c91369Sxiaoqiang zhao 
817e7c91369Sxiaoqiang zhao     sysbus_init_mmio(dev, &s->mmio);
818e7c91369Sxiaoqiang zhao }
819e7c91369Sxiaoqiang zhao 
820e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp)
821e7c91369Sxiaoqiang zhao {
822e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(dev);
823e7c91369Sxiaoqiang zhao     unsigned int i;
824e7c91369Sxiaoqiang zhao 
8254b3eec91Sxiaoqiang zhao     s->chn[0].disabled = s->disabled;
8264b3eec91Sxiaoqiang zhao     s->chn[1].disabled = s->disabled;
8274b3eec91Sxiaoqiang zhao 
8284b3eec91Sxiaoqiang zhao     memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc",
8294b3eec91Sxiaoqiang zhao                           ESCC_SIZE << s->it_shift);
8304b3eec91Sxiaoqiang zhao 
831e7c91369Sxiaoqiang zhao     for (i = 0; i < 2; i++) {
83230650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&s->chn[i].chr)) {
8334b3eec91Sxiaoqiang zhao             s->chn[i].clock = s->frequency / 2;
8345345fdb4SMarc-André Lureau             qemu_chr_fe_set_handlers(&s->chn[i].chr, serial_can_receive,
83581517ba3SAnton Nefedov                                      serial_receive1, serial_event, NULL,
83639ab61c6SMarc-André Lureau                                      &s->chn[i], NULL, true);
8376c319c82SBlue Swirl         }
8388be1f5c8Sbellard     }
839e80cfcfcSbellard 
8402cc75c32SLaurent Vivier     if (s->chn[0].type == escc_mouse) {
84112abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
84212abac85Sblueswir1                                      "QEMU Sun Mouse");
8436c319c82SBlue Swirl     }
8442cc75c32SLaurent Vivier     if (s->chn[1].type == escc_kbd) {
84565e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
84665e7545eSGerd Hoffmann                                                    &sunkbd_handler);
8476c319c82SBlue Swirl     }
848e80cfcfcSbellard }
8496c319c82SBlue Swirl 
850999e12bbSAnthony Liguori static Property escc_properties[] = {
8513cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
8523cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
853b43047a2SLaurent Vivier     DEFINE_PROP_BOOL("bit_swap",    ESCCState, bit_swap,    false),
8543cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
8553cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
8563cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
8573cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
8583cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
859ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
860999e12bbSAnthony Liguori };
861999e12bbSAnthony Liguori 
862999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
863999e12bbSAnthony Liguori {
86439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
865999e12bbSAnthony Liguori 
86639bffca2SAnthony Liguori     dc->reset = escc_reset;
867e7c91369Sxiaoqiang zhao     dc->realize = escc_realize;
86839bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
8694f67d30bSMarc-André Lureau     device_class_set_props(dc, escc_properties);
870f8d4c07cSLaurent Vivier     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
8716c319c82SBlue Swirl }
872999e12bbSAnthony Liguori 
8738c43a6f0SAndreas Färber static const TypeInfo escc_info = {
87481069b20SAndreas Färber     .name          = TYPE_ESCC,
87539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
8763cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
877e7c91369Sxiaoqiang zhao     .instance_init = escc_init1,
878999e12bbSAnthony Liguori     .class_init    = escc_class_init,
8796c319c82SBlue Swirl };
8806c319c82SBlue Swirl 
88183f7d43aSAndreas Färber static void escc_register_types(void)
8826c319c82SBlue Swirl {
88339bffca2SAnthony Liguori     type_register_static(&escc_info);
8846c319c82SBlue Swirl }
8856c319c82SBlue Swirl 
88683f7d43aSAndreas Färber type_init(escc_register_types)
887