xref: /qemu/hw/char/escc.c (revision c29cd47e82df0bc7385cdd49a158d838314daa9e)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
250430891cSPeter Maydell #include "qemu/osdep.h"
2664552b6bSMarkus Armbruster #include "hw/irq.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
28ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
2983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
320d09e41aSPaolo Bonzini #include "hw/char/escc.h"
3328ecbaeeSPaolo Bonzini #include "ui/console.h"
3430c2f238SBlue Swirl #include "trace.h"
35e80cfcfcSbellard 
36e80cfcfcSbellard /*
3709330e90SBlue Swirl  * Chipset docs:
3809330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3909330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
4009330e90SBlue Swirl  *
41b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
42e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
43e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
44e80cfcfcSbellard  *
45e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
46e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
47e80cfcfcSbellard  * only asynchronous. There is no DMA.
48e80cfcfcSbellard  *
49b43047a2SLaurent Vivier  * Z85C30 is also used on PowerMacs and m68k Macs.
50b43047a2SLaurent Vivier  *
51b43047a2SLaurent Vivier  * There are some small differences between Sparc version (sunzilog)
52b43047a2SLaurent Vivier  * and PowerMac (pmac):
53b4ed08e0Sblueswir1  *  Offset between control and data registers
54b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
55b4ed08e0Sblueswir1  *  CTS is inverted
56b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
57b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
58b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
59b43047a2SLaurent Vivier  *
60b43047a2SLaurent Vivier  * Linux driver for m68k Macs is the same as for PowerMac (pmac_zilog),
61b43047a2SLaurent Vivier  * but registers are grouped by type and not by channel:
62b43047a2SLaurent Vivier  * channel is selected by bit 0 of the address (instead of bit 1)
63b43047a2SLaurent Vivier  * and register is selected by bit 1 of the address (instead of bit 0).
64e80cfcfcSbellard  */
65e80cfcfcSbellard 
66715748faSbellard /*
67715748faSbellard  * Modifications:
68715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
69715748faSbellard  *                                  serial mouse queue.
70715748faSbellard  *                                  Implemented serial mouse protocol.
719fc391f8SArtyom Tarasenko  *
729fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
73715748faSbellard  */
74715748faSbellard 
752cc75c32SLaurent Vivier #define CHN_C(s) ((s)->chn == escc_chn_b ? 'b' : 'a')
76e80cfcfcSbellard 
7712abac85Sblueswir1 #define SERIAL_CTRL 0
7812abac85Sblueswir1 #define SERIAL_DATA 1
7912abac85Sblueswir1 
8012abac85Sblueswir1 #define W_CMD     0
8112abac85Sblueswir1 #define CMD_PTR_MASK   0x07
8212abac85Sblueswir1 #define CMD_CMD_MASK   0x38
8312abac85Sblueswir1 #define CMD_HI         0x08
8412abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
8512abac85Sblueswir1 #define CMD_CLR_IUS    0x38
8612abac85Sblueswir1 #define W_INTR    1
8712abac85Sblueswir1 #define INTR_INTALL    0x01
8812abac85Sblueswir1 #define INTR_TXINT     0x02
891f476e78SMark Cave-Ayland #define INTR_PAR_SPEC  0x04
9012abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
9112abac85Sblueswir1 #define INTR_RXINT1ST  0x08
9212abac85Sblueswir1 #define INTR_RXINTALL  0x10
931f476e78SMark Cave-Ayland #define INTR_WTRQ_TXRX 0x20
9412abac85Sblueswir1 #define W_IVEC    2
9512abac85Sblueswir1 #define W_RXCTRL  3
9612abac85Sblueswir1 #define RXCTRL_RXEN    0x01
9715a2a1a4SMark Cave-Ayland #define RXCTRL_HUNT    0x10
9812abac85Sblueswir1 #define W_TXCTRL1 4
9912abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
10012abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
10112abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
10212abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
10312abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
10412abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
10512abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
10612abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
10712abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
10812abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
10912abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
11012abac85Sblueswir1 #define W_TXCTRL2 5
1111f476e78SMark Cave-Ayland #define TXCTRL2_TXCRC  0x01
11212abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
11312abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
11412abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
11512abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
11612abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
11712abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
11812abac85Sblueswir1 #define W_SYNC1   6
11912abac85Sblueswir1 #define W_SYNC2   7
12012abac85Sblueswir1 #define W_TXBUF   8
12112abac85Sblueswir1 #define W_MINTR   9
122160509aeSMark Cave-Ayland #define MINTR_VIS      0x01
123160509aeSMark Cave-Ayland #define MINTR_NV       0x02
12412abac85Sblueswir1 #define MINTR_STATUSHI 0x10
1251f476e78SMark Cave-Ayland #define MINTR_SOFTIACK 0x20
12612abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
12712abac85Sblueswir1 #define MINTR_RST_B    0x40
12812abac85Sblueswir1 #define MINTR_RST_A    0x80
12912abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
13012abac85Sblueswir1 #define W_MISC1  10
1311f476e78SMark Cave-Ayland #define MISC1_ENC_MASK 0x60
13212abac85Sblueswir1 #define W_CLOCK  11
13312abac85Sblueswir1 #define CLOCK_TRXC     0x08
13412abac85Sblueswir1 #define W_BRGLO  12
13512abac85Sblueswir1 #define W_BRGHI  13
13612abac85Sblueswir1 #define W_MISC2  14
1371f476e78SMark Cave-Ayland #define MISC2_BRG_EN   0x01
1381f476e78SMark Cave-Ayland #define MISC2_BRG_SRC  0x02
1391f476e78SMark Cave-Ayland #define MISC2_LCL_LOOP 0x10
1401f476e78SMark Cave-Ayland #define MISC2_PLLCMD0  0x20
1411f476e78SMark Cave-Ayland #define MISC2_PLLCMD1  0x40
1421f476e78SMark Cave-Ayland #define MISC2_PLLCMD2  0x80
14312abac85Sblueswir1 #define W_EXTINT 15
14412abac85Sblueswir1 #define EXTINT_DCD     0x08
14512abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
14612abac85Sblueswir1 #define EXTINT_CTSINT  0x20
14712abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
14812abac85Sblueswir1 #define EXTINT_BRKINT  0x80
14912abac85Sblueswir1 
15012abac85Sblueswir1 #define R_STATUS  0
15112abac85Sblueswir1 #define STATUS_RXAV    0x01
15212abac85Sblueswir1 #define STATUS_ZERO    0x02
15312abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
15412abac85Sblueswir1 #define STATUS_DCD     0x08
15512abac85Sblueswir1 #define STATUS_SYNC    0x10
15612abac85Sblueswir1 #define STATUS_CTS     0x20
15712abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
15812abac85Sblueswir1 #define STATUS_BRK     0x80
15912abac85Sblueswir1 #define R_SPEC    1
16012abac85Sblueswir1 #define SPEC_ALLSENT   0x01
16112abac85Sblueswir1 #define SPEC_BITS8     0x06
16212abac85Sblueswir1 #define R_IVEC    2
16312abac85Sblueswir1 #define IVEC_TXINTB    0x00
16412abac85Sblueswir1 #define IVEC_LONOINT   0x06
16512abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
16612abac85Sblueswir1 #define IVEC_LORXINTB  0x04
16712abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
16812abac85Sblueswir1 #define IVEC_HINOINT   0x60
16912abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
17012abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
17112abac85Sblueswir1 #define IVEC_HITXINTA  0x10
17212abac85Sblueswir1 #define R_INTR    3
17312abac85Sblueswir1 #define INTR_EXTINTB   0x01
17412abac85Sblueswir1 #define INTR_TXINTB    0x02
17512abac85Sblueswir1 #define INTR_RXINTB    0x04
17612abac85Sblueswir1 #define INTR_EXTINTA   0x08
17712abac85Sblueswir1 #define INTR_TXINTA    0x10
17812abac85Sblueswir1 #define INTR_RXINTA    0x20
17912abac85Sblueswir1 #define R_IPEN    4
18012abac85Sblueswir1 #define R_TXCTRL1 5
18112abac85Sblueswir1 #define R_TXCTRL2 6
18212abac85Sblueswir1 #define R_BC      7
18312abac85Sblueswir1 #define R_RXBUF   8
18412abac85Sblueswir1 #define R_RXCTRL  9
18512abac85Sblueswir1 #define R_MISC   10
1861f476e78SMark Cave-Ayland #define MISC_2CLKMISS  0x40
18712abac85Sblueswir1 #define R_MISC1  11
18812abac85Sblueswir1 #define R_BRGLO  12
18912abac85Sblueswir1 #define R_BRGHI  13
19012abac85Sblueswir1 #define R_MISC1I 14
19112abac85Sblueswir1 #define R_EXTINT 15
192e80cfcfcSbellard 
1932cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val);
1948be1f5c8Sbellard static int serial_can_receive(void *opaque);
1952cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch);
1968be1f5c8Sbellard 
197b43047a2SLaurent Vivier static int reg_shift(ESCCState *s)
198b43047a2SLaurent Vivier {
199b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift + 1 : s->it_shift;
200b43047a2SLaurent Vivier }
201b43047a2SLaurent Vivier 
202b43047a2SLaurent Vivier static int chn_shift(ESCCState *s)
203b43047a2SLaurent Vivier {
204b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift : s->it_shift + 1;
205b43047a2SLaurent Vivier }
206b43047a2SLaurent Vivier 
20767deb562Sblueswir1 static void clear_queue(void *opaque)
20867deb562Sblueswir1 {
2092cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2102cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
21167deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
21267deb562Sblueswir1 }
21367deb562Sblueswir1 
2148be1f5c8Sbellard static void put_queue(void *opaque, int b)
2158be1f5c8Sbellard {
2162cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2172cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2188be1f5c8Sbellard 
21930c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
2202cc75c32SLaurent Vivier     if (q->count >= ESCC_SERIO_QUEUE_SIZE) {
2218be1f5c8Sbellard         return;
2222cc75c32SLaurent Vivier     }
2238be1f5c8Sbellard     q->data[q->wptr] = b;
2242cc75c32SLaurent Vivier     if (++q->wptr == ESCC_SERIO_QUEUE_SIZE) {
2258be1f5c8Sbellard         q->wptr = 0;
2262cc75c32SLaurent Vivier     }
2278be1f5c8Sbellard     q->count++;
2288be1f5c8Sbellard     serial_receive_byte(s, 0);
2298be1f5c8Sbellard }
2308be1f5c8Sbellard 
2318be1f5c8Sbellard static uint32_t get_queue(void *opaque)
2328be1f5c8Sbellard {
2332cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2342cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2358be1f5c8Sbellard     int val;
2368be1f5c8Sbellard 
2378be1f5c8Sbellard     if (q->count == 0) {
2388be1f5c8Sbellard         return 0;
2398be1f5c8Sbellard     } else {
2408be1f5c8Sbellard         val = q->data[q->rptr];
2412cc75c32SLaurent Vivier         if (++q->rptr == ESCC_SERIO_QUEUE_SIZE) {
2428be1f5c8Sbellard             q->rptr = 0;
2432cc75c32SLaurent Vivier         }
2448be1f5c8Sbellard         q->count--;
2458be1f5c8Sbellard     }
24630c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2470e042025SMark Cave-Ayland     if (q->count > 0) {
2488be1f5c8Sbellard         serial_receive_byte(s, 0);
2490e042025SMark Cave-Ayland     }
2508be1f5c8Sbellard     return val;
2518be1f5c8Sbellard }
2528be1f5c8Sbellard 
2532cc75c32SLaurent Vivier static int escc_update_irq_chn(ESCCChannelState *s)
254e80cfcfcSbellard {
2559fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
2560e042025SMark Cave-Ayland         /* tx ints enabled, pending */
25712abac85Sblueswir1         ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
25812abac85Sblueswir1         ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
2590e042025SMark Cave-Ayland             s->rxint == 1) ||
2600e042025SMark Cave-Ayland         /* rx ints enabled, pending */
26112abac85Sblueswir1         ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
2620e042025SMark Cave-Ayland             (s->rregs[R_STATUS] & STATUS_BRK)))) {
2630e042025SMark Cave-Ayland         /* break int e&p */
264e4a89056Sbellard         return 1;
265e80cfcfcSbellard     }
266e4a89056Sbellard     return 0;
267e4a89056Sbellard }
268e4a89056Sbellard 
2692cc75c32SLaurent Vivier static void escc_update_irq(ESCCChannelState *s)
270e4a89056Sbellard {
271e4a89056Sbellard     int irq;
272e4a89056Sbellard 
273b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
274b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
275e4a89056Sbellard 
27630c2f238SBlue Swirl     trace_escc_update_irq(irq);
277d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
278e80cfcfcSbellard }
279e80cfcfcSbellard 
2802cc75c32SLaurent Vivier static void escc_reset_chn(ESCCChannelState *s)
281e80cfcfcSbellard {
282e80cfcfcSbellard     s->reg = 0;
283e80cfcfcSbellard     s->rx = s->tx = 0;
284e80cfcfcSbellard     s->rxint = s->txint = 0;
285e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
286bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
28767deb562Sblueswir1     clear_queue(s);
288e80cfcfcSbellard }
289e80cfcfcSbellard 
2908e8aa965SMark Cave-Ayland static void escc_soft_reset_chn(ESCCChannelState *s)
2918e8aa965SMark Cave-Ayland {
29299b0f058SMark Cave-Ayland     escc_reset_chn(s);
29399b0f058SMark Cave-Ayland 
2941f476e78SMark Cave-Ayland     s->wregs[W_CMD] = 0;
2951f476e78SMark Cave-Ayland     s->wregs[W_INTR] &= INTR_PAR_SPEC | INTR_WTRQ_TXRX;
2961f476e78SMark Cave-Ayland     s->wregs[W_RXCTRL] &= ~RXCTRL_RXEN;
2971f476e78SMark Cave-Ayland     /* 1 stop bit */
2981f476e78SMark Cave-Ayland     s->wregs[W_TXCTRL1] |= TXCTRL1_1STOP;
2991f476e78SMark Cave-Ayland     s->wregs[W_TXCTRL2] &= TXCTRL2_TXCRC | TXCTRL2_8BITS;
3001f476e78SMark Cave-Ayland     s->wregs[W_MINTR] &= ~MINTR_SOFTIACK;
3011f476e78SMark Cave-Ayland     s->wregs[W_MISC1] &= MISC1_ENC_MASK;
3028e8aa965SMark Cave-Ayland     /* PLL disabled */
3031f476e78SMark Cave-Ayland     s->wregs[W_MISC2] &= MISC2_BRG_EN | MISC2_BRG_SRC |
3041f476e78SMark Cave-Ayland                          MISC2_PLLCMD1 | MISC2_PLLCMD2;
3051f476e78SMark Cave-Ayland     s->wregs[W_MISC2] |= MISC2_PLLCMD0;
3068e8aa965SMark Cave-Ayland     /* Enable most interrupts */
3078e8aa965SMark Cave-Ayland     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
3088e8aa965SMark Cave-Ayland                          EXTINT_TXUNDRN | EXTINT_BRKINT;
3091f476e78SMark Cave-Ayland 
3101f476e78SMark Cave-Ayland     s->rregs[R_STATUS] &= STATUS_DCD | STATUS_SYNC | STATUS_CTS | STATUS_BRK;
3111f476e78SMark Cave-Ayland     s->rregs[R_STATUS] |= STATUS_TXEMPTY | STATUS_TXUNDRN;
3128e8aa965SMark Cave-Ayland     if (s->disabled) {
3131f476e78SMark Cave-Ayland         s->rregs[R_STATUS] |= STATUS_DCD | STATUS_SYNC | STATUS_CTS;
3148e8aa965SMark Cave-Ayland     }
3151f476e78SMark Cave-Ayland     s->rregs[R_SPEC] &= SPEC_ALLSENT;
3161f476e78SMark Cave-Ayland     s->rregs[R_SPEC] |= SPEC_BITS8;
3171f476e78SMark Cave-Ayland     s->rregs[R_INTR] = 0;
3181f476e78SMark Cave-Ayland     s->rregs[R_MISC] &= MISC_2CLKMISS;
3198e8aa965SMark Cave-Ayland }
3208e8aa965SMark Cave-Ayland 
321bf4fbb69SMark Cave-Ayland static void escc_hard_reset_chn(ESCCChannelState *s)
322bf4fbb69SMark Cave-Ayland {
323160509aeSMark Cave-Ayland     escc_soft_reset_chn(s);
324bf4fbb69SMark Cave-Ayland 
325160509aeSMark Cave-Ayland     /*
326160509aeSMark Cave-Ayland      * Hard reset is almost identical to soft reset above, except that the
327160509aeSMark Cave-Ayland      * values of WR9 (W_MINTR), WR10 (W_MISC1), WR11 (W_CLOCK) and WR14
328160509aeSMark Cave-Ayland      * (W_MISC2) have extra bits forced to 0/1
329160509aeSMark Cave-Ayland      */
330160509aeSMark Cave-Ayland     s->wregs[W_MINTR] &= MINTR_VIS | MINTR_NV;
331160509aeSMark Cave-Ayland     s->wregs[W_MINTR] |= MINTR_RST_B | MINTR_RST_A;
332160509aeSMark Cave-Ayland     s->wregs[W_MISC1] = 0;
333bf4fbb69SMark Cave-Ayland     s->wregs[W_CLOCK] = CLOCK_TRXC;
334160509aeSMark Cave-Ayland     s->wregs[W_MISC2] &= MISC2_PLLCMD1 | MISC2_PLLCMD2;
335160509aeSMark Cave-Ayland     s->wregs[W_MISC2] |= MISC2_LCL_LOOP | MISC2_PLLCMD0;
336bf4fbb69SMark Cave-Ayland }
337bf4fbb69SMark Cave-Ayland 
338bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
339e80cfcfcSbellard {
34081069b20SAndreas Färber     ESCCState *s = ESCC(d);
3419d248a4bSMark Cave-Ayland     int i, j;
342bdb78caeSBlue Swirl 
3439d248a4bSMark Cave-Ayland     for (i = 0; i < 2; i++) {
3449d248a4bSMark Cave-Ayland         ESCCChannelState *cs = &s->chn[i];
3459d248a4bSMark Cave-Ayland 
3469d248a4bSMark Cave-Ayland         /*
3479d248a4bSMark Cave-Ayland          * According to the ESCC datasheet "Miscellaneous Questions" section
3489d248a4bSMark Cave-Ayland          * on page 384, the values of the ESCC registers are not guaranteed on
3499d248a4bSMark Cave-Ayland          * power-on until an explicit hardware or software reset has been
3509d248a4bSMark Cave-Ayland          * issued. For now we zero the registers so that a device reset always
3519d248a4bSMark Cave-Ayland          * returns the emulated device to a fixed state.
3529d248a4bSMark Cave-Ayland          */
3539d248a4bSMark Cave-Ayland         for (j = 0; j < ESCC_SERIAL_REGS; j++) {
3549d248a4bSMark Cave-Ayland             cs->rregs[j] = 0;
3559d248a4bSMark Cave-Ayland             cs->wregs[j] = 0;
3569d248a4bSMark Cave-Ayland         }
357*c29cd47eSMark Cave-Ayland 
358*c29cd47eSMark Cave-Ayland         /*
359*c29cd47eSMark Cave-Ayland          * ...but there is an exception. The "Transmit Interrupts and Transmit
360*c29cd47eSMark Cave-Ayland          * Buffer Empty Bit" section on page 50 of the ESCC datasheet says of
361*c29cd47eSMark Cave-Ayland          * the STATUS_TXEMPTY bit in R_STATUS: "After a hardware reset
362*c29cd47eSMark Cave-Ayland          * (including a hardware reset by software), or a channel reset, this
363*c29cd47eSMark Cave-Ayland          * bit is set to 1". The Sun PROM checks this bit early on startup and
364*c29cd47eSMark Cave-Ayland          * gets stuck in an infinite loop if it is not set.
365*c29cd47eSMark Cave-Ayland          */
366*c29cd47eSMark Cave-Ayland         cs->rregs[R_STATUS] |= STATUS_TXEMPTY;
367*c29cd47eSMark Cave-Ayland 
3689d248a4bSMark Cave-Ayland         escc_reset_chn(cs);
3699d248a4bSMark Cave-Ayland     }
370e80cfcfcSbellard }
371e80cfcfcSbellard 
3722cc75c32SLaurent Vivier static inline void set_rxint(ESCCChannelState *s)
373ba3c64fbSbellard {
374ba3c64fbSbellard     s->rxint = 1;
3750e042025SMark Cave-Ayland     /*
3760e042025SMark Cave-Ayland      * XXX: missing daisy chaining: escc_chn_b rx should have a lower priority
3770e042025SMark Cave-Ayland      * than chn_a rx/tx/special_condition service
3780e042025SMark Cave-Ayland      */
379e4a89056Sbellard     s->rxint_under_svc = 1;
3802cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
3819fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
3820e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
38312abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
3840e042025SMark Cave-Ayland         } else {
38512abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
3860e042025SMark Cave-Ayland         }
38767deb562Sblueswir1     } else {
3889fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
3890e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
39012abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
3910e042025SMark Cave-Ayland         } else {
39212abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
393b9652ca3Sblueswir1         }
3940e042025SMark Cave-Ayland     }
395b4ed08e0Sblueswir1     escc_update_irq(s);
396ba3c64fbSbellard }
397ba3c64fbSbellard 
3982cc75c32SLaurent Vivier static inline void set_txint(ESCCChannelState *s)
39980637a6aSblueswir1 {
40080637a6aSblueswir1     s->txint = 1;
40180637a6aSblueswir1     if (!s->rxint_under_svc) {
40280637a6aSblueswir1         s->txint_under_svc = 1;
4032cc75c32SLaurent Vivier         if (s->chn == escc_chn_a) {
404f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
4059fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
406f53671c0SAurelien Jarno             }
4070e042025SMark Cave-Ayland             if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
40880637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
4090e042025SMark Cave-Ayland             } else {
41080637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
4110e042025SMark Cave-Ayland             }
41280637a6aSblueswir1         } else {
41380637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
414f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
41580637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
4169fc391f8SArtyom Tarasenko             }
417f53671c0SAurelien Jarno         }
418b4ed08e0Sblueswir1         escc_update_irq(s);
41980637a6aSblueswir1     }
4209fc391f8SArtyom Tarasenko }
42180637a6aSblueswir1 
4222cc75c32SLaurent Vivier static inline void clr_rxint(ESCCChannelState *s)
42380637a6aSblueswir1 {
42480637a6aSblueswir1     s->rxint = 0;
42580637a6aSblueswir1     s->rxint_under_svc = 0;
4262cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
4270e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
42880637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
4290e042025SMark Cave-Ayland         } else {
43080637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
4310e042025SMark Cave-Ayland         }
43280637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
43380637a6aSblueswir1     } else {
4340e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
43580637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
4360e042025SMark Cave-Ayland         } else {
43780637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
4380e042025SMark Cave-Ayland         }
43980637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
44080637a6aSblueswir1     }
4410e042025SMark Cave-Ayland     if (s->txint) {
44280637a6aSblueswir1         set_txint(s);
4430e042025SMark Cave-Ayland     }
444b4ed08e0Sblueswir1     escc_update_irq(s);
44580637a6aSblueswir1 }
44680637a6aSblueswir1 
4472cc75c32SLaurent Vivier static inline void clr_txint(ESCCChannelState *s)
448ba3c64fbSbellard {
449ba3c64fbSbellard     s->txint = 0;
450e4a89056Sbellard     s->txint_under_svc = 0;
4512cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
4520e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
45312abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
4540e042025SMark Cave-Ayland         } else {
45512abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
4560e042025SMark Cave-Ayland         }
45712abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
458b9652ca3Sblueswir1     } else {
4599fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
4600e042025SMark Cave-Ayland         if (s->wregs[W_MINTR] & MINTR_STATUSHI) {
46112abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
4620e042025SMark Cave-Ayland         } else {
46312abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
4640e042025SMark Cave-Ayland         }
46512abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
466b9652ca3Sblueswir1     }
4670e042025SMark Cave-Ayland     if (s->rxint) {
468e4a89056Sbellard         set_rxint(s);
4690e042025SMark Cave-Ayland     }
470b4ed08e0Sblueswir1     escc_update_irq(s);
471ba3c64fbSbellard }
472ba3c64fbSbellard 
4732cc75c32SLaurent Vivier static void escc_update_parameters(ESCCChannelState *s)
47435db099dSbellard {
47535db099dSbellard     int speed, parity, data_bits, stop_bits;
47635db099dSbellard     QEMUSerialSetParams ssp;
47735db099dSbellard 
4780e042025SMark Cave-Ayland     if (!qemu_chr_fe_backend_connected(&s->chr) || s->type != escc_serial) {
47935db099dSbellard         return;
4800e042025SMark Cave-Ayland     }
48135db099dSbellard 
48212abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
4830e042025SMark Cave-Ayland         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV) {
48435db099dSbellard             parity = 'E';
4850e042025SMark Cave-Ayland         } else {
48635db099dSbellard             parity = 'O';
4870e042025SMark Cave-Ayland         }
48835db099dSbellard     } else {
48935db099dSbellard         parity = 'N';
49035db099dSbellard     }
4910e042025SMark Cave-Ayland     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP) {
49235db099dSbellard         stop_bits = 2;
4930e042025SMark Cave-Ayland     } else {
49435db099dSbellard         stop_bits = 1;
4950e042025SMark Cave-Ayland     }
49612abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
49712abac85Sblueswir1     case TXCTRL2_5BITS:
49835db099dSbellard         data_bits = 5;
49935db099dSbellard         break;
50012abac85Sblueswir1     case TXCTRL2_7BITS:
50135db099dSbellard         data_bits = 7;
50235db099dSbellard         break;
50312abac85Sblueswir1     case TXCTRL2_6BITS:
50435db099dSbellard         data_bits = 6;
50535db099dSbellard         break;
50635db099dSbellard     default:
50712abac85Sblueswir1     case TXCTRL2_8BITS:
50835db099dSbellard         data_bits = 8;
50935db099dSbellard         break;
51035db099dSbellard     }
511b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
51212abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
51312abac85Sblueswir1     case TXCTRL1_CLK1X:
51435db099dSbellard         break;
51512abac85Sblueswir1     case TXCTRL1_CLK16X:
51635db099dSbellard         speed /= 16;
51735db099dSbellard         break;
51812abac85Sblueswir1     case TXCTRL1_CLK32X:
51935db099dSbellard         speed /= 32;
52035db099dSbellard         break;
52135db099dSbellard     default:
52212abac85Sblueswir1     case TXCTRL1_CLK64X:
52335db099dSbellard         speed /= 64;
52435db099dSbellard         break;
52535db099dSbellard     }
52635db099dSbellard     ssp.speed = speed;
52735db099dSbellard     ssp.parity = parity;
52835db099dSbellard     ssp.data_bits = data_bits;
52935db099dSbellard     ssp.stop_bits = stop_bits;
53030c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
5315345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
53235db099dSbellard }
53335db099dSbellard 
534a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
53523c5e4caSAvi Kivity                            uint64_t val, unsigned size)
536e80cfcfcSbellard {
5373cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
5382cc75c32SLaurent Vivier     ESCCChannelState *s;
539e80cfcfcSbellard     uint32_t saddr;
540e80cfcfcSbellard     int newreg, channel;
541e80cfcfcSbellard 
542e80cfcfcSbellard     val &= 0xff;
543b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
544b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
545b3ceef24Sblueswir1     s = &serial->chn[channel];
546e80cfcfcSbellard     switch (saddr) {
54712abac85Sblueswir1     case SERIAL_CTRL:
54830c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
549e80cfcfcSbellard         newreg = 0;
550e80cfcfcSbellard         switch (s->reg) {
55112abac85Sblueswir1         case W_CMD:
55212abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
55312abac85Sblueswir1             val &= CMD_CMD_MASK;
554e80cfcfcSbellard             switch (val) {
55512abac85Sblueswir1             case CMD_HI:
55612abac85Sblueswir1                 newreg |= CMD_HI;
557e80cfcfcSbellard                 break;
55812abac85Sblueswir1             case CMD_CLR_TXINT:
559ba3c64fbSbellard                 clr_txint(s);
560ba3c64fbSbellard                 break;
56112abac85Sblueswir1             case CMD_CLR_IUS:
5629fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
5639fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
5649fc391f8SArtyom Tarasenko                     if (s->txint) {
5659fc391f8SArtyom Tarasenko                         set_txint(s);
5669fc391f8SArtyom Tarasenko                     }
5679fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
5689fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
5699fc391f8SArtyom Tarasenko                 }
5709fc391f8SArtyom Tarasenko                 escc_update_irq(s);
571e80cfcfcSbellard                 break;
572e80cfcfcSbellard             default:
573e80cfcfcSbellard                 break;
574e80cfcfcSbellard             }
575e80cfcfcSbellard             break;
57615a2a1a4SMark Cave-Ayland         case W_RXCTRL:
57715a2a1a4SMark Cave-Ayland             s->wregs[s->reg] = val;
57815a2a1a4SMark Cave-Ayland             if (val & RXCTRL_HUNT) {
57915a2a1a4SMark Cave-Ayland                 s->rregs[R_STATUS] |= STATUS_SYNC;
58015a2a1a4SMark Cave-Ayland             }
58115a2a1a4SMark Cave-Ayland             break;
58215a2a1a4SMark Cave-Ayland         case W_INTR ... W_IVEC:
58312abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
58412abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
58512abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
586e80cfcfcSbellard             s->wregs[s->reg] = val;
587e80cfcfcSbellard             break;
58812abac85Sblueswir1         case W_TXCTRL1:
58912abac85Sblueswir1         case W_TXCTRL2:
590796d8286Sblueswir1             s->wregs[s->reg] = val;
591b4ed08e0Sblueswir1             escc_update_parameters(s);
592796d8286Sblueswir1             break;
59312abac85Sblueswir1         case W_BRGLO:
59412abac85Sblueswir1         case W_BRGHI:
59535db099dSbellard             s->wregs[s->reg] = val;
596796d8286Sblueswir1             s->rregs[s->reg] = val;
597b4ed08e0Sblueswir1             escc_update_parameters(s);
59835db099dSbellard             break;
59912abac85Sblueswir1         case W_MINTR:
60012abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
601e80cfcfcSbellard             case 0:
602e80cfcfcSbellard             default:
603e80cfcfcSbellard                 break;
60412abac85Sblueswir1             case MINTR_RST_B:
6058e8aa965SMark Cave-Ayland                 trace_escc_soft_reset_chn(CHN_C(&serial->chn[0]));
6068e8aa965SMark Cave-Ayland                 escc_soft_reset_chn(&serial->chn[0]);
607e80cfcfcSbellard                 return;
60812abac85Sblueswir1             case MINTR_RST_A:
6098e8aa965SMark Cave-Ayland                 trace_escc_soft_reset_chn(CHN_C(&serial->chn[1]));
6108e8aa965SMark Cave-Ayland                 escc_soft_reset_chn(&serial->chn[1]);
611e80cfcfcSbellard                 return;
61212abac85Sblueswir1             case MINTR_RST_ALL:
613bf4fbb69SMark Cave-Ayland                 trace_escc_hard_reset();
614bf4fbb69SMark Cave-Ayland                 escc_hard_reset_chn(&serial->chn[0]);
615bf4fbb69SMark Cave-Ayland                 escc_hard_reset_chn(&serial->chn[1]);
616e80cfcfcSbellard                 return;
617e80cfcfcSbellard             }
618e80cfcfcSbellard             break;
619e80cfcfcSbellard         default:
620e80cfcfcSbellard             break;
621e80cfcfcSbellard         }
6220e042025SMark Cave-Ayland         if (s->reg == 0) {
623e80cfcfcSbellard             s->reg = newreg;
6240e042025SMark Cave-Ayland         } else {
625e80cfcfcSbellard             s->reg = 0;
6260e042025SMark Cave-Ayland         }
627e80cfcfcSbellard         break;
62812abac85Sblueswir1     case SERIAL_DATA:
62930c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
6306b99a110SStephen Checkoway         /*
6316b99a110SStephen Checkoway          * Lower the irq when data is written to the Tx buffer and no other
6326b99a110SStephen Checkoway          * interrupts are currently pending. The irq will be raised again once
6336b99a110SStephen Checkoway          * the Tx buffer becomes empty below.
6346b99a110SStephen Checkoway          */
6356b99a110SStephen Checkoway         s->txint = 0;
6366b99a110SStephen Checkoway         escc_update_irq(s);
637e80cfcfcSbellard         s->tx = val;
6380e042025SMark Cave-Ayland         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { /* tx enabled */
63930650701SAnton Nefedov             if (qemu_chr_fe_backend_connected(&s->chr)) {
6400e042025SMark Cave-Ayland                 /*
6410e042025SMark Cave-Ayland                  * XXX this blocks entire thread. Rewrite to use
6420e042025SMark Cave-Ayland                  * qemu_chr_fe_write and background I/O callbacks
6430e042025SMark Cave-Ayland                  */
6445345fdb4SMarc-André Lureau                 qemu_chr_fe_write_all(&s->chr, &s->tx, 1);
6452cc75c32SLaurent Vivier             } else if (s->type == escc_kbd && !s->disabled) {
6468be1f5c8Sbellard                 handle_kbd_command(s, val);
6478be1f5c8Sbellard             }
64896c4f569Sblueswir1         }
6490e042025SMark Cave-Ayland         s->rregs[R_STATUS] |= STATUS_TXEMPTY; /* Tx buffer empty */
6500e042025SMark Cave-Ayland         s->rregs[R_SPEC] |= SPEC_ALLSENT; /* All sent */
651ba3c64fbSbellard         set_txint(s);
652e80cfcfcSbellard         break;
653e80cfcfcSbellard     default:
654e80cfcfcSbellard         break;
655e80cfcfcSbellard     }
656e80cfcfcSbellard }
657e80cfcfcSbellard 
658a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
65923c5e4caSAvi Kivity                               unsigned size)
660e80cfcfcSbellard {
6613cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
6622cc75c32SLaurent Vivier     ESCCChannelState *s;
663e80cfcfcSbellard     uint32_t saddr;
664e80cfcfcSbellard     uint32_t ret;
665e80cfcfcSbellard     int channel;
666e80cfcfcSbellard 
667b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
668b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
669b3ceef24Sblueswir1     s = &serial->chn[channel];
670e80cfcfcSbellard     switch (saddr) {
67112abac85Sblueswir1     case SERIAL_CTRL:
67230c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
673e80cfcfcSbellard         ret = s->rregs[s->reg];
674e80cfcfcSbellard         s->reg = 0;
675e80cfcfcSbellard         return ret;
67612abac85Sblueswir1     case SERIAL_DATA:
67712abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
678ba3c64fbSbellard         clr_rxint(s);
6792cc75c32SLaurent Vivier         if (s->type == escc_kbd || s->type == escc_mouse) {
6808be1f5c8Sbellard             ret = get_queue(s);
6812cc75c32SLaurent Vivier         } else {
6828be1f5c8Sbellard             ret = s->rx;
6832cc75c32SLaurent Vivier         }
68430c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
6855345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
6868be1f5c8Sbellard         return ret;
687e80cfcfcSbellard     default:
688e80cfcfcSbellard         break;
689e80cfcfcSbellard     }
690e80cfcfcSbellard     return 0;
691e80cfcfcSbellard }
692e80cfcfcSbellard 
69323c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
69423c5e4caSAvi Kivity     .read = escc_mem_read,
69523c5e4caSAvi Kivity     .write = escc_mem_write,
69623c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
69723c5e4caSAvi Kivity     .valid = {
69823c5e4caSAvi Kivity         .min_access_size = 1,
69923c5e4caSAvi Kivity         .max_access_size = 1,
70023c5e4caSAvi Kivity     },
70123c5e4caSAvi Kivity };
70223c5e4caSAvi Kivity 
703e80cfcfcSbellard static int serial_can_receive(void *opaque)
704e80cfcfcSbellard {
7052cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
706e4a89056Sbellard     int ret;
707e4a89056Sbellard 
7080e042025SMark Cave-Ayland     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) /* Rx not enabled */
7090e042025SMark Cave-Ayland         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV)) {
7100e042025SMark Cave-Ayland         /* char already available */
711e4a89056Sbellard         ret = 0;
7120e042025SMark Cave-Ayland     } else {
713e4a89056Sbellard         ret = 1;
7140e042025SMark Cave-Ayland     }
715e4a89056Sbellard     return ret;
716e80cfcfcSbellard }
717e80cfcfcSbellard 
7182cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch)
719e80cfcfcSbellard {
72030c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
72112abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
722e80cfcfcSbellard     s->rx = ch;
723ba3c64fbSbellard     set_rxint(s);
724e80cfcfcSbellard }
725e80cfcfcSbellard 
7262cc75c32SLaurent Vivier static void serial_receive_break(ESCCChannelState *s)
727e80cfcfcSbellard {
72812abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
729b4ed08e0Sblueswir1     escc_update_irq(s);
730e80cfcfcSbellard }
731e80cfcfcSbellard 
732e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
733e80cfcfcSbellard {
7342cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
735e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
736e80cfcfcSbellard }
737e80cfcfcSbellard 
738083b266fSPhilippe Mathieu-Daudé static void serial_event(void *opaque, QEMUChrEvent event)
739e80cfcfcSbellard {
7402cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
7410e042025SMark Cave-Ayland     if (event == CHR_EVENT_BREAK) {
742e80cfcfcSbellard         serial_receive_break(s);
743e80cfcfcSbellard     }
7440e042025SMark Cave-Ayland }
745e80cfcfcSbellard 
746bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
747bdb78caeSBlue Swirl     .name = "escc_chn",
748bdb78caeSBlue Swirl     .version_id = 2,
749bdb78caeSBlue Swirl     .minimum_version_id = 1,
750bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
7512cc75c32SLaurent Vivier         VMSTATE_UINT32(vmstate_dummy, ESCCChannelState),
7522cc75c32SLaurent Vivier         VMSTATE_UINT32(reg, ESCCChannelState),
7532cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint, ESCCChannelState),
7542cc75c32SLaurent Vivier         VMSTATE_UINT32(txint, ESCCChannelState),
7552cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint_under_svc, ESCCChannelState),
7562cc75c32SLaurent Vivier         VMSTATE_UINT32(txint_under_svc, ESCCChannelState),
7572cc75c32SLaurent Vivier         VMSTATE_UINT8(rx, ESCCChannelState),
7582cc75c32SLaurent Vivier         VMSTATE_UINT8(tx, ESCCChannelState),
7592cc75c32SLaurent Vivier         VMSTATE_BUFFER(wregs, ESCCChannelState),
7602cc75c32SLaurent Vivier         VMSTATE_BUFFER(rregs, ESCCChannelState),
761bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
762e80cfcfcSbellard     }
763bdb78caeSBlue Swirl };
764e80cfcfcSbellard 
765bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
766bdb78caeSBlue Swirl     .name = "escc",
767bdb78caeSBlue Swirl     .version_id = 2,
768bdb78caeSBlue Swirl     .minimum_version_id = 1,
769bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
7703cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
7712cc75c32SLaurent Vivier                              ESCCChannelState),
772bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
773e80cfcfcSbellard     }
774bdb78caeSBlue Swirl };
775e80cfcfcSbellard 
77665e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
77765e7545eSGerd Hoffmann                                 InputEvent *evt)
778e80cfcfcSbellard {
7792cc75c32SLaurent Vivier     ESCCChannelState *s = (ESCCChannelState *)dev;
78065e7545eSGerd Hoffmann     int qcode, keycode;
781b5a1b443SEric Blake     InputKeyEvent *key;
7828be1f5c8Sbellard 
783568c73a4SEric Blake     assert(evt->type == INPUT_EVENT_KIND_KEY);
78432bafa8fSEric Blake     key = evt->u.key.data;
785b5a1b443SEric Blake     qcode = qemu_input_key_value_to_qcode(key->key);
786977c736fSMarkus Armbruster     trace_escc_sunkbd_event_in(qcode, QKeyCode_str(qcode),
787b5a1b443SEric Blake                                key->down);
78865e7545eSGerd Hoffmann 
78965e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
790b5a1b443SEric Blake         if (key->down) {
791bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
79265e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
79365e7545eSGerd Hoffmann                 return; /* Drop second press */
79443febf49Sblueswir1             }
79543febf49Sblueswir1         } else {
79665e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
79765e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
79865e7545eSGerd Hoffmann                 return; /* Drop first release */
79943febf49Sblueswir1             }
8008be1f5c8Sbellard         }
80165e7545eSGerd Hoffmann     }
80265e7545eSGerd Hoffmann 
80365e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
804b5a1b443SEric Blake         if (key->down) {
80565e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
80665e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
80765e7545eSGerd Hoffmann                 return; /* Drop second press */
80865e7545eSGerd Hoffmann             }
80965e7545eSGerd Hoffmann         } else {
81065e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
81165e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
81265e7545eSGerd Hoffmann                 return; /* Drop first release */
81365e7545eSGerd Hoffmann             }
81465e7545eSGerd Hoffmann         }
81565e7545eSGerd Hoffmann     }
81665e7545eSGerd Hoffmann 
817e709a61aSDaniel P. Berrange     if (qcode > qemu_input_map_qcode_to_sun_len) {
818e709a61aSDaniel P. Berrange         return;
819e709a61aSDaniel P. Berrange     }
820e709a61aSDaniel P. Berrange 
821e709a61aSDaniel P. Berrange     keycode = qemu_input_map_qcode_to_sun[qcode];
822b5a1b443SEric Blake     if (!key->down) {
82365e7545eSGerd Hoffmann         keycode |= 0x80;
82465e7545eSGerd Hoffmann     }
82565e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
82665e7545eSGerd Hoffmann     put_queue(s, keycode);
82765e7545eSGerd Hoffmann }
82865e7545eSGerd Hoffmann 
82965e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
83065e7545eSGerd Hoffmann     .name  = "sun keyboard",
83165e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
83265e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
83365e7545eSGerd Hoffmann };
8348be1f5c8Sbellard 
8352cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val)
8368be1f5c8Sbellard {
83730c2f238SBlue Swirl     trace_escc_kbd_command(val);
8380e042025SMark Cave-Ayland     if (s->led_mode) { /* Ignore led byte */
83943febf49Sblueswir1         s->led_mode = 0;
84043febf49Sblueswir1         return;
84143febf49Sblueswir1     }
8428be1f5c8Sbellard     switch (val) {
8430e042025SMark Cave-Ayland     case 1: /* Reset, return type code */
84467deb562Sblueswir1         clear_queue(s);
8458be1f5c8Sbellard         put_queue(s, 0xff);
8460e042025SMark Cave-Ayland         put_queue(s, 4); /* Type 4 */
84743febf49Sblueswir1         put_queue(s, 0x7f);
84843febf49Sblueswir1         break;
8490e042025SMark Cave-Ayland     case 0xe: /* Set leds */
85043febf49Sblueswir1         s->led_mode = 1;
8518be1f5c8Sbellard         break;
8520e042025SMark Cave-Ayland     case 7: /* Query layout */
85367deb562Sblueswir1     case 0xf:
85467deb562Sblueswir1         clear_queue(s);
8558be1f5c8Sbellard         put_queue(s, 0xfe);
85659e7a130SGerd Hoffmann         put_queue(s, 0x21); /*  en-us layout */
8578be1f5c8Sbellard         break;
8588be1f5c8Sbellard     default:
8598be1f5c8Sbellard         break;
8608be1f5c8Sbellard     }
861e80cfcfcSbellard }
862e80cfcfcSbellard 
863e80cfcfcSbellard static void sunmouse_event(void *opaque,
864e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
865e80cfcfcSbellard {
8662cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
867e80cfcfcSbellard     int ch;
868e80cfcfcSbellard 
86930c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
870715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
871715748faSbellard 
8720e042025SMark Cave-Ayland     if (buttons_state & MOUSE_EVENT_LBUTTON) {
873715748faSbellard         ch ^= 0x4;
8740e042025SMark Cave-Ayland     }
8750e042025SMark Cave-Ayland     if (buttons_state & MOUSE_EVENT_MBUTTON) {
876715748faSbellard         ch ^= 0x2;
8770e042025SMark Cave-Ayland     }
8780e042025SMark Cave-Ayland     if (buttons_state & MOUSE_EVENT_RBUTTON) {
879715748faSbellard         ch ^= 0x1;
8800e042025SMark Cave-Ayland     }
881715748faSbellard 
882715748faSbellard     put_queue(s, ch);
883715748faSbellard 
884715748faSbellard     ch = dx;
885715748faSbellard 
8860e042025SMark Cave-Ayland     if (ch > 127) {
887715748faSbellard         ch = 127;
8880e042025SMark Cave-Ayland     } else if (ch < -127) {
889715748faSbellard         ch = -127;
8900e042025SMark Cave-Ayland     }
891715748faSbellard 
892715748faSbellard     put_queue(s, ch & 0xff);
893715748faSbellard 
894715748faSbellard     ch = -dy;
895715748faSbellard 
8960e042025SMark Cave-Ayland     if (ch > 127) {
897715748faSbellard         ch = 127;
8980e042025SMark Cave-Ayland     } else if (ch < -127) {
899715748faSbellard         ch = -127;
9000e042025SMark Cave-Ayland     }
901715748faSbellard 
902715748faSbellard     put_queue(s, ch & 0xff);
903715748faSbellard 
9040e042025SMark Cave-Ayland     /* MSC protocol specifies two extra motion bytes */
905715748faSbellard 
906715748faSbellard     put_queue(s, 0);
907715748faSbellard     put_queue(s, 0);
908e80cfcfcSbellard }
909e80cfcfcSbellard 
910e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj)
9116c319c82SBlue Swirl {
912e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(obj);
913e7c91369Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
9146c319c82SBlue Swirl     unsigned int i;
9156c319c82SBlue Swirl 
9168be1f5c8Sbellard     for (i = 0; i < 2; i++) {
9176c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
9188be1f5c8Sbellard         s->chn[i].chn = 1 - i;
919e7c91369Sxiaoqiang zhao     }
920e7c91369Sxiaoqiang zhao     s->chn[0].otherchn = &s->chn[1];
921e7c91369Sxiaoqiang zhao     s->chn[1].otherchn = &s->chn[0];
922e7c91369Sxiaoqiang zhao 
923e7c91369Sxiaoqiang zhao     sysbus_init_mmio(dev, &s->mmio);
924e7c91369Sxiaoqiang zhao }
925e7c91369Sxiaoqiang zhao 
926e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp)
927e7c91369Sxiaoqiang zhao {
928e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(dev);
929e7c91369Sxiaoqiang zhao     unsigned int i;
930e7c91369Sxiaoqiang zhao 
9314b3eec91Sxiaoqiang zhao     s->chn[0].disabled = s->disabled;
9324b3eec91Sxiaoqiang zhao     s->chn[1].disabled = s->disabled;
9334b3eec91Sxiaoqiang zhao 
9344b3eec91Sxiaoqiang zhao     memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc",
9354b3eec91Sxiaoqiang zhao                           ESCC_SIZE << s->it_shift);
9364b3eec91Sxiaoqiang zhao 
937e7c91369Sxiaoqiang zhao     for (i = 0; i < 2; i++) {
93830650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&s->chn[i].chr)) {
9394b3eec91Sxiaoqiang zhao             s->chn[i].clock = s->frequency / 2;
9405345fdb4SMarc-André Lureau             qemu_chr_fe_set_handlers(&s->chn[i].chr, serial_can_receive,
94181517ba3SAnton Nefedov                                      serial_receive1, serial_event, NULL,
94239ab61c6SMarc-André Lureau                                      &s->chn[i], NULL, true);
9436c319c82SBlue Swirl         }
9448be1f5c8Sbellard     }
945e80cfcfcSbellard 
9462cc75c32SLaurent Vivier     if (s->chn[0].type == escc_mouse) {
94712abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
94812abac85Sblueswir1                                      "QEMU Sun Mouse");
9496c319c82SBlue Swirl     }
9502cc75c32SLaurent Vivier     if (s->chn[1].type == escc_kbd) {
95165e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
95265e7545eSGerd Hoffmann                                                    &sunkbd_handler);
9536c319c82SBlue Swirl     }
954e80cfcfcSbellard }
9556c319c82SBlue Swirl 
956999e12bbSAnthony Liguori static Property escc_properties[] = {
9573cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
9583cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
959b43047a2SLaurent Vivier     DEFINE_PROP_BOOL("bit_swap",    ESCCState, bit_swap,    false),
9603cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
9613cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
9623cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
9633cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
9643cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
965ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
966999e12bbSAnthony Liguori };
967999e12bbSAnthony Liguori 
968999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
969999e12bbSAnthony Liguori {
97039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
971999e12bbSAnthony Liguori 
97239bffca2SAnthony Liguori     dc->reset = escc_reset;
973e7c91369Sxiaoqiang zhao     dc->realize = escc_realize;
97439bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
9754f67d30bSMarc-André Lureau     device_class_set_props(dc, escc_properties);
976f8d4c07cSLaurent Vivier     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
9776c319c82SBlue Swirl }
978999e12bbSAnthony Liguori 
9798c43a6f0SAndreas Färber static const TypeInfo escc_info = {
98081069b20SAndreas Färber     .name          = TYPE_ESCC,
98139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
9823cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
983e7c91369Sxiaoqiang zhao     .instance_init = escc_init1,
984999e12bbSAnthony Liguori     .class_init    = escc_class_init,
9856c319c82SBlue Swirl };
9866c319c82SBlue Swirl 
98783f7d43aSAndreas Färber static void escc_register_types(void)
9886c319c82SBlue Swirl {
98939bffca2SAnthony Liguori     type_register_static(&escc_info);
9906c319c82SBlue Swirl }
9916c319c82SBlue Swirl 
99283f7d43aSAndreas Färber type_init(escc_register_types)
993