xref: /qemu/hw/char/escc.c (revision 6ab3fc32ea640026726bc5f9f4db622d0954fb8a)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
250430891cSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/hw.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
280d09e41aSPaolo Bonzini #include "hw/char/escc.h"
29dccfcd0eSPaolo Bonzini #include "sysemu/char.h"
3028ecbaeeSPaolo Bonzini #include "ui/console.h"
3165e7545eSGerd Hoffmann #include "ui/input.h"
3230c2f238SBlue Swirl #include "trace.h"
33e80cfcfcSbellard 
34e80cfcfcSbellard /*
3509330e90SBlue Swirl  * Chipset docs:
3609330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3709330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
3809330e90SBlue Swirl  *
39b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
40e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
41e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
42e80cfcfcSbellard  *
43e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
44e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
45e80cfcfcSbellard  * only asynchronous. There is no DMA.
46e80cfcfcSbellard  *
47b4ed08e0Sblueswir1  * Z85C30 is also used on PowerMacs. There are some small differences
48b4ed08e0Sblueswir1  * between Sparc version (sunzilog) and PowerMac (pmac):
49b4ed08e0Sblueswir1  *  Offset between control and data registers
50b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
51b4ed08e0Sblueswir1  *  CTS is inverted
52b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
53b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
54b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
55e80cfcfcSbellard  */
56e80cfcfcSbellard 
57715748faSbellard /*
58715748faSbellard  * Modifications:
59715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
60715748faSbellard  *                                  serial mouse queue.
61715748faSbellard  *                                  Implemented serial mouse protocol.
629fc391f8SArtyom Tarasenko  *
639fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
64715748faSbellard  */
65715748faSbellard 
668be1f5c8Sbellard typedef enum {
678be1f5c8Sbellard     chn_a, chn_b,
688e39a033SBlue Swirl } ChnID;
698be1f5c8Sbellard 
7035db099dSbellard #define CHN_C(s) ((s)->chn == chn_b? 'b' : 'a')
7135db099dSbellard 
728be1f5c8Sbellard typedef enum {
738be1f5c8Sbellard     ser, kbd, mouse,
748e39a033SBlue Swirl } ChnType;
758be1f5c8Sbellard 
76715748faSbellard #define SERIO_QUEUE_SIZE 256
778be1f5c8Sbellard 
788be1f5c8Sbellard typedef struct {
79715748faSbellard     uint8_t data[SERIO_QUEUE_SIZE];
808be1f5c8Sbellard     int rptr, wptr, count;
81715748faSbellard } SERIOQueue;
828be1f5c8Sbellard 
8312abac85Sblueswir1 #define SERIAL_REGS 16
84e80cfcfcSbellard typedef struct ChannelState {
85d537cf6cSpbrook     qemu_irq irq;
8622548760Sblueswir1     uint32_t rxint, txint, rxint_under_svc, txint_under_svc;
878be1f5c8Sbellard     struct ChannelState *otherchn;
88d7b95534SBlue Swirl     uint32_t reg;
89d7b95534SBlue Swirl     uint8_t wregs[SERIAL_REGS], rregs[SERIAL_REGS];
90715748faSbellard     SERIOQueue queue;
91e80cfcfcSbellard     CharDriverState *chr;
92bbbb2f0aSblueswir1     int e0_mode, led_mode, caps_lock_mode, num_lock_mode;
93577390ffSblueswir1     int disabled;
94b4ed08e0Sblueswir1     int clock;
95bdb78caeSBlue Swirl     uint32_t vmstate_dummy;
96d7b95534SBlue Swirl     ChnID chn; // this channel, A (base+4) or B (base+0)
97d7b95534SBlue Swirl     ChnType type;
98d7b95534SBlue Swirl     uint8_t rx, tx;
9965e7545eSGerd Hoffmann     QemuInputHandlerState *hs;
100e80cfcfcSbellard } ChannelState;
101e80cfcfcSbellard 
10281069b20SAndreas Färber #define ESCC(obj) OBJECT_CHECK(ESCCState, (obj), TYPE_ESCC)
10381069b20SAndreas Färber 
1043cf63ff2SPaolo Bonzini typedef struct ESCCState {
10581069b20SAndreas Färber     SysBusDevice parent_obj;
10681069b20SAndreas Färber 
107e80cfcfcSbellard     struct ChannelState chn[2];
108ec02f7deSGerd Hoffmann     uint32_t it_shift;
10923c5e4caSAvi Kivity     MemoryRegion mmio;
110ee6847d1SGerd Hoffmann     uint32_t disabled;
111ee6847d1SGerd Hoffmann     uint32_t frequency;
1123cf63ff2SPaolo Bonzini } ESCCState;
113e80cfcfcSbellard 
11412abac85Sblueswir1 #define SERIAL_CTRL 0
11512abac85Sblueswir1 #define SERIAL_DATA 1
11612abac85Sblueswir1 
11712abac85Sblueswir1 #define W_CMD     0
11812abac85Sblueswir1 #define CMD_PTR_MASK   0x07
11912abac85Sblueswir1 #define CMD_CMD_MASK   0x38
12012abac85Sblueswir1 #define CMD_HI         0x08
12112abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
12212abac85Sblueswir1 #define CMD_CLR_IUS    0x38
12312abac85Sblueswir1 #define W_INTR    1
12412abac85Sblueswir1 #define INTR_INTALL    0x01
12512abac85Sblueswir1 #define INTR_TXINT     0x02
12612abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
12712abac85Sblueswir1 #define INTR_RXINT1ST  0x08
12812abac85Sblueswir1 #define INTR_RXINTALL  0x10
12912abac85Sblueswir1 #define W_IVEC    2
13012abac85Sblueswir1 #define W_RXCTRL  3
13112abac85Sblueswir1 #define RXCTRL_RXEN    0x01
13212abac85Sblueswir1 #define W_TXCTRL1 4
13312abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
13412abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
13512abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
13612abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
13712abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
13812abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
13912abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
14012abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
14112abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
14212abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
14312abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
14412abac85Sblueswir1 #define W_TXCTRL2 5
14512abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
14612abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
14712abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
14812abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
14912abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
15012abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
15112abac85Sblueswir1 #define W_SYNC1   6
15212abac85Sblueswir1 #define W_SYNC2   7
15312abac85Sblueswir1 #define W_TXBUF   8
15412abac85Sblueswir1 #define W_MINTR   9
15512abac85Sblueswir1 #define MINTR_STATUSHI 0x10
15612abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
15712abac85Sblueswir1 #define MINTR_RST_B    0x40
15812abac85Sblueswir1 #define MINTR_RST_A    0x80
15912abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
16012abac85Sblueswir1 #define W_MISC1  10
16112abac85Sblueswir1 #define W_CLOCK  11
16212abac85Sblueswir1 #define CLOCK_TRXC     0x08
16312abac85Sblueswir1 #define W_BRGLO  12
16412abac85Sblueswir1 #define W_BRGHI  13
16512abac85Sblueswir1 #define W_MISC2  14
16612abac85Sblueswir1 #define MISC2_PLLDIS   0x30
16712abac85Sblueswir1 #define W_EXTINT 15
16812abac85Sblueswir1 #define EXTINT_DCD     0x08
16912abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
17012abac85Sblueswir1 #define EXTINT_CTSINT  0x20
17112abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
17212abac85Sblueswir1 #define EXTINT_BRKINT  0x80
17312abac85Sblueswir1 
17412abac85Sblueswir1 #define R_STATUS  0
17512abac85Sblueswir1 #define STATUS_RXAV    0x01
17612abac85Sblueswir1 #define STATUS_ZERO    0x02
17712abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
17812abac85Sblueswir1 #define STATUS_DCD     0x08
17912abac85Sblueswir1 #define STATUS_SYNC    0x10
18012abac85Sblueswir1 #define STATUS_CTS     0x20
18112abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
18212abac85Sblueswir1 #define STATUS_BRK     0x80
18312abac85Sblueswir1 #define R_SPEC    1
18412abac85Sblueswir1 #define SPEC_ALLSENT   0x01
18512abac85Sblueswir1 #define SPEC_BITS8     0x06
18612abac85Sblueswir1 #define R_IVEC    2
18712abac85Sblueswir1 #define IVEC_TXINTB    0x00
18812abac85Sblueswir1 #define IVEC_LONOINT   0x06
18912abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
19012abac85Sblueswir1 #define IVEC_LORXINTB  0x04
19112abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
19212abac85Sblueswir1 #define IVEC_HINOINT   0x60
19312abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
19412abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
19512abac85Sblueswir1 #define IVEC_HITXINTA  0x10
19612abac85Sblueswir1 #define R_INTR    3
19712abac85Sblueswir1 #define INTR_EXTINTB   0x01
19812abac85Sblueswir1 #define INTR_TXINTB    0x02
19912abac85Sblueswir1 #define INTR_RXINTB    0x04
20012abac85Sblueswir1 #define INTR_EXTINTA   0x08
20112abac85Sblueswir1 #define INTR_TXINTA    0x10
20212abac85Sblueswir1 #define INTR_RXINTA    0x20
20312abac85Sblueswir1 #define R_IPEN    4
20412abac85Sblueswir1 #define R_TXCTRL1 5
20512abac85Sblueswir1 #define R_TXCTRL2 6
20612abac85Sblueswir1 #define R_BC      7
20712abac85Sblueswir1 #define R_RXBUF   8
20812abac85Sblueswir1 #define R_RXCTRL  9
20912abac85Sblueswir1 #define R_MISC   10
21012abac85Sblueswir1 #define R_MISC1  11
21112abac85Sblueswir1 #define R_BRGLO  12
21212abac85Sblueswir1 #define R_BRGHI  13
21312abac85Sblueswir1 #define R_MISC1I 14
21412abac85Sblueswir1 #define R_EXTINT 15
215e80cfcfcSbellard 
2168be1f5c8Sbellard static void handle_kbd_command(ChannelState *s, int val);
2178be1f5c8Sbellard static int serial_can_receive(void *opaque);
2188be1f5c8Sbellard static void serial_receive_byte(ChannelState *s, int ch);
2198be1f5c8Sbellard 
22067deb562Sblueswir1 static void clear_queue(void *opaque)
22167deb562Sblueswir1 {
22267deb562Sblueswir1     ChannelState *s = opaque;
22367deb562Sblueswir1     SERIOQueue *q = &s->queue;
22467deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
22567deb562Sblueswir1 }
22667deb562Sblueswir1 
2278be1f5c8Sbellard static void put_queue(void *opaque, int b)
2288be1f5c8Sbellard {
2298be1f5c8Sbellard     ChannelState *s = opaque;
230715748faSbellard     SERIOQueue *q = &s->queue;
2318be1f5c8Sbellard 
23230c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
233715748faSbellard     if (q->count >= SERIO_QUEUE_SIZE)
2348be1f5c8Sbellard         return;
2358be1f5c8Sbellard     q->data[q->wptr] = b;
236715748faSbellard     if (++q->wptr == SERIO_QUEUE_SIZE)
2378be1f5c8Sbellard         q->wptr = 0;
2388be1f5c8Sbellard     q->count++;
2398be1f5c8Sbellard     serial_receive_byte(s, 0);
2408be1f5c8Sbellard }
2418be1f5c8Sbellard 
2428be1f5c8Sbellard static uint32_t get_queue(void *opaque)
2438be1f5c8Sbellard {
2448be1f5c8Sbellard     ChannelState *s = opaque;
245715748faSbellard     SERIOQueue *q = &s->queue;
2468be1f5c8Sbellard     int val;
2478be1f5c8Sbellard 
2488be1f5c8Sbellard     if (q->count == 0) {
2498be1f5c8Sbellard         return 0;
2508be1f5c8Sbellard     } else {
2518be1f5c8Sbellard         val = q->data[q->rptr];
252715748faSbellard         if (++q->rptr == SERIO_QUEUE_SIZE)
2538be1f5c8Sbellard             q->rptr = 0;
2548be1f5c8Sbellard         q->count--;
2558be1f5c8Sbellard     }
25630c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2578be1f5c8Sbellard     if (q->count > 0)
2588be1f5c8Sbellard         serial_receive_byte(s, 0);
2598be1f5c8Sbellard     return val;
2608be1f5c8Sbellard }
2618be1f5c8Sbellard 
262b4ed08e0Sblueswir1 static int escc_update_irq_chn(ChannelState *s)
263e80cfcfcSbellard {
2649fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
26512abac85Sblueswir1          // tx ints enabled, pending
26612abac85Sblueswir1          ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
26712abac85Sblueswir1            ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
268e80cfcfcSbellard           s->rxint == 1) || // rx ints enabled, pending
26912abac85Sblueswir1          ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
27012abac85Sblueswir1           (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
271e4a89056Sbellard         return 1;
272e80cfcfcSbellard     }
273e4a89056Sbellard     return 0;
274e4a89056Sbellard }
275e4a89056Sbellard 
276b4ed08e0Sblueswir1 static void escc_update_irq(ChannelState *s)
277e4a89056Sbellard {
278e4a89056Sbellard     int irq;
279e4a89056Sbellard 
280b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
281b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
282e4a89056Sbellard 
28330c2f238SBlue Swirl     trace_escc_update_irq(irq);
284d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
285e80cfcfcSbellard }
286e80cfcfcSbellard 
287b4ed08e0Sblueswir1 static void escc_reset_chn(ChannelState *s)
288e80cfcfcSbellard {
289e80cfcfcSbellard     int i;
290e80cfcfcSbellard 
291e80cfcfcSbellard     s->reg = 0;
2928f180a43Sblueswir1     for (i = 0; i < SERIAL_REGS; i++) {
293e80cfcfcSbellard         s->rregs[i] = 0;
294e80cfcfcSbellard         s->wregs[i] = 0;
295e80cfcfcSbellard     }
29612abac85Sblueswir1     s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
29712abac85Sblueswir1     s->wregs[W_MINTR] = MINTR_RST_ALL;
29812abac85Sblueswir1     s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
29912abac85Sblueswir1     s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
30012abac85Sblueswir1     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
30112abac85Sblueswir1         EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
302577390ffSblueswir1     if (s->disabled)
30312abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
30412abac85Sblueswir1             STATUS_CTS | STATUS_TXUNDRN;
305577390ffSblueswir1     else
30612abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
307f48c537dSblueswir1     s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
308e80cfcfcSbellard 
309e80cfcfcSbellard     s->rx = s->tx = 0;
310e80cfcfcSbellard     s->rxint = s->txint = 0;
311e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
312bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
31367deb562Sblueswir1     clear_queue(s);
314e80cfcfcSbellard }
315e80cfcfcSbellard 
316bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
317e80cfcfcSbellard {
31881069b20SAndreas Färber     ESCCState *s = ESCC(d);
319bdb78caeSBlue Swirl 
320b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[0]);
321b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[1]);
322e80cfcfcSbellard }
323e80cfcfcSbellard 
324ba3c64fbSbellard static inline void set_rxint(ChannelState *s)
325ba3c64fbSbellard {
326ba3c64fbSbellard     s->rxint = 1;
3279fc391f8SArtyom Tarasenko     /* XXX: missing daisy chainnig: chn_b rx should have a lower priority
3289fc391f8SArtyom Tarasenko        than chn_a rx/tx/special_condition service*/
329e4a89056Sbellard     s->rxint_under_svc = 1;
33067deb562Sblueswir1     if (s->chn == chn_a) {
3319fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
33212abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33312abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
33435db099dSbellard         else
33512abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
33667deb562Sblueswir1     } else {
3379fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
33812abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33912abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
34067deb562Sblueswir1         else
34112abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
342b9652ca3Sblueswir1     }
343b4ed08e0Sblueswir1     escc_update_irq(s);
344ba3c64fbSbellard }
345ba3c64fbSbellard 
34680637a6aSblueswir1 static inline void set_txint(ChannelState *s)
34780637a6aSblueswir1 {
34880637a6aSblueswir1     s->txint = 1;
34980637a6aSblueswir1     if (!s->rxint_under_svc) {
35080637a6aSblueswir1         s->txint_under_svc = 1;
35180637a6aSblueswir1         if (s->chn == chn_a) {
352f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
3539fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
354f53671c0SAurelien Jarno             }
35580637a6aSblueswir1             if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35680637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
35780637a6aSblueswir1             else
35880637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
35980637a6aSblueswir1         } else {
36080637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
361f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
36280637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
3639fc391f8SArtyom Tarasenko             }
364f53671c0SAurelien Jarno         }
365b4ed08e0Sblueswir1     escc_update_irq(s);
36680637a6aSblueswir1     }
3679fc391f8SArtyom Tarasenko }
36880637a6aSblueswir1 
36980637a6aSblueswir1 static inline void clr_rxint(ChannelState *s)
37080637a6aSblueswir1 {
37180637a6aSblueswir1     s->rxint = 0;
37280637a6aSblueswir1     s->rxint_under_svc = 0;
37380637a6aSblueswir1     if (s->chn == chn_a) {
37480637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
37580637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
37680637a6aSblueswir1         else
37780637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
37880637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
37980637a6aSblueswir1     } else {
38080637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
38180637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
38280637a6aSblueswir1         else
38380637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
38480637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
38580637a6aSblueswir1     }
38680637a6aSblueswir1     if (s->txint)
38780637a6aSblueswir1         set_txint(s);
388b4ed08e0Sblueswir1     escc_update_irq(s);
38980637a6aSblueswir1 }
39080637a6aSblueswir1 
391ba3c64fbSbellard static inline void clr_txint(ChannelState *s)
392ba3c64fbSbellard {
393ba3c64fbSbellard     s->txint = 0;
394e4a89056Sbellard     s->txint_under_svc = 0;
395b9652ca3Sblueswir1     if (s->chn == chn_a) {
39612abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
39712abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
39835db099dSbellard         else
39912abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
40012abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
401b9652ca3Sblueswir1     } else {
4029fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
40312abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
40412abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
405b9652ca3Sblueswir1         else
40612abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
40712abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
408b9652ca3Sblueswir1     }
409e4a89056Sbellard     if (s->rxint)
410e4a89056Sbellard         set_rxint(s);
411b4ed08e0Sblueswir1     escc_update_irq(s);
412ba3c64fbSbellard }
413ba3c64fbSbellard 
414b4ed08e0Sblueswir1 static void escc_update_parameters(ChannelState *s)
41535db099dSbellard {
41635db099dSbellard     int speed, parity, data_bits, stop_bits;
41735db099dSbellard     QEMUSerialSetParams ssp;
41835db099dSbellard 
41935db099dSbellard     if (!s->chr || s->type != ser)
42035db099dSbellard         return;
42135db099dSbellard 
42212abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
42312abac85Sblueswir1         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
42435db099dSbellard             parity = 'E';
42535db099dSbellard         else
42635db099dSbellard             parity = 'O';
42735db099dSbellard     } else {
42835db099dSbellard         parity = 'N';
42935db099dSbellard     }
43012abac85Sblueswir1     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
43135db099dSbellard         stop_bits = 2;
43235db099dSbellard     else
43335db099dSbellard         stop_bits = 1;
43412abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
43512abac85Sblueswir1     case TXCTRL2_5BITS:
43635db099dSbellard         data_bits = 5;
43735db099dSbellard         break;
43812abac85Sblueswir1     case TXCTRL2_7BITS:
43935db099dSbellard         data_bits = 7;
44035db099dSbellard         break;
44112abac85Sblueswir1     case TXCTRL2_6BITS:
44235db099dSbellard         data_bits = 6;
44335db099dSbellard         break;
44435db099dSbellard     default:
44512abac85Sblueswir1     case TXCTRL2_8BITS:
44635db099dSbellard         data_bits = 8;
44735db099dSbellard         break;
44835db099dSbellard     }
449b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
45012abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
45112abac85Sblueswir1     case TXCTRL1_CLK1X:
45235db099dSbellard         break;
45312abac85Sblueswir1     case TXCTRL1_CLK16X:
45435db099dSbellard         speed /= 16;
45535db099dSbellard         break;
45612abac85Sblueswir1     case TXCTRL1_CLK32X:
45735db099dSbellard         speed /= 32;
45835db099dSbellard         break;
45935db099dSbellard     default:
46012abac85Sblueswir1     case TXCTRL1_CLK64X:
46135db099dSbellard         speed /= 64;
46235db099dSbellard         break;
46335db099dSbellard     }
46435db099dSbellard     ssp.speed = speed;
46535db099dSbellard     ssp.parity = parity;
46635db099dSbellard     ssp.data_bits = data_bits;
46735db099dSbellard     ssp.stop_bits = stop_bits;
46830c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
46941084f1bSAnthony Liguori     qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
47035db099dSbellard }
47135db099dSbellard 
472a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
47323c5e4caSAvi Kivity                            uint64_t val, unsigned size)
474e80cfcfcSbellard {
4753cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
476e80cfcfcSbellard     ChannelState *s;
477e80cfcfcSbellard     uint32_t saddr;
478e80cfcfcSbellard     int newreg, channel;
479e80cfcfcSbellard 
480e80cfcfcSbellard     val &= 0xff;
481b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
482b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
483b3ceef24Sblueswir1     s = &serial->chn[channel];
484e80cfcfcSbellard     switch (saddr) {
48512abac85Sblueswir1     case SERIAL_CTRL:
48630c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
487e80cfcfcSbellard         newreg = 0;
488e80cfcfcSbellard         switch (s->reg) {
48912abac85Sblueswir1         case W_CMD:
49012abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
49112abac85Sblueswir1             val &= CMD_CMD_MASK;
492e80cfcfcSbellard             switch (val) {
49312abac85Sblueswir1             case CMD_HI:
49412abac85Sblueswir1                 newreg |= CMD_HI;
495e80cfcfcSbellard                 break;
49612abac85Sblueswir1             case CMD_CLR_TXINT:
497ba3c64fbSbellard                 clr_txint(s);
498ba3c64fbSbellard                 break;
49912abac85Sblueswir1             case CMD_CLR_IUS:
5009fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
5019fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
5029fc391f8SArtyom Tarasenko                     if (s->txint) {
5039fc391f8SArtyom Tarasenko                         set_txint(s);
5049fc391f8SArtyom Tarasenko                     }
5059fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
5069fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
5079fc391f8SArtyom Tarasenko                 }
5089fc391f8SArtyom Tarasenko                 escc_update_irq(s);
509e80cfcfcSbellard                 break;
510e80cfcfcSbellard             default:
511e80cfcfcSbellard                 break;
512e80cfcfcSbellard             }
513e80cfcfcSbellard             break;
51412abac85Sblueswir1         case W_INTR ... W_RXCTRL:
51512abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
51612abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
51712abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
518e80cfcfcSbellard             s->wregs[s->reg] = val;
519e80cfcfcSbellard             break;
52012abac85Sblueswir1         case W_TXCTRL1:
52112abac85Sblueswir1         case W_TXCTRL2:
522796d8286Sblueswir1             s->wregs[s->reg] = val;
523b4ed08e0Sblueswir1             escc_update_parameters(s);
524796d8286Sblueswir1             break;
52512abac85Sblueswir1         case W_BRGLO:
52612abac85Sblueswir1         case W_BRGHI:
52735db099dSbellard             s->wregs[s->reg] = val;
528796d8286Sblueswir1             s->rregs[s->reg] = val;
529b4ed08e0Sblueswir1             escc_update_parameters(s);
53035db099dSbellard             break;
53112abac85Sblueswir1         case W_MINTR:
53212abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
533e80cfcfcSbellard             case 0:
534e80cfcfcSbellard             default:
535e80cfcfcSbellard                 break;
53612abac85Sblueswir1             case MINTR_RST_B:
537b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[0]);
538e80cfcfcSbellard                 return;
53912abac85Sblueswir1             case MINTR_RST_A:
540b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[1]);
541e80cfcfcSbellard                 return;
54212abac85Sblueswir1             case MINTR_RST_ALL:
54381069b20SAndreas Färber                 escc_reset(DEVICE(serial));
544e80cfcfcSbellard                 return;
545e80cfcfcSbellard             }
546e80cfcfcSbellard             break;
547e80cfcfcSbellard         default:
548e80cfcfcSbellard             break;
549e80cfcfcSbellard         }
550e80cfcfcSbellard         if (s->reg == 0)
551e80cfcfcSbellard             s->reg = newreg;
552e80cfcfcSbellard         else
553e80cfcfcSbellard             s->reg = 0;
554e80cfcfcSbellard         break;
55512abac85Sblueswir1     case SERIAL_DATA:
55630c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
557e80cfcfcSbellard         s->tx = val;
55812abac85Sblueswir1         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
559e80cfcfcSbellard             if (s->chr)
560*6ab3fc32SDaniel P. Berrange                 /* XXX this blocks entire thread. Rewrite to use
561*6ab3fc32SDaniel P. Berrange                  * qemu_chr_fe_write and background I/O callbacks */
562*6ab3fc32SDaniel P. Berrange                 qemu_chr_fe_write_all(s->chr, &s->tx, 1);
563577390ffSblueswir1             else if (s->type == kbd && !s->disabled) {
5648be1f5c8Sbellard                 handle_kbd_command(s, val);
5658be1f5c8Sbellard             }
56696c4f569Sblueswir1         }
56712abac85Sblueswir1         s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
56812abac85Sblueswir1         s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
569ba3c64fbSbellard         set_txint(s);
570e80cfcfcSbellard         break;
571e80cfcfcSbellard     default:
572e80cfcfcSbellard         break;
573e80cfcfcSbellard     }
574e80cfcfcSbellard }
575e80cfcfcSbellard 
576a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
57723c5e4caSAvi Kivity                               unsigned size)
578e80cfcfcSbellard {
5793cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
580e80cfcfcSbellard     ChannelState *s;
581e80cfcfcSbellard     uint32_t saddr;
582e80cfcfcSbellard     uint32_t ret;
583e80cfcfcSbellard     int channel;
584e80cfcfcSbellard 
585b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
586b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
587b3ceef24Sblueswir1     s = &serial->chn[channel];
588e80cfcfcSbellard     switch (saddr) {
58912abac85Sblueswir1     case SERIAL_CTRL:
59030c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
591e80cfcfcSbellard         ret = s->rregs[s->reg];
592e80cfcfcSbellard         s->reg = 0;
593e80cfcfcSbellard         return ret;
59412abac85Sblueswir1     case SERIAL_DATA:
59512abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
596ba3c64fbSbellard         clr_rxint(s);
597715748faSbellard         if (s->type == kbd || s->type == mouse)
5988be1f5c8Sbellard             ret = get_queue(s);
5998be1f5c8Sbellard         else
6008be1f5c8Sbellard             ret = s->rx;
60130c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
602b76482e7Sblueswir1         if (s->chr)
603bd9bdce6Sbalrog             qemu_chr_accept_input(s->chr);
6048be1f5c8Sbellard         return ret;
605e80cfcfcSbellard     default:
606e80cfcfcSbellard         break;
607e80cfcfcSbellard     }
608e80cfcfcSbellard     return 0;
609e80cfcfcSbellard }
610e80cfcfcSbellard 
61123c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
61223c5e4caSAvi Kivity     .read = escc_mem_read,
61323c5e4caSAvi Kivity     .write = escc_mem_write,
61423c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61523c5e4caSAvi Kivity     .valid = {
61623c5e4caSAvi Kivity         .min_access_size = 1,
61723c5e4caSAvi Kivity         .max_access_size = 1,
61823c5e4caSAvi Kivity     },
61923c5e4caSAvi Kivity };
62023c5e4caSAvi Kivity 
621e80cfcfcSbellard static int serial_can_receive(void *opaque)
622e80cfcfcSbellard {
623e80cfcfcSbellard     ChannelState *s = opaque;
624e4a89056Sbellard     int ret;
625e4a89056Sbellard 
62612abac85Sblueswir1     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
62712abac85Sblueswir1         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
62812abac85Sblueswir1         // char already available
629e4a89056Sbellard         ret = 0;
630e80cfcfcSbellard     else
631e4a89056Sbellard         ret = 1;
632e4a89056Sbellard     return ret;
633e80cfcfcSbellard }
634e80cfcfcSbellard 
635e80cfcfcSbellard static void serial_receive_byte(ChannelState *s, int ch)
636e80cfcfcSbellard {
63730c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
63812abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
639e80cfcfcSbellard     s->rx = ch;
640ba3c64fbSbellard     set_rxint(s);
641e80cfcfcSbellard }
642e80cfcfcSbellard 
643e80cfcfcSbellard static void serial_receive_break(ChannelState *s)
644e80cfcfcSbellard {
64512abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
646b4ed08e0Sblueswir1     escc_update_irq(s);
647e80cfcfcSbellard }
648e80cfcfcSbellard 
649e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
650e80cfcfcSbellard {
651e80cfcfcSbellard     ChannelState *s = opaque;
652e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
653e80cfcfcSbellard }
654e80cfcfcSbellard 
655e80cfcfcSbellard static void serial_event(void *opaque, int event)
656e80cfcfcSbellard {
657e80cfcfcSbellard     ChannelState *s = opaque;
658e80cfcfcSbellard     if (event == CHR_EVENT_BREAK)
659e80cfcfcSbellard         serial_receive_break(s);
660e80cfcfcSbellard }
661e80cfcfcSbellard 
662bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
663bdb78caeSBlue Swirl     .name ="escc_chn",
664bdb78caeSBlue Swirl     .version_id = 2,
665bdb78caeSBlue Swirl     .minimum_version_id = 1,
666bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
667bdb78caeSBlue Swirl         VMSTATE_UINT32(vmstate_dummy, ChannelState),
668bdb78caeSBlue Swirl         VMSTATE_UINT32(reg, ChannelState),
669bdb78caeSBlue Swirl         VMSTATE_UINT32(rxint, ChannelState),
670bdb78caeSBlue Swirl         VMSTATE_UINT32(txint, ChannelState),
671bdb78caeSBlue Swirl         VMSTATE_UINT32(rxint_under_svc, ChannelState),
672bdb78caeSBlue Swirl         VMSTATE_UINT32(txint_under_svc, ChannelState),
673bdb78caeSBlue Swirl         VMSTATE_UINT8(rx, ChannelState),
674bdb78caeSBlue Swirl         VMSTATE_UINT8(tx, ChannelState),
675bdb78caeSBlue Swirl         VMSTATE_BUFFER(wregs, ChannelState),
676bdb78caeSBlue Swirl         VMSTATE_BUFFER(rregs, ChannelState),
677bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
678e80cfcfcSbellard     }
679bdb78caeSBlue Swirl };
680e80cfcfcSbellard 
681bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
682bdb78caeSBlue Swirl     .name ="escc",
683bdb78caeSBlue Swirl     .version_id = 2,
684bdb78caeSBlue Swirl     .minimum_version_id = 1,
685bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6863cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
687bdb78caeSBlue Swirl                              ChannelState),
688bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
689e80cfcfcSbellard     }
690bdb78caeSBlue Swirl };
691e80cfcfcSbellard 
692a8170e5eSAvi Kivity MemoryRegion *escc_init(hwaddr base, qemu_irq irqA, qemu_irq irqB,
693aeeb69c7Saurel32               CharDriverState *chrA, CharDriverState *chrB,
694aeeb69c7Saurel32               int clock, int it_shift)
695e80cfcfcSbellard {
6966c319c82SBlue Swirl     DeviceState *dev;
6976c319c82SBlue Swirl     SysBusDevice *s;
6983cf63ff2SPaolo Bonzini     ESCCState *d;
699e80cfcfcSbellard 
70081069b20SAndreas Färber     dev = qdev_create(NULL, TYPE_ESCC);
701ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "disabled", 0);
702ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "frequency", clock);
703ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "it_shift", it_shift);
704bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrB", chrB);
705bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrA", chrA);
706ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnBtype", ser);
707ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnAtype", ser);
708e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
7091356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
710e1a0e47fSAurelien Jarno     sysbus_connect_irq(s, 0, irqB);
711e1a0e47fSAurelien Jarno     sysbus_connect_irq(s, 1, irqA);
7126c319c82SBlue Swirl     if (base) {
7136c319c82SBlue Swirl         sysbus_mmio_map(s, 0, base);
714e80cfcfcSbellard     }
7156c319c82SBlue Swirl 
71681069b20SAndreas Färber     d = ESCC(s);
71723c5e4caSAvi Kivity     return &d->mmio;
718e80cfcfcSbellard }
719e80cfcfcSbellard 
7207fb1cf16SEric Blake static const uint8_t qcode_to_keycode[Q_KEY_CODE__MAX] = {
72165e7545eSGerd Hoffmann     [Q_KEY_CODE_SHIFT]         = 99,
72265e7545eSGerd Hoffmann     [Q_KEY_CODE_SHIFT_R]       = 110,
72365e7545eSGerd Hoffmann     [Q_KEY_CODE_ALT]           = 19,
72465e7545eSGerd Hoffmann     [Q_KEY_CODE_ALT_R]         = 13,
72565e7545eSGerd Hoffmann     [Q_KEY_CODE_ALTGR]         = 13,
72665e7545eSGerd Hoffmann     [Q_KEY_CODE_CTRL]          = 76,
72765e7545eSGerd Hoffmann     [Q_KEY_CODE_CTRL_R]        = 76,
72865e7545eSGerd Hoffmann     [Q_KEY_CODE_ESC]           = 29,
72965e7545eSGerd Hoffmann     [Q_KEY_CODE_1]             = 30,
73065e7545eSGerd Hoffmann     [Q_KEY_CODE_2]             = 31,
73165e7545eSGerd Hoffmann     [Q_KEY_CODE_3]             = 32,
73265e7545eSGerd Hoffmann     [Q_KEY_CODE_4]             = 33,
73365e7545eSGerd Hoffmann     [Q_KEY_CODE_5]             = 34,
73465e7545eSGerd Hoffmann     [Q_KEY_CODE_6]             = 35,
73565e7545eSGerd Hoffmann     [Q_KEY_CODE_7]             = 36,
73665e7545eSGerd Hoffmann     [Q_KEY_CODE_8]             = 37,
73765e7545eSGerd Hoffmann     [Q_KEY_CODE_9]             = 38,
73865e7545eSGerd Hoffmann     [Q_KEY_CODE_0]             = 39,
73965e7545eSGerd Hoffmann     [Q_KEY_CODE_MINUS]         = 40,
74065e7545eSGerd Hoffmann     [Q_KEY_CODE_EQUAL]         = 41,
74165e7545eSGerd Hoffmann     [Q_KEY_CODE_BACKSPACE]     = 43,
74265e7545eSGerd Hoffmann     [Q_KEY_CODE_TAB]           = 53,
74365e7545eSGerd Hoffmann     [Q_KEY_CODE_Q]             = 54,
74465e7545eSGerd Hoffmann     [Q_KEY_CODE_W]             = 55,
74565e7545eSGerd Hoffmann     [Q_KEY_CODE_E]             = 56,
74665e7545eSGerd Hoffmann     [Q_KEY_CODE_R]             = 57,
74765e7545eSGerd Hoffmann     [Q_KEY_CODE_T]             = 58,
74865e7545eSGerd Hoffmann     [Q_KEY_CODE_Y]             = 59,
74965e7545eSGerd Hoffmann     [Q_KEY_CODE_U]             = 60,
75065e7545eSGerd Hoffmann     [Q_KEY_CODE_I]             = 61,
75165e7545eSGerd Hoffmann     [Q_KEY_CODE_O]             = 62,
75265e7545eSGerd Hoffmann     [Q_KEY_CODE_P]             = 63,
75365e7545eSGerd Hoffmann     [Q_KEY_CODE_BRACKET_LEFT]  = 64,
75465e7545eSGerd Hoffmann     [Q_KEY_CODE_BRACKET_RIGHT] = 65,
75565e7545eSGerd Hoffmann     [Q_KEY_CODE_RET]           = 89,
75665e7545eSGerd Hoffmann     [Q_KEY_CODE_A]             = 77,
75765e7545eSGerd Hoffmann     [Q_KEY_CODE_S]             = 78,
75865e7545eSGerd Hoffmann     [Q_KEY_CODE_D]             = 79,
75965e7545eSGerd Hoffmann     [Q_KEY_CODE_F]             = 80,
76065e7545eSGerd Hoffmann     [Q_KEY_CODE_G]             = 81,
76165e7545eSGerd Hoffmann     [Q_KEY_CODE_H]             = 82,
76265e7545eSGerd Hoffmann     [Q_KEY_CODE_J]             = 83,
76365e7545eSGerd Hoffmann     [Q_KEY_CODE_K]             = 84,
76465e7545eSGerd Hoffmann     [Q_KEY_CODE_L]             = 85,
76565e7545eSGerd Hoffmann     [Q_KEY_CODE_SEMICOLON]     = 86,
76665e7545eSGerd Hoffmann     [Q_KEY_CODE_APOSTROPHE]    = 87,
76765e7545eSGerd Hoffmann     [Q_KEY_CODE_GRAVE_ACCENT]  = 42,
76865e7545eSGerd Hoffmann     [Q_KEY_CODE_BACKSLASH]     = 88,
76965e7545eSGerd Hoffmann     [Q_KEY_CODE_Z]             = 100,
77065e7545eSGerd Hoffmann     [Q_KEY_CODE_X]             = 101,
77165e7545eSGerd Hoffmann     [Q_KEY_CODE_C]             = 102,
77265e7545eSGerd Hoffmann     [Q_KEY_CODE_V]             = 103,
77365e7545eSGerd Hoffmann     [Q_KEY_CODE_B]             = 104,
77465e7545eSGerd Hoffmann     [Q_KEY_CODE_N]             = 105,
77565e7545eSGerd Hoffmann     [Q_KEY_CODE_M]             = 106,
77665e7545eSGerd Hoffmann     [Q_KEY_CODE_COMMA]         = 107,
77765e7545eSGerd Hoffmann     [Q_KEY_CODE_DOT]           = 108,
77865e7545eSGerd Hoffmann     [Q_KEY_CODE_SLASH]         = 109,
77965e7545eSGerd Hoffmann     [Q_KEY_CODE_ASTERISK]      = 47,
78065e7545eSGerd Hoffmann     [Q_KEY_CODE_SPC]           = 121,
78165e7545eSGerd Hoffmann     [Q_KEY_CODE_CAPS_LOCK]     = 119,
78265e7545eSGerd Hoffmann     [Q_KEY_CODE_F1]            = 5,
78365e7545eSGerd Hoffmann     [Q_KEY_CODE_F2]            = 6,
78465e7545eSGerd Hoffmann     [Q_KEY_CODE_F3]            = 8,
78565e7545eSGerd Hoffmann     [Q_KEY_CODE_F4]            = 10,
78665e7545eSGerd Hoffmann     [Q_KEY_CODE_F5]            = 12,
78765e7545eSGerd Hoffmann     [Q_KEY_CODE_F6]            = 14,
78865e7545eSGerd Hoffmann     [Q_KEY_CODE_F7]            = 16,
78965e7545eSGerd Hoffmann     [Q_KEY_CODE_F8]            = 17,
79065e7545eSGerd Hoffmann     [Q_KEY_CODE_F9]            = 18,
79165e7545eSGerd Hoffmann     [Q_KEY_CODE_F10]           = 7,
79265e7545eSGerd Hoffmann     [Q_KEY_CODE_NUM_LOCK]      = 98,
79365e7545eSGerd Hoffmann     [Q_KEY_CODE_SCROLL_LOCK]   = 23,
79497256073SGerd Hoffmann     [Q_KEY_CODE_KP_DIVIDE]     = 46,
79565e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_MULTIPLY]   = 47,
79665e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_SUBTRACT]   = 71,
79765e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_ADD]        = 125,
79865e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_ENTER]      = 90,
79965e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_DECIMAL]    = 50,
80065e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_0]          = 94,
80165e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_1]          = 112,
80265e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_2]          = 113,
80365e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_3]          = 114,
80465e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_4]          = 91,
80565e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_5]          = 92,
80665e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_6]          = 93,
80765e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_7]          = 68,
80865e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_8]          = 69,
80965e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_9]          = 70,
81065e7545eSGerd Hoffmann     [Q_KEY_CODE_LESS]          = 124,
81165e7545eSGerd Hoffmann     [Q_KEY_CODE_F11]           = 9,
81265e7545eSGerd Hoffmann     [Q_KEY_CODE_F12]           = 11,
81397256073SGerd Hoffmann     [Q_KEY_CODE_HOME]          = 52,
81497256073SGerd Hoffmann     [Q_KEY_CODE_PGUP]          = 96,
81597256073SGerd Hoffmann     [Q_KEY_CODE_PGDN]          = 123,
81697256073SGerd Hoffmann     [Q_KEY_CODE_END]           = 74,
81797256073SGerd Hoffmann     [Q_KEY_CODE_LEFT]          = 24,
81897256073SGerd Hoffmann     [Q_KEY_CODE_UP]            = 20,
81997256073SGerd Hoffmann     [Q_KEY_CODE_DOWN]          = 27,
82097256073SGerd Hoffmann     [Q_KEY_CODE_RIGHT]         = 28,
82197256073SGerd Hoffmann     [Q_KEY_CODE_INSERT]        = 44,
82297256073SGerd Hoffmann     [Q_KEY_CODE_DELETE]        = 66,
82365e7545eSGerd Hoffmann     [Q_KEY_CODE_STOP]          = 1,
82465e7545eSGerd Hoffmann     [Q_KEY_CODE_AGAIN]         = 3,
82565e7545eSGerd Hoffmann     [Q_KEY_CODE_PROPS]         = 25,
82665e7545eSGerd Hoffmann     [Q_KEY_CODE_UNDO]          = 26,
82765e7545eSGerd Hoffmann     [Q_KEY_CODE_FRONT]         = 49,
82897256073SGerd Hoffmann     [Q_KEY_CODE_COPY]          = 51,
82965e7545eSGerd Hoffmann     [Q_KEY_CODE_OPEN]          = 72,
83065e7545eSGerd Hoffmann     [Q_KEY_CODE_PASTE]         = 73,
83197256073SGerd Hoffmann     [Q_KEY_CODE_FIND]          = 95,
83297256073SGerd Hoffmann     [Q_KEY_CODE_CUT]           = 97,
83365e7545eSGerd Hoffmann     [Q_KEY_CODE_LF]            = 111,
83465e7545eSGerd Hoffmann     [Q_KEY_CODE_HELP]          = 118,
83565e7545eSGerd Hoffmann     [Q_KEY_CODE_META_L]        = 120,
83665e7545eSGerd Hoffmann     [Q_KEY_CODE_META_R]        = 122,
83765e7545eSGerd Hoffmann     [Q_KEY_CODE_COMPOSE]       = 67,
83897256073SGerd Hoffmann     [Q_KEY_CODE_PRINT]         = 22,
83997256073SGerd Hoffmann     [Q_KEY_CODE_SYSRQ]         = 21,
8408be1f5c8Sbellard };
8418be1f5c8Sbellard 
84265e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
84365e7545eSGerd Hoffmann                                 InputEvent *evt)
844e80cfcfcSbellard {
84565e7545eSGerd Hoffmann     ChannelState *s = (ChannelState *)dev;
84665e7545eSGerd Hoffmann     int qcode, keycode;
847b5a1b443SEric Blake     InputKeyEvent *key;
8488be1f5c8Sbellard 
849568c73a4SEric Blake     assert(evt->type == INPUT_EVENT_KIND_KEY);
85032bafa8fSEric Blake     key = evt->u.key.data;
851b5a1b443SEric Blake     qcode = qemu_input_key_value_to_qcode(key->key);
85265e7545eSGerd Hoffmann     trace_escc_sunkbd_event_in(qcode, QKeyCode_lookup[qcode],
853b5a1b443SEric Blake                                key->down);
85465e7545eSGerd Hoffmann 
85565e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
856b5a1b443SEric Blake         if (key->down) {
857bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
85865e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
85965e7545eSGerd Hoffmann                 return; /* Drop second press */
86043febf49Sblueswir1             }
86143febf49Sblueswir1         } else {
86265e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
86365e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
86465e7545eSGerd Hoffmann                 return; /* Drop first release */
86543febf49Sblueswir1             }
8668be1f5c8Sbellard         }
86765e7545eSGerd Hoffmann     }
86865e7545eSGerd Hoffmann 
86965e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
870b5a1b443SEric Blake         if (key->down) {
87165e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
87265e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
87365e7545eSGerd Hoffmann                 return; /* Drop second press */
87465e7545eSGerd Hoffmann             }
87565e7545eSGerd Hoffmann         } else {
87665e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
87765e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
87865e7545eSGerd Hoffmann                 return; /* Drop first release */
87965e7545eSGerd Hoffmann             }
88065e7545eSGerd Hoffmann         }
88165e7545eSGerd Hoffmann     }
88265e7545eSGerd Hoffmann 
88365e7545eSGerd Hoffmann     keycode = qcode_to_keycode[qcode];
884b5a1b443SEric Blake     if (!key->down) {
88565e7545eSGerd Hoffmann         keycode |= 0x80;
88665e7545eSGerd Hoffmann     }
88765e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
88865e7545eSGerd Hoffmann     put_queue(s, keycode);
88965e7545eSGerd Hoffmann }
89065e7545eSGerd Hoffmann 
89165e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
89265e7545eSGerd Hoffmann     .name  = "sun keyboard",
89365e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
89465e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
89565e7545eSGerd Hoffmann };
8968be1f5c8Sbellard 
8978be1f5c8Sbellard static void handle_kbd_command(ChannelState *s, int val)
8988be1f5c8Sbellard {
89930c2f238SBlue Swirl     trace_escc_kbd_command(val);
90043febf49Sblueswir1     if (s->led_mode) { // Ignore led byte
90143febf49Sblueswir1         s->led_mode = 0;
90243febf49Sblueswir1         return;
90343febf49Sblueswir1     }
9048be1f5c8Sbellard     switch (val) {
9058be1f5c8Sbellard     case 1: // Reset, return type code
90667deb562Sblueswir1         clear_queue(s);
9078be1f5c8Sbellard         put_queue(s, 0xff);
90867deb562Sblueswir1         put_queue(s, 4); // Type 4
90943febf49Sblueswir1         put_queue(s, 0x7f);
91043febf49Sblueswir1         break;
91143febf49Sblueswir1     case 0xe: // Set leds
91243febf49Sblueswir1         s->led_mode = 1;
9138be1f5c8Sbellard         break;
9148be1f5c8Sbellard     case 7: // Query layout
91567deb562Sblueswir1     case 0xf:
91667deb562Sblueswir1         clear_queue(s);
9178be1f5c8Sbellard         put_queue(s, 0xfe);
91859e7a130SGerd Hoffmann         put_queue(s, 0x21); /*  en-us layout */
9198be1f5c8Sbellard         break;
9208be1f5c8Sbellard     default:
9218be1f5c8Sbellard         break;
9228be1f5c8Sbellard     }
923e80cfcfcSbellard }
924e80cfcfcSbellard 
925e80cfcfcSbellard static void sunmouse_event(void *opaque,
926e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
927e80cfcfcSbellard {
928e80cfcfcSbellard     ChannelState *s = opaque;
929e80cfcfcSbellard     int ch;
930e80cfcfcSbellard 
93130c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
932715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
933715748faSbellard 
934715748faSbellard     if (buttons_state & MOUSE_EVENT_LBUTTON)
935715748faSbellard         ch ^= 0x4;
936715748faSbellard     if (buttons_state & MOUSE_EVENT_MBUTTON)
937715748faSbellard         ch ^= 0x2;
938715748faSbellard     if (buttons_state & MOUSE_EVENT_RBUTTON)
939715748faSbellard         ch ^= 0x1;
940715748faSbellard 
941715748faSbellard     put_queue(s, ch);
942715748faSbellard 
943715748faSbellard     ch = dx;
944715748faSbellard 
945715748faSbellard     if (ch > 127)
946715748faSbellard         ch = 127;
947715748faSbellard     else if (ch < -127)
948715748faSbellard         ch = -127;
949715748faSbellard 
950715748faSbellard     put_queue(s, ch & 0xff);
951715748faSbellard 
952715748faSbellard     ch = -dy;
953715748faSbellard 
954715748faSbellard     if (ch > 127)
955715748faSbellard         ch = 127;
956715748faSbellard     else if (ch < -127)
957715748faSbellard         ch = -127;
958715748faSbellard 
959715748faSbellard     put_queue(s, ch & 0xff);
960715748faSbellard 
961715748faSbellard     // MSC protocol specify two extra motion bytes
962715748faSbellard 
963715748faSbellard     put_queue(s, 0);
964715748faSbellard     put_queue(s, 0);
965e80cfcfcSbellard }
966e80cfcfcSbellard 
967a8170e5eSAvi Kivity void slavio_serial_ms_kbd_init(hwaddr base, qemu_irq irq,
968b4ed08e0Sblueswir1                                int disabled, int clock, int it_shift)
969e80cfcfcSbellard {
9706c319c82SBlue Swirl     DeviceState *dev;
9716c319c82SBlue Swirl     SysBusDevice *s;
972e80cfcfcSbellard 
97381069b20SAndreas Färber     dev = qdev_create(NULL, TYPE_ESCC);
974ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "disabled", disabled);
975ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "frequency", clock);
976ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "it_shift", it_shift);
977bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrB", NULL);
978bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrA", NULL);
979ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnBtype", mouse);
980ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnAtype", kbd);
981e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
9821356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
9836c319c82SBlue Swirl     sysbus_connect_irq(s, 0, irq);
9846c319c82SBlue Swirl     sysbus_connect_irq(s, 1, irq);
9856c319c82SBlue Swirl     sysbus_mmio_map(s, 0, base);
9866c319c82SBlue Swirl }
987b4ed08e0Sblueswir1 
988e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj)
9896c319c82SBlue Swirl {
990e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(obj);
991e7c91369Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
9926c319c82SBlue Swirl     unsigned int i;
9936c319c82SBlue Swirl 
9948be1f5c8Sbellard     for (i = 0; i < 2; i++) {
9956c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
9968be1f5c8Sbellard         s->chn[i].chn = 1 - i;
997e7c91369Sxiaoqiang zhao     }
998e7c91369Sxiaoqiang zhao     s->chn[0].otherchn = &s->chn[1];
999e7c91369Sxiaoqiang zhao     s->chn[1].otherchn = &s->chn[0];
1000e7c91369Sxiaoqiang zhao 
1001e7c91369Sxiaoqiang zhao     sysbus_init_mmio(dev, &s->mmio);
1002e7c91369Sxiaoqiang zhao }
1003e7c91369Sxiaoqiang zhao 
1004e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp)
1005e7c91369Sxiaoqiang zhao {
1006e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(dev);
1007e7c91369Sxiaoqiang zhao     unsigned int i;
1008e7c91369Sxiaoqiang zhao 
10094b3eec91Sxiaoqiang zhao     s->chn[0].disabled = s->disabled;
10104b3eec91Sxiaoqiang zhao     s->chn[1].disabled = s->disabled;
10114b3eec91Sxiaoqiang zhao 
10124b3eec91Sxiaoqiang zhao     memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc",
10134b3eec91Sxiaoqiang zhao                           ESCC_SIZE << s->it_shift);
10144b3eec91Sxiaoqiang zhao 
1015e7c91369Sxiaoqiang zhao     for (i = 0; i < 2; i++) {
10166c319c82SBlue Swirl         if (s->chn[i].chr) {
10174b3eec91Sxiaoqiang zhao             s->chn[i].clock = s->frequency / 2;
10186c319c82SBlue Swirl             qemu_chr_add_handlers(s->chn[i].chr, serial_can_receive,
10196c319c82SBlue Swirl                                   serial_receive1, serial_event, &s->chn[i]);
10206c319c82SBlue Swirl         }
10218be1f5c8Sbellard     }
1022e80cfcfcSbellard 
10236c319c82SBlue Swirl     if (s->chn[0].type == mouse) {
102412abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
102512abac85Sblueswir1                                      "QEMU Sun Mouse");
10266c319c82SBlue Swirl     }
10276c319c82SBlue Swirl     if (s->chn[1].type == kbd) {
102865e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
102965e7545eSGerd Hoffmann                                                    &sunkbd_handler);
10306c319c82SBlue Swirl     }
1031e80cfcfcSbellard }
10326c319c82SBlue Swirl 
1033999e12bbSAnthony Liguori static Property escc_properties[] = {
10343cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
10353cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
10363cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
10373cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
10383cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
10393cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
10403cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
1041ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1042999e12bbSAnthony Liguori };
1043999e12bbSAnthony Liguori 
1044999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
1045999e12bbSAnthony Liguori {
104639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1047999e12bbSAnthony Liguori 
104839bffca2SAnthony Liguori     dc->reset = escc_reset;
1049e7c91369Sxiaoqiang zhao     dc->realize = escc_realize;
105039bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
105139bffca2SAnthony Liguori     dc->props = escc_properties;
1052f8d4c07cSLaurent Vivier     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
10536c319c82SBlue Swirl }
1054999e12bbSAnthony Liguori 
10558c43a6f0SAndreas Färber static const TypeInfo escc_info = {
105681069b20SAndreas Färber     .name          = TYPE_ESCC,
105739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
10583cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
1059e7c91369Sxiaoqiang zhao     .instance_init = escc_init1,
1060999e12bbSAnthony Liguori     .class_init    = escc_class_init,
10616c319c82SBlue Swirl };
10626c319c82SBlue Swirl 
106383f7d43aSAndreas Färber static void escc_register_types(void)
10646c319c82SBlue Swirl {
106539bffca2SAnthony Liguori     type_register_static(&escc_info);
10666c319c82SBlue Swirl }
10676c319c82SBlue Swirl 
106883f7d43aSAndreas Färber type_init(escc_register_types)
1069