xref: /qemu/hw/char/escc.c (revision 65e7545ea3c65a6468fb59418a6dbe66ef71d6d1)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
2583c9f4caSPaolo Bonzini #include "hw/hw.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
270d09e41aSPaolo Bonzini #include "hw/char/escc.h"
28dccfcd0eSPaolo Bonzini #include "sysemu/char.h"
2928ecbaeeSPaolo Bonzini #include "ui/console.h"
30*65e7545eSGerd Hoffmann #include "ui/input.h"
3130c2f238SBlue Swirl #include "trace.h"
32e80cfcfcSbellard 
33e80cfcfcSbellard /*
3409330e90SBlue Swirl  * Chipset docs:
3509330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3609330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
3709330e90SBlue Swirl  *
38b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
39e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
40e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
41e80cfcfcSbellard  *
42e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
43e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
44e80cfcfcSbellard  * only asynchronous. There is no DMA.
45e80cfcfcSbellard  *
46b4ed08e0Sblueswir1  * Z85C30 is also used on PowerMacs. There are some small differences
47b4ed08e0Sblueswir1  * between Sparc version (sunzilog) and PowerMac (pmac):
48b4ed08e0Sblueswir1  *  Offset between control and data registers
49b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
50b4ed08e0Sblueswir1  *  CTS is inverted
51b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
52b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
53b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
54e80cfcfcSbellard  */
55e80cfcfcSbellard 
56715748faSbellard /*
57715748faSbellard  * Modifications:
58715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
59715748faSbellard  *                                  serial mouse queue.
60715748faSbellard  *                                  Implemented serial mouse protocol.
619fc391f8SArtyom Tarasenko  *
629fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
63715748faSbellard  */
64715748faSbellard 
658be1f5c8Sbellard typedef enum {
668be1f5c8Sbellard     chn_a, chn_b,
678e39a033SBlue Swirl } ChnID;
688be1f5c8Sbellard 
6935db099dSbellard #define CHN_C(s) ((s)->chn == chn_b? 'b' : 'a')
7035db099dSbellard 
718be1f5c8Sbellard typedef enum {
728be1f5c8Sbellard     ser, kbd, mouse,
738e39a033SBlue Swirl } ChnType;
748be1f5c8Sbellard 
75715748faSbellard #define SERIO_QUEUE_SIZE 256
768be1f5c8Sbellard 
778be1f5c8Sbellard typedef struct {
78715748faSbellard     uint8_t data[SERIO_QUEUE_SIZE];
798be1f5c8Sbellard     int rptr, wptr, count;
80715748faSbellard } SERIOQueue;
818be1f5c8Sbellard 
8212abac85Sblueswir1 #define SERIAL_REGS 16
83e80cfcfcSbellard typedef struct ChannelState {
84d537cf6cSpbrook     qemu_irq irq;
8522548760Sblueswir1     uint32_t rxint, txint, rxint_under_svc, txint_under_svc;
868be1f5c8Sbellard     struct ChannelState *otherchn;
87d7b95534SBlue Swirl     uint32_t reg;
88d7b95534SBlue Swirl     uint8_t wregs[SERIAL_REGS], rregs[SERIAL_REGS];
89715748faSbellard     SERIOQueue queue;
90e80cfcfcSbellard     CharDriverState *chr;
91bbbb2f0aSblueswir1     int e0_mode, led_mode, caps_lock_mode, num_lock_mode;
92577390ffSblueswir1     int disabled;
93b4ed08e0Sblueswir1     int clock;
94bdb78caeSBlue Swirl     uint32_t vmstate_dummy;
95d7b95534SBlue Swirl     ChnID chn; // this channel, A (base+4) or B (base+0)
96d7b95534SBlue Swirl     ChnType type;
97d7b95534SBlue Swirl     uint8_t rx, tx;
98*65e7545eSGerd Hoffmann     QemuInputHandlerState *hs;
99e80cfcfcSbellard } ChannelState;
100e80cfcfcSbellard 
10181069b20SAndreas Färber #define ESCC(obj) OBJECT_CHECK(ESCCState, (obj), TYPE_ESCC)
10281069b20SAndreas Färber 
1033cf63ff2SPaolo Bonzini typedef struct ESCCState {
10481069b20SAndreas Färber     SysBusDevice parent_obj;
10581069b20SAndreas Färber 
106e80cfcfcSbellard     struct ChannelState chn[2];
107ec02f7deSGerd Hoffmann     uint32_t it_shift;
10823c5e4caSAvi Kivity     MemoryRegion mmio;
109ee6847d1SGerd Hoffmann     uint32_t disabled;
110ee6847d1SGerd Hoffmann     uint32_t frequency;
1113cf63ff2SPaolo Bonzini } ESCCState;
112e80cfcfcSbellard 
11312abac85Sblueswir1 #define SERIAL_CTRL 0
11412abac85Sblueswir1 #define SERIAL_DATA 1
11512abac85Sblueswir1 
11612abac85Sblueswir1 #define W_CMD     0
11712abac85Sblueswir1 #define CMD_PTR_MASK   0x07
11812abac85Sblueswir1 #define CMD_CMD_MASK   0x38
11912abac85Sblueswir1 #define CMD_HI         0x08
12012abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
12112abac85Sblueswir1 #define CMD_CLR_IUS    0x38
12212abac85Sblueswir1 #define W_INTR    1
12312abac85Sblueswir1 #define INTR_INTALL    0x01
12412abac85Sblueswir1 #define INTR_TXINT     0x02
12512abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
12612abac85Sblueswir1 #define INTR_RXINT1ST  0x08
12712abac85Sblueswir1 #define INTR_RXINTALL  0x10
12812abac85Sblueswir1 #define W_IVEC    2
12912abac85Sblueswir1 #define W_RXCTRL  3
13012abac85Sblueswir1 #define RXCTRL_RXEN    0x01
13112abac85Sblueswir1 #define W_TXCTRL1 4
13212abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
13312abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
13412abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
13512abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
13612abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
13712abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
13812abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
13912abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
14012abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
14112abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
14212abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
14312abac85Sblueswir1 #define W_TXCTRL2 5
14412abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
14512abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
14612abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
14712abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
14812abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
14912abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
15012abac85Sblueswir1 #define W_SYNC1   6
15112abac85Sblueswir1 #define W_SYNC2   7
15212abac85Sblueswir1 #define W_TXBUF   8
15312abac85Sblueswir1 #define W_MINTR   9
15412abac85Sblueswir1 #define MINTR_STATUSHI 0x10
15512abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
15612abac85Sblueswir1 #define MINTR_RST_B    0x40
15712abac85Sblueswir1 #define MINTR_RST_A    0x80
15812abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
15912abac85Sblueswir1 #define W_MISC1  10
16012abac85Sblueswir1 #define W_CLOCK  11
16112abac85Sblueswir1 #define CLOCK_TRXC     0x08
16212abac85Sblueswir1 #define W_BRGLO  12
16312abac85Sblueswir1 #define W_BRGHI  13
16412abac85Sblueswir1 #define W_MISC2  14
16512abac85Sblueswir1 #define MISC2_PLLDIS   0x30
16612abac85Sblueswir1 #define W_EXTINT 15
16712abac85Sblueswir1 #define EXTINT_DCD     0x08
16812abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
16912abac85Sblueswir1 #define EXTINT_CTSINT  0x20
17012abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
17112abac85Sblueswir1 #define EXTINT_BRKINT  0x80
17212abac85Sblueswir1 
17312abac85Sblueswir1 #define R_STATUS  0
17412abac85Sblueswir1 #define STATUS_RXAV    0x01
17512abac85Sblueswir1 #define STATUS_ZERO    0x02
17612abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
17712abac85Sblueswir1 #define STATUS_DCD     0x08
17812abac85Sblueswir1 #define STATUS_SYNC    0x10
17912abac85Sblueswir1 #define STATUS_CTS     0x20
18012abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
18112abac85Sblueswir1 #define STATUS_BRK     0x80
18212abac85Sblueswir1 #define R_SPEC    1
18312abac85Sblueswir1 #define SPEC_ALLSENT   0x01
18412abac85Sblueswir1 #define SPEC_BITS8     0x06
18512abac85Sblueswir1 #define R_IVEC    2
18612abac85Sblueswir1 #define IVEC_TXINTB    0x00
18712abac85Sblueswir1 #define IVEC_LONOINT   0x06
18812abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
18912abac85Sblueswir1 #define IVEC_LORXINTB  0x04
19012abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
19112abac85Sblueswir1 #define IVEC_HINOINT   0x60
19212abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
19312abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
19412abac85Sblueswir1 #define IVEC_HITXINTA  0x10
19512abac85Sblueswir1 #define R_INTR    3
19612abac85Sblueswir1 #define INTR_EXTINTB   0x01
19712abac85Sblueswir1 #define INTR_TXINTB    0x02
19812abac85Sblueswir1 #define INTR_RXINTB    0x04
19912abac85Sblueswir1 #define INTR_EXTINTA   0x08
20012abac85Sblueswir1 #define INTR_TXINTA    0x10
20112abac85Sblueswir1 #define INTR_RXINTA    0x20
20212abac85Sblueswir1 #define R_IPEN    4
20312abac85Sblueswir1 #define R_TXCTRL1 5
20412abac85Sblueswir1 #define R_TXCTRL2 6
20512abac85Sblueswir1 #define R_BC      7
20612abac85Sblueswir1 #define R_RXBUF   8
20712abac85Sblueswir1 #define R_RXCTRL  9
20812abac85Sblueswir1 #define R_MISC   10
20912abac85Sblueswir1 #define R_MISC1  11
21012abac85Sblueswir1 #define R_BRGLO  12
21112abac85Sblueswir1 #define R_BRGHI  13
21212abac85Sblueswir1 #define R_MISC1I 14
21312abac85Sblueswir1 #define R_EXTINT 15
214e80cfcfcSbellard 
2158be1f5c8Sbellard static void handle_kbd_command(ChannelState *s, int val);
2168be1f5c8Sbellard static int serial_can_receive(void *opaque);
2178be1f5c8Sbellard static void serial_receive_byte(ChannelState *s, int ch);
2188be1f5c8Sbellard 
21967deb562Sblueswir1 static void clear_queue(void *opaque)
22067deb562Sblueswir1 {
22167deb562Sblueswir1     ChannelState *s = opaque;
22267deb562Sblueswir1     SERIOQueue *q = &s->queue;
22367deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
22467deb562Sblueswir1 }
22567deb562Sblueswir1 
2268be1f5c8Sbellard static void put_queue(void *opaque, int b)
2278be1f5c8Sbellard {
2288be1f5c8Sbellard     ChannelState *s = opaque;
229715748faSbellard     SERIOQueue *q = &s->queue;
2308be1f5c8Sbellard 
23130c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
232715748faSbellard     if (q->count >= SERIO_QUEUE_SIZE)
2338be1f5c8Sbellard         return;
2348be1f5c8Sbellard     q->data[q->wptr] = b;
235715748faSbellard     if (++q->wptr == SERIO_QUEUE_SIZE)
2368be1f5c8Sbellard         q->wptr = 0;
2378be1f5c8Sbellard     q->count++;
2388be1f5c8Sbellard     serial_receive_byte(s, 0);
2398be1f5c8Sbellard }
2408be1f5c8Sbellard 
2418be1f5c8Sbellard static uint32_t get_queue(void *opaque)
2428be1f5c8Sbellard {
2438be1f5c8Sbellard     ChannelState *s = opaque;
244715748faSbellard     SERIOQueue *q = &s->queue;
2458be1f5c8Sbellard     int val;
2468be1f5c8Sbellard 
2478be1f5c8Sbellard     if (q->count == 0) {
2488be1f5c8Sbellard         return 0;
2498be1f5c8Sbellard     } else {
2508be1f5c8Sbellard         val = q->data[q->rptr];
251715748faSbellard         if (++q->rptr == SERIO_QUEUE_SIZE)
2528be1f5c8Sbellard             q->rptr = 0;
2538be1f5c8Sbellard         q->count--;
2548be1f5c8Sbellard     }
25530c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2568be1f5c8Sbellard     if (q->count > 0)
2578be1f5c8Sbellard         serial_receive_byte(s, 0);
2588be1f5c8Sbellard     return val;
2598be1f5c8Sbellard }
2608be1f5c8Sbellard 
261b4ed08e0Sblueswir1 static int escc_update_irq_chn(ChannelState *s)
262e80cfcfcSbellard {
2639fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
26412abac85Sblueswir1          // tx ints enabled, pending
26512abac85Sblueswir1          ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
26612abac85Sblueswir1            ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
267e80cfcfcSbellard           s->rxint == 1) || // rx ints enabled, pending
26812abac85Sblueswir1          ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
26912abac85Sblueswir1           (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
270e4a89056Sbellard         return 1;
271e80cfcfcSbellard     }
272e4a89056Sbellard     return 0;
273e4a89056Sbellard }
274e4a89056Sbellard 
275b4ed08e0Sblueswir1 static void escc_update_irq(ChannelState *s)
276e4a89056Sbellard {
277e4a89056Sbellard     int irq;
278e4a89056Sbellard 
279b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
280b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
281e4a89056Sbellard 
28230c2f238SBlue Swirl     trace_escc_update_irq(irq);
283d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
284e80cfcfcSbellard }
285e80cfcfcSbellard 
286b4ed08e0Sblueswir1 static void escc_reset_chn(ChannelState *s)
287e80cfcfcSbellard {
288e80cfcfcSbellard     int i;
289e80cfcfcSbellard 
290e80cfcfcSbellard     s->reg = 0;
2918f180a43Sblueswir1     for (i = 0; i < SERIAL_REGS; i++) {
292e80cfcfcSbellard         s->rregs[i] = 0;
293e80cfcfcSbellard         s->wregs[i] = 0;
294e80cfcfcSbellard     }
29512abac85Sblueswir1     s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
29612abac85Sblueswir1     s->wregs[W_MINTR] = MINTR_RST_ALL;
29712abac85Sblueswir1     s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
29812abac85Sblueswir1     s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
29912abac85Sblueswir1     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
30012abac85Sblueswir1         EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
301577390ffSblueswir1     if (s->disabled)
30212abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
30312abac85Sblueswir1             STATUS_CTS | STATUS_TXUNDRN;
304577390ffSblueswir1     else
30512abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
306f48c537dSblueswir1     s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
307e80cfcfcSbellard 
308e80cfcfcSbellard     s->rx = s->tx = 0;
309e80cfcfcSbellard     s->rxint = s->txint = 0;
310e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
311bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
31267deb562Sblueswir1     clear_queue(s);
313e80cfcfcSbellard }
314e80cfcfcSbellard 
315bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
316e80cfcfcSbellard {
31781069b20SAndreas Färber     ESCCState *s = ESCC(d);
318bdb78caeSBlue Swirl 
319b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[0]);
320b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[1]);
321e80cfcfcSbellard }
322e80cfcfcSbellard 
323ba3c64fbSbellard static inline void set_rxint(ChannelState *s)
324ba3c64fbSbellard {
325ba3c64fbSbellard     s->rxint = 1;
3269fc391f8SArtyom Tarasenko     /* XXX: missing daisy chainnig: chn_b rx should have a lower priority
3279fc391f8SArtyom Tarasenko        than chn_a rx/tx/special_condition service*/
328e4a89056Sbellard     s->rxint_under_svc = 1;
32967deb562Sblueswir1     if (s->chn == chn_a) {
3309fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
33112abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33212abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
33335db099dSbellard         else
33412abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
33567deb562Sblueswir1     } else {
3369fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
33712abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33812abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
33967deb562Sblueswir1         else
34012abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
341b9652ca3Sblueswir1     }
342b4ed08e0Sblueswir1     escc_update_irq(s);
343ba3c64fbSbellard }
344ba3c64fbSbellard 
34580637a6aSblueswir1 static inline void set_txint(ChannelState *s)
34680637a6aSblueswir1 {
34780637a6aSblueswir1     s->txint = 1;
34880637a6aSblueswir1     if (!s->rxint_under_svc) {
34980637a6aSblueswir1         s->txint_under_svc = 1;
35080637a6aSblueswir1         if (s->chn == chn_a) {
351f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
3529fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
353f53671c0SAurelien Jarno             }
35480637a6aSblueswir1             if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35580637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
35680637a6aSblueswir1             else
35780637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
35880637a6aSblueswir1         } else {
35980637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
360f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
36180637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
3629fc391f8SArtyom Tarasenko             }
363f53671c0SAurelien Jarno         }
364b4ed08e0Sblueswir1     escc_update_irq(s);
36580637a6aSblueswir1     }
3669fc391f8SArtyom Tarasenko }
36780637a6aSblueswir1 
36880637a6aSblueswir1 static inline void clr_rxint(ChannelState *s)
36980637a6aSblueswir1 {
37080637a6aSblueswir1     s->rxint = 0;
37180637a6aSblueswir1     s->rxint_under_svc = 0;
37280637a6aSblueswir1     if (s->chn == chn_a) {
37380637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
37480637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
37580637a6aSblueswir1         else
37680637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
37780637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
37880637a6aSblueswir1     } else {
37980637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
38080637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
38180637a6aSblueswir1         else
38280637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
38380637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
38480637a6aSblueswir1     }
38580637a6aSblueswir1     if (s->txint)
38680637a6aSblueswir1         set_txint(s);
387b4ed08e0Sblueswir1     escc_update_irq(s);
38880637a6aSblueswir1 }
38980637a6aSblueswir1 
390ba3c64fbSbellard static inline void clr_txint(ChannelState *s)
391ba3c64fbSbellard {
392ba3c64fbSbellard     s->txint = 0;
393e4a89056Sbellard     s->txint_under_svc = 0;
394b9652ca3Sblueswir1     if (s->chn == chn_a) {
39512abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
39612abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
39735db099dSbellard         else
39812abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
39912abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
400b9652ca3Sblueswir1     } else {
4019fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
40212abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
40312abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
404b9652ca3Sblueswir1         else
40512abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
40612abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
407b9652ca3Sblueswir1     }
408e4a89056Sbellard     if (s->rxint)
409e4a89056Sbellard         set_rxint(s);
410b4ed08e0Sblueswir1     escc_update_irq(s);
411ba3c64fbSbellard }
412ba3c64fbSbellard 
413b4ed08e0Sblueswir1 static void escc_update_parameters(ChannelState *s)
41435db099dSbellard {
41535db099dSbellard     int speed, parity, data_bits, stop_bits;
41635db099dSbellard     QEMUSerialSetParams ssp;
41735db099dSbellard 
41835db099dSbellard     if (!s->chr || s->type != ser)
41935db099dSbellard         return;
42035db099dSbellard 
42112abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
42212abac85Sblueswir1         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
42335db099dSbellard             parity = 'E';
42435db099dSbellard         else
42535db099dSbellard             parity = 'O';
42635db099dSbellard     } else {
42735db099dSbellard         parity = 'N';
42835db099dSbellard     }
42912abac85Sblueswir1     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
43035db099dSbellard         stop_bits = 2;
43135db099dSbellard     else
43235db099dSbellard         stop_bits = 1;
43312abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
43412abac85Sblueswir1     case TXCTRL2_5BITS:
43535db099dSbellard         data_bits = 5;
43635db099dSbellard         break;
43712abac85Sblueswir1     case TXCTRL2_7BITS:
43835db099dSbellard         data_bits = 7;
43935db099dSbellard         break;
44012abac85Sblueswir1     case TXCTRL2_6BITS:
44135db099dSbellard         data_bits = 6;
44235db099dSbellard         break;
44335db099dSbellard     default:
44412abac85Sblueswir1     case TXCTRL2_8BITS:
44535db099dSbellard         data_bits = 8;
44635db099dSbellard         break;
44735db099dSbellard     }
448b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
44912abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
45012abac85Sblueswir1     case TXCTRL1_CLK1X:
45135db099dSbellard         break;
45212abac85Sblueswir1     case TXCTRL1_CLK16X:
45335db099dSbellard         speed /= 16;
45435db099dSbellard         break;
45512abac85Sblueswir1     case TXCTRL1_CLK32X:
45635db099dSbellard         speed /= 32;
45735db099dSbellard         break;
45835db099dSbellard     default:
45912abac85Sblueswir1     case TXCTRL1_CLK64X:
46035db099dSbellard         speed /= 64;
46135db099dSbellard         break;
46235db099dSbellard     }
46335db099dSbellard     ssp.speed = speed;
46435db099dSbellard     ssp.parity = parity;
46535db099dSbellard     ssp.data_bits = data_bits;
46635db099dSbellard     ssp.stop_bits = stop_bits;
46730c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
46841084f1bSAnthony Liguori     qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
46935db099dSbellard }
47035db099dSbellard 
471a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
47223c5e4caSAvi Kivity                            uint64_t val, unsigned size)
473e80cfcfcSbellard {
4743cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
475e80cfcfcSbellard     ChannelState *s;
476e80cfcfcSbellard     uint32_t saddr;
477e80cfcfcSbellard     int newreg, channel;
478e80cfcfcSbellard 
479e80cfcfcSbellard     val &= 0xff;
480b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
481b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
482b3ceef24Sblueswir1     s = &serial->chn[channel];
483e80cfcfcSbellard     switch (saddr) {
48412abac85Sblueswir1     case SERIAL_CTRL:
48530c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
486e80cfcfcSbellard         newreg = 0;
487e80cfcfcSbellard         switch (s->reg) {
48812abac85Sblueswir1         case W_CMD:
48912abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
49012abac85Sblueswir1             val &= CMD_CMD_MASK;
491e80cfcfcSbellard             switch (val) {
49212abac85Sblueswir1             case CMD_HI:
49312abac85Sblueswir1                 newreg |= CMD_HI;
494e80cfcfcSbellard                 break;
49512abac85Sblueswir1             case CMD_CLR_TXINT:
496ba3c64fbSbellard                 clr_txint(s);
497ba3c64fbSbellard                 break;
49812abac85Sblueswir1             case CMD_CLR_IUS:
4999fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
5009fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
5019fc391f8SArtyom Tarasenko                     if (s->txint) {
5029fc391f8SArtyom Tarasenko                         set_txint(s);
5039fc391f8SArtyom Tarasenko                     }
5049fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
5059fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
5069fc391f8SArtyom Tarasenko                 }
5079fc391f8SArtyom Tarasenko                 escc_update_irq(s);
508e80cfcfcSbellard                 break;
509e80cfcfcSbellard             default:
510e80cfcfcSbellard                 break;
511e80cfcfcSbellard             }
512e80cfcfcSbellard             break;
51312abac85Sblueswir1         case W_INTR ... W_RXCTRL:
51412abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
51512abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
51612abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
517e80cfcfcSbellard             s->wregs[s->reg] = val;
518e80cfcfcSbellard             break;
51912abac85Sblueswir1         case W_TXCTRL1:
52012abac85Sblueswir1         case W_TXCTRL2:
521796d8286Sblueswir1             s->wregs[s->reg] = val;
522b4ed08e0Sblueswir1             escc_update_parameters(s);
523796d8286Sblueswir1             break;
52412abac85Sblueswir1         case W_BRGLO:
52512abac85Sblueswir1         case W_BRGHI:
52635db099dSbellard             s->wregs[s->reg] = val;
527796d8286Sblueswir1             s->rregs[s->reg] = val;
528b4ed08e0Sblueswir1             escc_update_parameters(s);
52935db099dSbellard             break;
53012abac85Sblueswir1         case W_MINTR:
53112abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
532e80cfcfcSbellard             case 0:
533e80cfcfcSbellard             default:
534e80cfcfcSbellard                 break;
53512abac85Sblueswir1             case MINTR_RST_B:
536b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[0]);
537e80cfcfcSbellard                 return;
53812abac85Sblueswir1             case MINTR_RST_A:
539b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[1]);
540e80cfcfcSbellard                 return;
54112abac85Sblueswir1             case MINTR_RST_ALL:
54281069b20SAndreas Färber                 escc_reset(DEVICE(serial));
543e80cfcfcSbellard                 return;
544e80cfcfcSbellard             }
545e80cfcfcSbellard             break;
546e80cfcfcSbellard         default:
547e80cfcfcSbellard             break;
548e80cfcfcSbellard         }
549e80cfcfcSbellard         if (s->reg == 0)
550e80cfcfcSbellard             s->reg = newreg;
551e80cfcfcSbellard         else
552e80cfcfcSbellard             s->reg = 0;
553e80cfcfcSbellard         break;
55412abac85Sblueswir1     case SERIAL_DATA:
55530c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
556e80cfcfcSbellard         s->tx = val;
55712abac85Sblueswir1         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
558e80cfcfcSbellard             if (s->chr)
5592cc6e0a1SAnthony Liguori                 qemu_chr_fe_write(s->chr, &s->tx, 1);
560577390ffSblueswir1             else if (s->type == kbd && !s->disabled) {
5618be1f5c8Sbellard                 handle_kbd_command(s, val);
5628be1f5c8Sbellard             }
56396c4f569Sblueswir1         }
56412abac85Sblueswir1         s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
56512abac85Sblueswir1         s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
566ba3c64fbSbellard         set_txint(s);
567e80cfcfcSbellard         break;
568e80cfcfcSbellard     default:
569e80cfcfcSbellard         break;
570e80cfcfcSbellard     }
571e80cfcfcSbellard }
572e80cfcfcSbellard 
573a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
57423c5e4caSAvi Kivity                               unsigned size)
575e80cfcfcSbellard {
5763cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
577e80cfcfcSbellard     ChannelState *s;
578e80cfcfcSbellard     uint32_t saddr;
579e80cfcfcSbellard     uint32_t ret;
580e80cfcfcSbellard     int channel;
581e80cfcfcSbellard 
582b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
583b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
584b3ceef24Sblueswir1     s = &serial->chn[channel];
585e80cfcfcSbellard     switch (saddr) {
58612abac85Sblueswir1     case SERIAL_CTRL:
58730c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
588e80cfcfcSbellard         ret = s->rregs[s->reg];
589e80cfcfcSbellard         s->reg = 0;
590e80cfcfcSbellard         return ret;
59112abac85Sblueswir1     case SERIAL_DATA:
59212abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
593ba3c64fbSbellard         clr_rxint(s);
594715748faSbellard         if (s->type == kbd || s->type == mouse)
5958be1f5c8Sbellard             ret = get_queue(s);
5968be1f5c8Sbellard         else
5978be1f5c8Sbellard             ret = s->rx;
59830c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
599b76482e7Sblueswir1         if (s->chr)
600bd9bdce6Sbalrog             qemu_chr_accept_input(s->chr);
6018be1f5c8Sbellard         return ret;
602e80cfcfcSbellard     default:
603e80cfcfcSbellard         break;
604e80cfcfcSbellard     }
605e80cfcfcSbellard     return 0;
606e80cfcfcSbellard }
607e80cfcfcSbellard 
60823c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
60923c5e4caSAvi Kivity     .read = escc_mem_read,
61023c5e4caSAvi Kivity     .write = escc_mem_write,
61123c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
61223c5e4caSAvi Kivity     .valid = {
61323c5e4caSAvi Kivity         .min_access_size = 1,
61423c5e4caSAvi Kivity         .max_access_size = 1,
61523c5e4caSAvi Kivity     },
61623c5e4caSAvi Kivity };
61723c5e4caSAvi Kivity 
618e80cfcfcSbellard static int serial_can_receive(void *opaque)
619e80cfcfcSbellard {
620e80cfcfcSbellard     ChannelState *s = opaque;
621e4a89056Sbellard     int ret;
622e4a89056Sbellard 
62312abac85Sblueswir1     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
62412abac85Sblueswir1         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
62512abac85Sblueswir1         // char already available
626e4a89056Sbellard         ret = 0;
627e80cfcfcSbellard     else
628e4a89056Sbellard         ret = 1;
629e4a89056Sbellard     return ret;
630e80cfcfcSbellard }
631e80cfcfcSbellard 
632e80cfcfcSbellard static void serial_receive_byte(ChannelState *s, int ch)
633e80cfcfcSbellard {
63430c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
63512abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
636e80cfcfcSbellard     s->rx = ch;
637ba3c64fbSbellard     set_rxint(s);
638e80cfcfcSbellard }
639e80cfcfcSbellard 
640e80cfcfcSbellard static void serial_receive_break(ChannelState *s)
641e80cfcfcSbellard {
64212abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
643b4ed08e0Sblueswir1     escc_update_irq(s);
644e80cfcfcSbellard }
645e80cfcfcSbellard 
646e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
647e80cfcfcSbellard {
648e80cfcfcSbellard     ChannelState *s = opaque;
649e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
650e80cfcfcSbellard }
651e80cfcfcSbellard 
652e80cfcfcSbellard static void serial_event(void *opaque, int event)
653e80cfcfcSbellard {
654e80cfcfcSbellard     ChannelState *s = opaque;
655e80cfcfcSbellard     if (event == CHR_EVENT_BREAK)
656e80cfcfcSbellard         serial_receive_break(s);
657e80cfcfcSbellard }
658e80cfcfcSbellard 
659bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
660bdb78caeSBlue Swirl     .name ="escc_chn",
661bdb78caeSBlue Swirl     .version_id = 2,
662bdb78caeSBlue Swirl     .minimum_version_id = 1,
663bdb78caeSBlue Swirl     .minimum_version_id_old = 1,
664bdb78caeSBlue Swirl     .fields      = (VMStateField []) {
665bdb78caeSBlue Swirl         VMSTATE_UINT32(vmstate_dummy, ChannelState),
666bdb78caeSBlue Swirl         VMSTATE_UINT32(reg, ChannelState),
667bdb78caeSBlue Swirl         VMSTATE_UINT32(rxint, ChannelState),
668bdb78caeSBlue Swirl         VMSTATE_UINT32(txint, ChannelState),
669bdb78caeSBlue Swirl         VMSTATE_UINT32(rxint_under_svc, ChannelState),
670bdb78caeSBlue Swirl         VMSTATE_UINT32(txint_under_svc, ChannelState),
671bdb78caeSBlue Swirl         VMSTATE_UINT8(rx, ChannelState),
672bdb78caeSBlue Swirl         VMSTATE_UINT8(tx, ChannelState),
673bdb78caeSBlue Swirl         VMSTATE_BUFFER(wregs, ChannelState),
674bdb78caeSBlue Swirl         VMSTATE_BUFFER(rregs, ChannelState),
675bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
676e80cfcfcSbellard     }
677bdb78caeSBlue Swirl };
678e80cfcfcSbellard 
679bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
680bdb78caeSBlue Swirl     .name ="escc",
681bdb78caeSBlue Swirl     .version_id = 2,
682bdb78caeSBlue Swirl     .minimum_version_id = 1,
683bdb78caeSBlue Swirl     .minimum_version_id_old = 1,
684bdb78caeSBlue Swirl     .fields      = (VMStateField []) {
6853cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
686bdb78caeSBlue Swirl                              ChannelState),
687bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
688e80cfcfcSbellard     }
689bdb78caeSBlue Swirl };
690e80cfcfcSbellard 
691a8170e5eSAvi Kivity MemoryRegion *escc_init(hwaddr base, qemu_irq irqA, qemu_irq irqB,
692aeeb69c7Saurel32               CharDriverState *chrA, CharDriverState *chrB,
693aeeb69c7Saurel32               int clock, int it_shift)
694e80cfcfcSbellard {
6956c319c82SBlue Swirl     DeviceState *dev;
6966c319c82SBlue Swirl     SysBusDevice *s;
6973cf63ff2SPaolo Bonzini     ESCCState *d;
698e80cfcfcSbellard 
69981069b20SAndreas Färber     dev = qdev_create(NULL, TYPE_ESCC);
700ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "disabled", 0);
701ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "frequency", clock);
702ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "it_shift", it_shift);
703bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrB", chrB);
704bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrA", chrA);
705ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnBtype", ser);
706ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnAtype", ser);
707e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
7081356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
709e1a0e47fSAurelien Jarno     sysbus_connect_irq(s, 0, irqB);
710e1a0e47fSAurelien Jarno     sysbus_connect_irq(s, 1, irqA);
7116c319c82SBlue Swirl     if (base) {
7126c319c82SBlue Swirl         sysbus_mmio_map(s, 0, base);
713e80cfcfcSbellard     }
7146c319c82SBlue Swirl 
71581069b20SAndreas Färber     d = ESCC(s);
71623c5e4caSAvi Kivity     return &d->mmio;
717e80cfcfcSbellard }
718e80cfcfcSbellard 
719*65e7545eSGerd Hoffmann static const uint8_t qcode_to_keycode[Q_KEY_CODE_MAX] = {
720*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SHIFT]         = 99,
721*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SHIFT_R]       = 110,
722*65e7545eSGerd Hoffmann     [Q_KEY_CODE_ALT]           = 19,
723*65e7545eSGerd Hoffmann     [Q_KEY_CODE_ALT_R]         = 13,
724*65e7545eSGerd Hoffmann     [Q_KEY_CODE_ALTGR]         = 13,
725*65e7545eSGerd Hoffmann     [Q_KEY_CODE_CTRL]          = 76,
726*65e7545eSGerd Hoffmann     [Q_KEY_CODE_CTRL_R]        = 76,
727*65e7545eSGerd Hoffmann     [Q_KEY_CODE_ESC]           = 29,
728*65e7545eSGerd Hoffmann     [Q_KEY_CODE_1]             = 30,
729*65e7545eSGerd Hoffmann     [Q_KEY_CODE_2]             = 31,
730*65e7545eSGerd Hoffmann     [Q_KEY_CODE_3]             = 32,
731*65e7545eSGerd Hoffmann     [Q_KEY_CODE_4]             = 33,
732*65e7545eSGerd Hoffmann     [Q_KEY_CODE_5]             = 34,
733*65e7545eSGerd Hoffmann     [Q_KEY_CODE_6]             = 35,
734*65e7545eSGerd Hoffmann     [Q_KEY_CODE_7]             = 36,
735*65e7545eSGerd Hoffmann     [Q_KEY_CODE_8]             = 37,
736*65e7545eSGerd Hoffmann     [Q_KEY_CODE_9]             = 38,
737*65e7545eSGerd Hoffmann     [Q_KEY_CODE_0]             = 39,
738*65e7545eSGerd Hoffmann     [Q_KEY_CODE_MINUS]         = 40,
739*65e7545eSGerd Hoffmann     [Q_KEY_CODE_EQUAL]         = 41,
740*65e7545eSGerd Hoffmann     [Q_KEY_CODE_BACKSPACE]     = 43,
741*65e7545eSGerd Hoffmann     [Q_KEY_CODE_TAB]           = 53,
742*65e7545eSGerd Hoffmann     [Q_KEY_CODE_Q]             = 54,
743*65e7545eSGerd Hoffmann     [Q_KEY_CODE_W]             = 55,
744*65e7545eSGerd Hoffmann     [Q_KEY_CODE_E]             = 56,
745*65e7545eSGerd Hoffmann     [Q_KEY_CODE_R]             = 57,
746*65e7545eSGerd Hoffmann     [Q_KEY_CODE_T]             = 58,
747*65e7545eSGerd Hoffmann     [Q_KEY_CODE_Y]             = 59,
748*65e7545eSGerd Hoffmann     [Q_KEY_CODE_U]             = 60,
749*65e7545eSGerd Hoffmann     [Q_KEY_CODE_I]             = 61,
750*65e7545eSGerd Hoffmann     [Q_KEY_CODE_O]             = 62,
751*65e7545eSGerd Hoffmann     [Q_KEY_CODE_P]             = 63,
752*65e7545eSGerd Hoffmann     [Q_KEY_CODE_BRACKET_LEFT]  = 64,
753*65e7545eSGerd Hoffmann     [Q_KEY_CODE_BRACKET_RIGHT] = 65,
754*65e7545eSGerd Hoffmann     [Q_KEY_CODE_RET]           = 89,
755*65e7545eSGerd Hoffmann     [Q_KEY_CODE_A]             = 77,
756*65e7545eSGerd Hoffmann     [Q_KEY_CODE_S]             = 78,
757*65e7545eSGerd Hoffmann     [Q_KEY_CODE_D]             = 79,
758*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F]             = 80,
759*65e7545eSGerd Hoffmann     [Q_KEY_CODE_G]             = 81,
760*65e7545eSGerd Hoffmann     [Q_KEY_CODE_H]             = 82,
761*65e7545eSGerd Hoffmann     [Q_KEY_CODE_J]             = 83,
762*65e7545eSGerd Hoffmann     [Q_KEY_CODE_K]             = 84,
763*65e7545eSGerd Hoffmann     [Q_KEY_CODE_L]             = 85,
764*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SEMICOLON]     = 86,
765*65e7545eSGerd Hoffmann     [Q_KEY_CODE_APOSTROPHE]    = 87,
766*65e7545eSGerd Hoffmann     [Q_KEY_CODE_GRAVE_ACCENT]  = 42,
767*65e7545eSGerd Hoffmann     [Q_KEY_CODE_BACKSLASH]     = 88,
768*65e7545eSGerd Hoffmann     [Q_KEY_CODE_Z]             = 100,
769*65e7545eSGerd Hoffmann     [Q_KEY_CODE_X]             = 101,
770*65e7545eSGerd Hoffmann     [Q_KEY_CODE_C]             = 102,
771*65e7545eSGerd Hoffmann     [Q_KEY_CODE_V]             = 103,
772*65e7545eSGerd Hoffmann     [Q_KEY_CODE_B]             = 104,
773*65e7545eSGerd Hoffmann     [Q_KEY_CODE_N]             = 105,
774*65e7545eSGerd Hoffmann     [Q_KEY_CODE_M]             = 106,
775*65e7545eSGerd Hoffmann     [Q_KEY_CODE_COMMA]         = 107,
776*65e7545eSGerd Hoffmann     [Q_KEY_CODE_DOT]           = 108,
777*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SLASH]         = 109,
778*65e7545eSGerd Hoffmann     [Q_KEY_CODE_ASTERISK]      = 47,
779*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SPC]           = 121,
780*65e7545eSGerd Hoffmann     [Q_KEY_CODE_CAPS_LOCK]     = 119,
781*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F1]            = 5,
782*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F2]            = 6,
783*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F3]            = 8,
784*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F4]            = 10,
785*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F5]            = 12,
786*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F6]            = 14,
787*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F7]            = 16,
788*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F8]            = 17,
789*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F9]            = 18,
790*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F10]           = 7,
791*65e7545eSGerd Hoffmann     [Q_KEY_CODE_NUM_LOCK]      = 98,
792*65e7545eSGerd Hoffmann     [Q_KEY_CODE_SCROLL_LOCK]   = 23,
793*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_DIVIDE]     = 109,
794*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_MULTIPLY]   = 47,
795*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_SUBTRACT]   = 71,
796*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_ADD]        = 125,
797*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_ENTER]      = 90,
798*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_DECIMAL]    = 50,
799*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_0]          = 94,
800*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_1]          = 112,
801*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_2]          = 113,
802*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_3]          = 114,
803*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_4]          = 91,
804*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_5]          = 92,
805*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_6]          = 93,
806*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_7]          = 68,
807*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_8]          = 69,
808*65e7545eSGerd Hoffmann     [Q_KEY_CODE_KP_9]          = 70,
809*65e7545eSGerd Hoffmann     [Q_KEY_CODE_LESS]          = 124,
810*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F11]           = 9,
811*65e7545eSGerd Hoffmann     [Q_KEY_CODE_F12]           = 11,
812*65e7545eSGerd Hoffmann     [Q_KEY_CODE_HOME]          = 68,
813*65e7545eSGerd Hoffmann     [Q_KEY_CODE_PGUP]          = 70,
814*65e7545eSGerd Hoffmann     [Q_KEY_CODE_PGDN]          = 114,
815*65e7545eSGerd Hoffmann     [Q_KEY_CODE_END]           = 112,
816*65e7545eSGerd Hoffmann     [Q_KEY_CODE_LEFT]          = 91,
817*65e7545eSGerd Hoffmann     [Q_KEY_CODE_UP]            = 69,
818*65e7545eSGerd Hoffmann     [Q_KEY_CODE_DOWN]          = 113,
819*65e7545eSGerd Hoffmann     [Q_KEY_CODE_RIGHT]         = 93,
820*65e7545eSGerd Hoffmann     [Q_KEY_CODE_INSERT]        = 94,
821*65e7545eSGerd Hoffmann     [Q_KEY_CODE_DELETE]        = 50,
822*65e7545eSGerd Hoffmann     [Q_KEY_CODE_STOP]          = 1,
823*65e7545eSGerd Hoffmann     [Q_KEY_CODE_AGAIN]         = 3,
824*65e7545eSGerd Hoffmann     [Q_KEY_CODE_PROPS]         = 25,
825*65e7545eSGerd Hoffmann     [Q_KEY_CODE_UNDO]          = 26,
826*65e7545eSGerd Hoffmann     [Q_KEY_CODE_FRONT]         = 49,
827*65e7545eSGerd Hoffmann     [Q_KEY_CODE_COPY]          = 52,
828*65e7545eSGerd Hoffmann     [Q_KEY_CODE_OPEN]          = 72,
829*65e7545eSGerd Hoffmann     [Q_KEY_CODE_PASTE]         = 73,
830*65e7545eSGerd Hoffmann     [Q_KEY_CODE_FIND]          = 97,
831*65e7545eSGerd Hoffmann     [Q_KEY_CODE_CUT]           = 99,
832*65e7545eSGerd Hoffmann     [Q_KEY_CODE_LF]            = 111,
833*65e7545eSGerd Hoffmann     [Q_KEY_CODE_HELP]          = 118,
834*65e7545eSGerd Hoffmann     [Q_KEY_CODE_META_L]        = 120,
835*65e7545eSGerd Hoffmann     [Q_KEY_CODE_META_R]        = 122,
836*65e7545eSGerd Hoffmann     [Q_KEY_CODE_COMPOSE]       = 67,
8378be1f5c8Sbellard };
8388be1f5c8Sbellard 
839*65e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
840*65e7545eSGerd Hoffmann                                 InputEvent *evt)
841e80cfcfcSbellard {
842*65e7545eSGerd Hoffmann     ChannelState *s = (ChannelState *)dev;
843*65e7545eSGerd Hoffmann     int qcode, keycode;
8448be1f5c8Sbellard 
845*65e7545eSGerd Hoffmann     assert(evt->kind == INPUT_EVENT_KIND_KEY);
846*65e7545eSGerd Hoffmann     qcode = qemu_input_key_value_to_qcode(evt->key->key);
847*65e7545eSGerd Hoffmann     trace_escc_sunkbd_event_in(qcode, QKeyCode_lookup[qcode],
848*65e7545eSGerd Hoffmann                                evt->key->down);
849*65e7545eSGerd Hoffmann 
850*65e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
851*65e7545eSGerd Hoffmann         if (evt->key->down) {
852bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
853*65e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
854*65e7545eSGerd Hoffmann                 return; /* Drop second press */
85543febf49Sblueswir1             }
85643febf49Sblueswir1         } else {
857*65e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
858*65e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
859*65e7545eSGerd Hoffmann                 return; /* Drop first release */
86043febf49Sblueswir1             }
8618be1f5c8Sbellard         }
862*65e7545eSGerd Hoffmann     }
863*65e7545eSGerd Hoffmann 
864*65e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
865*65e7545eSGerd Hoffmann         if (evt->key->down) {
866*65e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
867*65e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
868*65e7545eSGerd Hoffmann                 return; /* Drop second press */
869*65e7545eSGerd Hoffmann             }
870*65e7545eSGerd Hoffmann         } else {
871*65e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
872*65e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
873*65e7545eSGerd Hoffmann                 return; /* Drop first release */
874*65e7545eSGerd Hoffmann             }
875*65e7545eSGerd Hoffmann         }
876*65e7545eSGerd Hoffmann     }
877*65e7545eSGerd Hoffmann 
878*65e7545eSGerd Hoffmann     keycode = qcode_to_keycode[qcode];
879*65e7545eSGerd Hoffmann     if (!evt->key->down) {
880*65e7545eSGerd Hoffmann         keycode |= 0x80;
881*65e7545eSGerd Hoffmann     }
882*65e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
883*65e7545eSGerd Hoffmann     put_queue(s, keycode);
884*65e7545eSGerd Hoffmann }
885*65e7545eSGerd Hoffmann 
886*65e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
887*65e7545eSGerd Hoffmann     .name  = "sun keyboard",
888*65e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
889*65e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
890*65e7545eSGerd Hoffmann };
8918be1f5c8Sbellard 
8928be1f5c8Sbellard static void handle_kbd_command(ChannelState *s, int val)
8938be1f5c8Sbellard {
89430c2f238SBlue Swirl     trace_escc_kbd_command(val);
89543febf49Sblueswir1     if (s->led_mode) { // Ignore led byte
89643febf49Sblueswir1         s->led_mode = 0;
89743febf49Sblueswir1         return;
89843febf49Sblueswir1     }
8998be1f5c8Sbellard     switch (val) {
9008be1f5c8Sbellard     case 1: // Reset, return type code
90167deb562Sblueswir1         clear_queue(s);
9028be1f5c8Sbellard         put_queue(s, 0xff);
90367deb562Sblueswir1         put_queue(s, 4); // Type 4
90443febf49Sblueswir1         put_queue(s, 0x7f);
90543febf49Sblueswir1         break;
90643febf49Sblueswir1     case 0xe: // Set leds
90743febf49Sblueswir1         s->led_mode = 1;
9088be1f5c8Sbellard         break;
9098be1f5c8Sbellard     case 7: // Query layout
91067deb562Sblueswir1     case 0xf:
91167deb562Sblueswir1         clear_queue(s);
9128be1f5c8Sbellard         put_queue(s, 0xfe);
91343febf49Sblueswir1         put_queue(s, 0); // XXX, layout?
9148be1f5c8Sbellard         break;
9158be1f5c8Sbellard     default:
9168be1f5c8Sbellard         break;
9178be1f5c8Sbellard     }
918e80cfcfcSbellard }
919e80cfcfcSbellard 
920e80cfcfcSbellard static void sunmouse_event(void *opaque,
921e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
922e80cfcfcSbellard {
923e80cfcfcSbellard     ChannelState *s = opaque;
924e80cfcfcSbellard     int ch;
925e80cfcfcSbellard 
92630c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
927715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
928715748faSbellard 
929715748faSbellard     if (buttons_state & MOUSE_EVENT_LBUTTON)
930715748faSbellard         ch ^= 0x4;
931715748faSbellard     if (buttons_state & MOUSE_EVENT_MBUTTON)
932715748faSbellard         ch ^= 0x2;
933715748faSbellard     if (buttons_state & MOUSE_EVENT_RBUTTON)
934715748faSbellard         ch ^= 0x1;
935715748faSbellard 
936715748faSbellard     put_queue(s, ch);
937715748faSbellard 
938715748faSbellard     ch = dx;
939715748faSbellard 
940715748faSbellard     if (ch > 127)
941715748faSbellard         ch = 127;
942715748faSbellard     else if (ch < -127)
943715748faSbellard         ch = -127;
944715748faSbellard 
945715748faSbellard     put_queue(s, ch & 0xff);
946715748faSbellard 
947715748faSbellard     ch = -dy;
948715748faSbellard 
949715748faSbellard     if (ch > 127)
950715748faSbellard         ch = 127;
951715748faSbellard     else if (ch < -127)
952715748faSbellard         ch = -127;
953715748faSbellard 
954715748faSbellard     put_queue(s, ch & 0xff);
955715748faSbellard 
956715748faSbellard     // MSC protocol specify two extra motion bytes
957715748faSbellard 
958715748faSbellard     put_queue(s, 0);
959715748faSbellard     put_queue(s, 0);
960e80cfcfcSbellard }
961e80cfcfcSbellard 
962a8170e5eSAvi Kivity void slavio_serial_ms_kbd_init(hwaddr base, qemu_irq irq,
963b4ed08e0Sblueswir1                                int disabled, int clock, int it_shift)
964e80cfcfcSbellard {
9656c319c82SBlue Swirl     DeviceState *dev;
9666c319c82SBlue Swirl     SysBusDevice *s;
967e80cfcfcSbellard 
96881069b20SAndreas Färber     dev = qdev_create(NULL, TYPE_ESCC);
969ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "disabled", disabled);
970ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "frequency", clock);
971ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "it_shift", it_shift);
972bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrB", NULL);
973bc19fcaaSBlue Swirl     qdev_prop_set_chr(dev, "chrA", NULL);
974ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnBtype", mouse);
975ee6847d1SGerd Hoffmann     qdev_prop_set_uint32(dev, "chnAtype", kbd);
976e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
9771356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
9786c319c82SBlue Swirl     sysbus_connect_irq(s, 0, irq);
9796c319c82SBlue Swirl     sysbus_connect_irq(s, 1, irq);
9806c319c82SBlue Swirl     sysbus_mmio_map(s, 0, base);
9816c319c82SBlue Swirl }
982b4ed08e0Sblueswir1 
98381a322d4SGerd Hoffmann static int escc_init1(SysBusDevice *dev)
9846c319c82SBlue Swirl {
98581069b20SAndreas Färber     ESCCState *s = ESCC(dev);
9866c319c82SBlue Swirl     unsigned int i;
9876c319c82SBlue Swirl 
988ee6847d1SGerd Hoffmann     s->chn[0].disabled = s->disabled;
989ee6847d1SGerd Hoffmann     s->chn[1].disabled = s->disabled;
9908be1f5c8Sbellard     for (i = 0; i < 2; i++) {
9916c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
9928be1f5c8Sbellard         s->chn[i].chn = 1 - i;
993ee6847d1SGerd Hoffmann         s->chn[i].clock = s->frequency / 2;
9946c319c82SBlue Swirl         if (s->chn[i].chr) {
9956c319c82SBlue Swirl             qemu_chr_add_handlers(s->chn[i].chr, serial_can_receive,
9966c319c82SBlue Swirl                                   serial_receive1, serial_event, &s->chn[i]);
9976c319c82SBlue Swirl         }
9988be1f5c8Sbellard     }
9998be1f5c8Sbellard     s->chn[0].otherchn = &s->chn[1];
10008be1f5c8Sbellard     s->chn[1].otherchn = &s->chn[0];
1001e80cfcfcSbellard 
1002300b1fc6SPaolo Bonzini     memory_region_init_io(&s->mmio, OBJECT(s), &escc_mem_ops, s, "escc",
100323c5e4caSAvi Kivity                           ESCC_SIZE << s->it_shift);
1004750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->mmio);
1005e80cfcfcSbellard 
10066c319c82SBlue Swirl     if (s->chn[0].type == mouse) {
100712abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
100812abac85Sblueswir1                                      "QEMU Sun Mouse");
10096c319c82SBlue Swirl     }
10106c319c82SBlue Swirl     if (s->chn[1].type == kbd) {
1011*65e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
1012*65e7545eSGerd Hoffmann                                                    &sunkbd_handler);
10136c319c82SBlue Swirl     }
1014bdb78caeSBlue Swirl 
101581a322d4SGerd Hoffmann     return 0;
1016e80cfcfcSbellard }
10176c319c82SBlue Swirl 
1018999e12bbSAnthony Liguori static Property escc_properties[] = {
10193cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
10203cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
10213cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
10223cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
10233cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
10243cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
10253cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
1026ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1027999e12bbSAnthony Liguori };
1028999e12bbSAnthony Liguori 
1029999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
1030999e12bbSAnthony Liguori {
103139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1032999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1033999e12bbSAnthony Liguori 
1034999e12bbSAnthony Liguori     k->init = escc_init1;
103539bffca2SAnthony Liguori     dc->reset = escc_reset;
103639bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
103739bffca2SAnthony Liguori     dc->props = escc_properties;
10386c319c82SBlue Swirl }
1039999e12bbSAnthony Liguori 
10408c43a6f0SAndreas Färber static const TypeInfo escc_info = {
104181069b20SAndreas Färber     .name          = TYPE_ESCC,
104239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
10433cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
1044999e12bbSAnthony Liguori     .class_init    = escc_class_init,
10456c319c82SBlue Swirl };
10466c319c82SBlue Swirl 
104783f7d43aSAndreas Färber static void escc_register_types(void)
10486c319c82SBlue Swirl {
104939bffca2SAnthony Liguori     type_register_static(&escc_info);
10506c319c82SBlue Swirl }
10516c319c82SBlue Swirl 
105283f7d43aSAndreas Färber type_init(escc_register_types)
1053