xref: /qemu/hw/char/escc.c (revision 4f67d30b5e74e060b8dbe10528829b47345cd6e8)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
250430891cSPeter Maydell #include "qemu/osdep.h"
2664552b6bSMarkus Armbruster #include "hw/irq.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
310d09e41aSPaolo Bonzini #include "hw/char/escc.h"
3228ecbaeeSPaolo Bonzini #include "ui/console.h"
3330c2f238SBlue Swirl #include "trace.h"
34e80cfcfcSbellard 
35e80cfcfcSbellard /*
3609330e90SBlue Swirl  * Chipset docs:
3709330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3809330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
3909330e90SBlue Swirl  *
40b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
41e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
42e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
43e80cfcfcSbellard  *
44e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
45e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
46e80cfcfcSbellard  * only asynchronous. There is no DMA.
47e80cfcfcSbellard  *
48b43047a2SLaurent Vivier  * Z85C30 is also used on PowerMacs and m68k Macs.
49b43047a2SLaurent Vivier  *
50b43047a2SLaurent Vivier  * There are some small differences between Sparc version (sunzilog)
51b43047a2SLaurent Vivier  * and PowerMac (pmac):
52b4ed08e0Sblueswir1  *  Offset between control and data registers
53b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
54b4ed08e0Sblueswir1  *  CTS is inverted
55b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
56b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
57b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
58b43047a2SLaurent Vivier  *
59b43047a2SLaurent Vivier  * Linux driver for m68k Macs is the same as for PowerMac (pmac_zilog),
60b43047a2SLaurent Vivier  * but registers are grouped by type and not by channel:
61b43047a2SLaurent Vivier  * channel is selected by bit 0 of the address (instead of bit 1)
62b43047a2SLaurent Vivier  * and register is selected by bit 1 of the address (instead of bit 0).
63e80cfcfcSbellard  */
64e80cfcfcSbellard 
65715748faSbellard /*
66715748faSbellard  * Modifications:
67715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
68715748faSbellard  *                                  serial mouse queue.
69715748faSbellard  *                                  Implemented serial mouse protocol.
709fc391f8SArtyom Tarasenko  *
719fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
72715748faSbellard  */
73715748faSbellard 
742cc75c32SLaurent Vivier #define CHN_C(s) ((s)->chn == escc_chn_b ? 'b' : 'a')
75e80cfcfcSbellard 
7612abac85Sblueswir1 #define SERIAL_CTRL 0
7712abac85Sblueswir1 #define SERIAL_DATA 1
7812abac85Sblueswir1 
7912abac85Sblueswir1 #define W_CMD     0
8012abac85Sblueswir1 #define CMD_PTR_MASK   0x07
8112abac85Sblueswir1 #define CMD_CMD_MASK   0x38
8212abac85Sblueswir1 #define CMD_HI         0x08
8312abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
8412abac85Sblueswir1 #define CMD_CLR_IUS    0x38
8512abac85Sblueswir1 #define W_INTR    1
8612abac85Sblueswir1 #define INTR_INTALL    0x01
8712abac85Sblueswir1 #define INTR_TXINT     0x02
8812abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
8912abac85Sblueswir1 #define INTR_RXINT1ST  0x08
9012abac85Sblueswir1 #define INTR_RXINTALL  0x10
9112abac85Sblueswir1 #define W_IVEC    2
9212abac85Sblueswir1 #define W_RXCTRL  3
9312abac85Sblueswir1 #define RXCTRL_RXEN    0x01
9412abac85Sblueswir1 #define W_TXCTRL1 4
9512abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
9612abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
9712abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
9812abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
9912abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
10012abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
10112abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
10212abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
10312abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
10412abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
10512abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
10612abac85Sblueswir1 #define W_TXCTRL2 5
10712abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
10812abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
10912abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
11012abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
11112abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
11212abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
11312abac85Sblueswir1 #define W_SYNC1   6
11412abac85Sblueswir1 #define W_SYNC2   7
11512abac85Sblueswir1 #define W_TXBUF   8
11612abac85Sblueswir1 #define W_MINTR   9
11712abac85Sblueswir1 #define MINTR_STATUSHI 0x10
11812abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
11912abac85Sblueswir1 #define MINTR_RST_B    0x40
12012abac85Sblueswir1 #define MINTR_RST_A    0x80
12112abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
12212abac85Sblueswir1 #define W_MISC1  10
12312abac85Sblueswir1 #define W_CLOCK  11
12412abac85Sblueswir1 #define CLOCK_TRXC     0x08
12512abac85Sblueswir1 #define W_BRGLO  12
12612abac85Sblueswir1 #define W_BRGHI  13
12712abac85Sblueswir1 #define W_MISC2  14
12812abac85Sblueswir1 #define MISC2_PLLDIS   0x30
12912abac85Sblueswir1 #define W_EXTINT 15
13012abac85Sblueswir1 #define EXTINT_DCD     0x08
13112abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
13212abac85Sblueswir1 #define EXTINT_CTSINT  0x20
13312abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
13412abac85Sblueswir1 #define EXTINT_BRKINT  0x80
13512abac85Sblueswir1 
13612abac85Sblueswir1 #define R_STATUS  0
13712abac85Sblueswir1 #define STATUS_RXAV    0x01
13812abac85Sblueswir1 #define STATUS_ZERO    0x02
13912abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
14012abac85Sblueswir1 #define STATUS_DCD     0x08
14112abac85Sblueswir1 #define STATUS_SYNC    0x10
14212abac85Sblueswir1 #define STATUS_CTS     0x20
14312abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
14412abac85Sblueswir1 #define STATUS_BRK     0x80
14512abac85Sblueswir1 #define R_SPEC    1
14612abac85Sblueswir1 #define SPEC_ALLSENT   0x01
14712abac85Sblueswir1 #define SPEC_BITS8     0x06
14812abac85Sblueswir1 #define R_IVEC    2
14912abac85Sblueswir1 #define IVEC_TXINTB    0x00
15012abac85Sblueswir1 #define IVEC_LONOINT   0x06
15112abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
15212abac85Sblueswir1 #define IVEC_LORXINTB  0x04
15312abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
15412abac85Sblueswir1 #define IVEC_HINOINT   0x60
15512abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
15612abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
15712abac85Sblueswir1 #define IVEC_HITXINTA  0x10
15812abac85Sblueswir1 #define R_INTR    3
15912abac85Sblueswir1 #define INTR_EXTINTB   0x01
16012abac85Sblueswir1 #define INTR_TXINTB    0x02
16112abac85Sblueswir1 #define INTR_RXINTB    0x04
16212abac85Sblueswir1 #define INTR_EXTINTA   0x08
16312abac85Sblueswir1 #define INTR_TXINTA    0x10
16412abac85Sblueswir1 #define INTR_RXINTA    0x20
16512abac85Sblueswir1 #define R_IPEN    4
16612abac85Sblueswir1 #define R_TXCTRL1 5
16712abac85Sblueswir1 #define R_TXCTRL2 6
16812abac85Sblueswir1 #define R_BC      7
16912abac85Sblueswir1 #define R_RXBUF   8
17012abac85Sblueswir1 #define R_RXCTRL  9
17112abac85Sblueswir1 #define R_MISC   10
17212abac85Sblueswir1 #define R_MISC1  11
17312abac85Sblueswir1 #define R_BRGLO  12
17412abac85Sblueswir1 #define R_BRGHI  13
17512abac85Sblueswir1 #define R_MISC1I 14
17612abac85Sblueswir1 #define R_EXTINT 15
177e80cfcfcSbellard 
1782cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val);
1798be1f5c8Sbellard static int serial_can_receive(void *opaque);
1802cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch);
1818be1f5c8Sbellard 
182b43047a2SLaurent Vivier static int reg_shift(ESCCState *s)
183b43047a2SLaurent Vivier {
184b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift + 1 : s->it_shift;
185b43047a2SLaurent Vivier }
186b43047a2SLaurent Vivier 
187b43047a2SLaurent Vivier static int chn_shift(ESCCState *s)
188b43047a2SLaurent Vivier {
189b43047a2SLaurent Vivier     return s->bit_swap ? s->it_shift : s->it_shift + 1;
190b43047a2SLaurent Vivier }
191b43047a2SLaurent Vivier 
19267deb562Sblueswir1 static void clear_queue(void *opaque)
19367deb562Sblueswir1 {
1942cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
1952cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
19667deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
19767deb562Sblueswir1 }
19867deb562Sblueswir1 
1998be1f5c8Sbellard static void put_queue(void *opaque, int b)
2008be1f5c8Sbellard {
2012cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2022cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2038be1f5c8Sbellard 
20430c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
2052cc75c32SLaurent Vivier     if (q->count >= ESCC_SERIO_QUEUE_SIZE) {
2068be1f5c8Sbellard         return;
2072cc75c32SLaurent Vivier     }
2088be1f5c8Sbellard     q->data[q->wptr] = b;
2092cc75c32SLaurent Vivier     if (++q->wptr == ESCC_SERIO_QUEUE_SIZE) {
2108be1f5c8Sbellard         q->wptr = 0;
2112cc75c32SLaurent Vivier     }
2128be1f5c8Sbellard     q->count++;
2138be1f5c8Sbellard     serial_receive_byte(s, 0);
2148be1f5c8Sbellard }
2158be1f5c8Sbellard 
2168be1f5c8Sbellard static uint32_t get_queue(void *opaque)
2178be1f5c8Sbellard {
2182cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2192cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2208be1f5c8Sbellard     int val;
2218be1f5c8Sbellard 
2228be1f5c8Sbellard     if (q->count == 0) {
2238be1f5c8Sbellard         return 0;
2248be1f5c8Sbellard     } else {
2258be1f5c8Sbellard         val = q->data[q->rptr];
2262cc75c32SLaurent Vivier         if (++q->rptr == ESCC_SERIO_QUEUE_SIZE) {
2278be1f5c8Sbellard             q->rptr = 0;
2282cc75c32SLaurent Vivier         }
2298be1f5c8Sbellard         q->count--;
2308be1f5c8Sbellard     }
23130c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2328be1f5c8Sbellard     if (q->count > 0)
2338be1f5c8Sbellard         serial_receive_byte(s, 0);
2348be1f5c8Sbellard     return val;
2358be1f5c8Sbellard }
2368be1f5c8Sbellard 
2372cc75c32SLaurent Vivier static int escc_update_irq_chn(ESCCChannelState *s)
238e80cfcfcSbellard {
2399fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
24012abac85Sblueswir1          // tx ints enabled, pending
24112abac85Sblueswir1          ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
24212abac85Sblueswir1            ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
243e80cfcfcSbellard           s->rxint == 1) || // rx ints enabled, pending
24412abac85Sblueswir1          ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
24512abac85Sblueswir1           (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
246e4a89056Sbellard         return 1;
247e80cfcfcSbellard     }
248e4a89056Sbellard     return 0;
249e4a89056Sbellard }
250e4a89056Sbellard 
2512cc75c32SLaurent Vivier static void escc_update_irq(ESCCChannelState *s)
252e4a89056Sbellard {
253e4a89056Sbellard     int irq;
254e4a89056Sbellard 
255b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
256b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
257e4a89056Sbellard 
25830c2f238SBlue Swirl     trace_escc_update_irq(irq);
259d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
260e80cfcfcSbellard }
261e80cfcfcSbellard 
2622cc75c32SLaurent Vivier static void escc_reset_chn(ESCCChannelState *s)
263e80cfcfcSbellard {
264e80cfcfcSbellard     int i;
265e80cfcfcSbellard 
266e80cfcfcSbellard     s->reg = 0;
2672cc75c32SLaurent Vivier     for (i = 0; i < ESCC_SERIAL_REGS; i++) {
268e80cfcfcSbellard         s->rregs[i] = 0;
269e80cfcfcSbellard         s->wregs[i] = 0;
270e80cfcfcSbellard     }
27112abac85Sblueswir1     s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
27212abac85Sblueswir1     s->wregs[W_MINTR] = MINTR_RST_ALL;
27312abac85Sblueswir1     s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
27412abac85Sblueswir1     s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
27512abac85Sblueswir1     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
27612abac85Sblueswir1         EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
277577390ffSblueswir1     if (s->disabled)
27812abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
27912abac85Sblueswir1             STATUS_CTS | STATUS_TXUNDRN;
280577390ffSblueswir1     else
28112abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
282f48c537dSblueswir1     s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
283e80cfcfcSbellard 
284e80cfcfcSbellard     s->rx = s->tx = 0;
285e80cfcfcSbellard     s->rxint = s->txint = 0;
286e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
287bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
28867deb562Sblueswir1     clear_queue(s);
289e80cfcfcSbellard }
290e80cfcfcSbellard 
291bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
292e80cfcfcSbellard {
29381069b20SAndreas Färber     ESCCState *s = ESCC(d);
294bdb78caeSBlue Swirl 
295b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[0]);
296b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[1]);
297e80cfcfcSbellard }
298e80cfcfcSbellard 
2992cc75c32SLaurent Vivier static inline void set_rxint(ESCCChannelState *s)
300ba3c64fbSbellard {
301ba3c64fbSbellard     s->rxint = 1;
3022cc75c32SLaurent Vivier     /* XXX: missing daisy chainnig: escc_chn_b rx should have a lower priority
3039fc391f8SArtyom Tarasenko        than chn_a rx/tx/special_condition service*/
304e4a89056Sbellard     s->rxint_under_svc = 1;
3052cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
3069fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
30712abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
30812abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
30935db099dSbellard         else
31012abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
31167deb562Sblueswir1     } else {
3129fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
31312abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
31412abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
31567deb562Sblueswir1         else
31612abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
317b9652ca3Sblueswir1     }
318b4ed08e0Sblueswir1     escc_update_irq(s);
319ba3c64fbSbellard }
320ba3c64fbSbellard 
3212cc75c32SLaurent Vivier static inline void set_txint(ESCCChannelState *s)
32280637a6aSblueswir1 {
32380637a6aSblueswir1     s->txint = 1;
32480637a6aSblueswir1     if (!s->rxint_under_svc) {
32580637a6aSblueswir1         s->txint_under_svc = 1;
3262cc75c32SLaurent Vivier         if (s->chn == escc_chn_a) {
327f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
3289fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
329f53671c0SAurelien Jarno             }
33080637a6aSblueswir1             if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33180637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
33280637a6aSblueswir1             else
33380637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
33480637a6aSblueswir1         } else {
33580637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
336f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
33780637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
3389fc391f8SArtyom Tarasenko             }
339f53671c0SAurelien Jarno         }
340b4ed08e0Sblueswir1     escc_update_irq(s);
34180637a6aSblueswir1     }
3429fc391f8SArtyom Tarasenko }
34380637a6aSblueswir1 
3442cc75c32SLaurent Vivier static inline void clr_rxint(ESCCChannelState *s)
34580637a6aSblueswir1 {
34680637a6aSblueswir1     s->rxint = 0;
34780637a6aSblueswir1     s->rxint_under_svc = 0;
3482cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
34980637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35080637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
35180637a6aSblueswir1         else
35280637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
35380637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
35480637a6aSblueswir1     } else {
35580637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35680637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
35780637a6aSblueswir1         else
35880637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
35980637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
36080637a6aSblueswir1     }
36180637a6aSblueswir1     if (s->txint)
36280637a6aSblueswir1         set_txint(s);
363b4ed08e0Sblueswir1     escc_update_irq(s);
36480637a6aSblueswir1 }
36580637a6aSblueswir1 
3662cc75c32SLaurent Vivier static inline void clr_txint(ESCCChannelState *s)
367ba3c64fbSbellard {
368ba3c64fbSbellard     s->txint = 0;
369e4a89056Sbellard     s->txint_under_svc = 0;
3702cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
37112abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
37212abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
37335db099dSbellard         else
37412abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
37512abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
376b9652ca3Sblueswir1     } else {
3779fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
37812abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
37912abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
380b9652ca3Sblueswir1         else
38112abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
38212abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
383b9652ca3Sblueswir1     }
384e4a89056Sbellard     if (s->rxint)
385e4a89056Sbellard         set_rxint(s);
386b4ed08e0Sblueswir1     escc_update_irq(s);
387ba3c64fbSbellard }
388ba3c64fbSbellard 
3892cc75c32SLaurent Vivier static void escc_update_parameters(ESCCChannelState *s)
39035db099dSbellard {
39135db099dSbellard     int speed, parity, data_bits, stop_bits;
39235db099dSbellard     QEMUSerialSetParams ssp;
39335db099dSbellard 
3942cc75c32SLaurent Vivier     if (!qemu_chr_fe_backend_connected(&s->chr) || s->type != escc_serial)
39535db099dSbellard         return;
39635db099dSbellard 
39712abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
39812abac85Sblueswir1         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
39935db099dSbellard             parity = 'E';
40035db099dSbellard         else
40135db099dSbellard             parity = 'O';
40235db099dSbellard     } else {
40335db099dSbellard         parity = 'N';
40435db099dSbellard     }
40512abac85Sblueswir1     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
40635db099dSbellard         stop_bits = 2;
40735db099dSbellard     else
40835db099dSbellard         stop_bits = 1;
40912abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
41012abac85Sblueswir1     case TXCTRL2_5BITS:
41135db099dSbellard         data_bits = 5;
41235db099dSbellard         break;
41312abac85Sblueswir1     case TXCTRL2_7BITS:
41435db099dSbellard         data_bits = 7;
41535db099dSbellard         break;
41612abac85Sblueswir1     case TXCTRL2_6BITS:
41735db099dSbellard         data_bits = 6;
41835db099dSbellard         break;
41935db099dSbellard     default:
42012abac85Sblueswir1     case TXCTRL2_8BITS:
42135db099dSbellard         data_bits = 8;
42235db099dSbellard         break;
42335db099dSbellard     }
424b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
42512abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
42612abac85Sblueswir1     case TXCTRL1_CLK1X:
42735db099dSbellard         break;
42812abac85Sblueswir1     case TXCTRL1_CLK16X:
42935db099dSbellard         speed /= 16;
43035db099dSbellard         break;
43112abac85Sblueswir1     case TXCTRL1_CLK32X:
43235db099dSbellard         speed /= 32;
43335db099dSbellard         break;
43435db099dSbellard     default:
43512abac85Sblueswir1     case TXCTRL1_CLK64X:
43635db099dSbellard         speed /= 64;
43735db099dSbellard         break;
43835db099dSbellard     }
43935db099dSbellard     ssp.speed = speed;
44035db099dSbellard     ssp.parity = parity;
44135db099dSbellard     ssp.data_bits = data_bits;
44235db099dSbellard     ssp.stop_bits = stop_bits;
44330c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
4445345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
44535db099dSbellard }
44635db099dSbellard 
447a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
44823c5e4caSAvi Kivity                            uint64_t val, unsigned size)
449e80cfcfcSbellard {
4503cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
4512cc75c32SLaurent Vivier     ESCCChannelState *s;
452e80cfcfcSbellard     uint32_t saddr;
453e80cfcfcSbellard     int newreg, channel;
454e80cfcfcSbellard 
455e80cfcfcSbellard     val &= 0xff;
456b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
457b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
458b3ceef24Sblueswir1     s = &serial->chn[channel];
459e80cfcfcSbellard     switch (saddr) {
46012abac85Sblueswir1     case SERIAL_CTRL:
46130c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
462e80cfcfcSbellard         newreg = 0;
463e80cfcfcSbellard         switch (s->reg) {
46412abac85Sblueswir1         case W_CMD:
46512abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
46612abac85Sblueswir1             val &= CMD_CMD_MASK;
467e80cfcfcSbellard             switch (val) {
46812abac85Sblueswir1             case CMD_HI:
46912abac85Sblueswir1                 newreg |= CMD_HI;
470e80cfcfcSbellard                 break;
47112abac85Sblueswir1             case CMD_CLR_TXINT:
472ba3c64fbSbellard                 clr_txint(s);
473ba3c64fbSbellard                 break;
47412abac85Sblueswir1             case CMD_CLR_IUS:
4759fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
4769fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
4779fc391f8SArtyom Tarasenko                     if (s->txint) {
4789fc391f8SArtyom Tarasenko                         set_txint(s);
4799fc391f8SArtyom Tarasenko                     }
4809fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
4819fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
4829fc391f8SArtyom Tarasenko                 }
4839fc391f8SArtyom Tarasenko                 escc_update_irq(s);
484e80cfcfcSbellard                 break;
485e80cfcfcSbellard             default:
486e80cfcfcSbellard                 break;
487e80cfcfcSbellard             }
488e80cfcfcSbellard             break;
48912abac85Sblueswir1         case W_INTR ... W_RXCTRL:
49012abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
49112abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
49212abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
493e80cfcfcSbellard             s->wregs[s->reg] = val;
494e80cfcfcSbellard             break;
49512abac85Sblueswir1         case W_TXCTRL1:
49612abac85Sblueswir1         case W_TXCTRL2:
497796d8286Sblueswir1             s->wregs[s->reg] = val;
498b4ed08e0Sblueswir1             escc_update_parameters(s);
499796d8286Sblueswir1             break;
50012abac85Sblueswir1         case W_BRGLO:
50112abac85Sblueswir1         case W_BRGHI:
50235db099dSbellard             s->wregs[s->reg] = val;
503796d8286Sblueswir1             s->rregs[s->reg] = val;
504b4ed08e0Sblueswir1             escc_update_parameters(s);
50535db099dSbellard             break;
50612abac85Sblueswir1         case W_MINTR:
50712abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
508e80cfcfcSbellard             case 0:
509e80cfcfcSbellard             default:
510e80cfcfcSbellard                 break;
51112abac85Sblueswir1             case MINTR_RST_B:
512b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[0]);
513e80cfcfcSbellard                 return;
51412abac85Sblueswir1             case MINTR_RST_A:
515b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[1]);
516e80cfcfcSbellard                 return;
51712abac85Sblueswir1             case MINTR_RST_ALL:
51881069b20SAndreas Färber                 escc_reset(DEVICE(serial));
519e80cfcfcSbellard                 return;
520e80cfcfcSbellard             }
521e80cfcfcSbellard             break;
522e80cfcfcSbellard         default:
523e80cfcfcSbellard             break;
524e80cfcfcSbellard         }
525e80cfcfcSbellard         if (s->reg == 0)
526e80cfcfcSbellard             s->reg = newreg;
527e80cfcfcSbellard         else
528e80cfcfcSbellard             s->reg = 0;
529e80cfcfcSbellard         break;
53012abac85Sblueswir1     case SERIAL_DATA:
53130c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
5326b99a110SStephen Checkoway         /*
5336b99a110SStephen Checkoway          * Lower the irq when data is written to the Tx buffer and no other
5346b99a110SStephen Checkoway          * interrupts are currently pending. The irq will be raised again once
5356b99a110SStephen Checkoway          * the Tx buffer becomes empty below.
5366b99a110SStephen Checkoway          */
5376b99a110SStephen Checkoway         s->txint = 0;
5386b99a110SStephen Checkoway         escc_update_irq(s);
539e80cfcfcSbellard         s->tx = val;
54012abac85Sblueswir1         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
54130650701SAnton Nefedov             if (qemu_chr_fe_backend_connected(&s->chr)) {
5426ab3fc32SDaniel P. Berrange                 /* XXX this blocks entire thread. Rewrite to use
5436ab3fc32SDaniel P. Berrange                  * qemu_chr_fe_write and background I/O callbacks */
5445345fdb4SMarc-André Lureau                 qemu_chr_fe_write_all(&s->chr, &s->tx, 1);
5452cc75c32SLaurent Vivier             } else if (s->type == escc_kbd && !s->disabled) {
5468be1f5c8Sbellard                 handle_kbd_command(s, val);
5478be1f5c8Sbellard             }
54896c4f569Sblueswir1         }
54912abac85Sblueswir1         s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
55012abac85Sblueswir1         s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
551ba3c64fbSbellard         set_txint(s);
552e80cfcfcSbellard         break;
553e80cfcfcSbellard     default:
554e80cfcfcSbellard         break;
555e80cfcfcSbellard     }
556e80cfcfcSbellard }
557e80cfcfcSbellard 
558a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
55923c5e4caSAvi Kivity                               unsigned size)
560e80cfcfcSbellard {
5613cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
5622cc75c32SLaurent Vivier     ESCCChannelState *s;
563e80cfcfcSbellard     uint32_t saddr;
564e80cfcfcSbellard     uint32_t ret;
565e80cfcfcSbellard     int channel;
566e80cfcfcSbellard 
567b43047a2SLaurent Vivier     saddr = (addr >> reg_shift(serial)) & 1;
568b43047a2SLaurent Vivier     channel = (addr >> chn_shift(serial)) & 1;
569b3ceef24Sblueswir1     s = &serial->chn[channel];
570e80cfcfcSbellard     switch (saddr) {
57112abac85Sblueswir1     case SERIAL_CTRL:
57230c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
573e80cfcfcSbellard         ret = s->rregs[s->reg];
574e80cfcfcSbellard         s->reg = 0;
575e80cfcfcSbellard         return ret;
57612abac85Sblueswir1     case SERIAL_DATA:
57712abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
578ba3c64fbSbellard         clr_rxint(s);
5792cc75c32SLaurent Vivier         if (s->type == escc_kbd || s->type == escc_mouse) {
5808be1f5c8Sbellard             ret = get_queue(s);
5812cc75c32SLaurent Vivier         } else {
5828be1f5c8Sbellard             ret = s->rx;
5832cc75c32SLaurent Vivier         }
58430c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
5855345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
5868be1f5c8Sbellard         return ret;
587e80cfcfcSbellard     default:
588e80cfcfcSbellard         break;
589e80cfcfcSbellard     }
590e80cfcfcSbellard     return 0;
591e80cfcfcSbellard }
592e80cfcfcSbellard 
59323c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
59423c5e4caSAvi Kivity     .read = escc_mem_read,
59523c5e4caSAvi Kivity     .write = escc_mem_write,
59623c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
59723c5e4caSAvi Kivity     .valid = {
59823c5e4caSAvi Kivity         .min_access_size = 1,
59923c5e4caSAvi Kivity         .max_access_size = 1,
60023c5e4caSAvi Kivity     },
60123c5e4caSAvi Kivity };
60223c5e4caSAvi Kivity 
603e80cfcfcSbellard static int serial_can_receive(void *opaque)
604e80cfcfcSbellard {
6052cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
606e4a89056Sbellard     int ret;
607e4a89056Sbellard 
60812abac85Sblueswir1     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
60912abac85Sblueswir1         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
61012abac85Sblueswir1         // char already available
611e4a89056Sbellard         ret = 0;
612e80cfcfcSbellard     else
613e4a89056Sbellard         ret = 1;
614e4a89056Sbellard     return ret;
615e80cfcfcSbellard }
616e80cfcfcSbellard 
6172cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch)
618e80cfcfcSbellard {
61930c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
62012abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
621e80cfcfcSbellard     s->rx = ch;
622ba3c64fbSbellard     set_rxint(s);
623e80cfcfcSbellard }
624e80cfcfcSbellard 
6252cc75c32SLaurent Vivier static void serial_receive_break(ESCCChannelState *s)
626e80cfcfcSbellard {
62712abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
628b4ed08e0Sblueswir1     escc_update_irq(s);
629e80cfcfcSbellard }
630e80cfcfcSbellard 
631e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
632e80cfcfcSbellard {
6332cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
634e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
635e80cfcfcSbellard }
636e80cfcfcSbellard 
637083b266fSPhilippe Mathieu-Daudé static void serial_event(void *opaque, QEMUChrEvent event)
638e80cfcfcSbellard {
6392cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
640e80cfcfcSbellard     if (event == CHR_EVENT_BREAK)
641e80cfcfcSbellard         serial_receive_break(s);
642e80cfcfcSbellard }
643e80cfcfcSbellard 
644bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
645bdb78caeSBlue Swirl     .name ="escc_chn",
646bdb78caeSBlue Swirl     .version_id = 2,
647bdb78caeSBlue Swirl     .minimum_version_id = 1,
648bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6492cc75c32SLaurent Vivier         VMSTATE_UINT32(vmstate_dummy, ESCCChannelState),
6502cc75c32SLaurent Vivier         VMSTATE_UINT32(reg, ESCCChannelState),
6512cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint, ESCCChannelState),
6522cc75c32SLaurent Vivier         VMSTATE_UINT32(txint, ESCCChannelState),
6532cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint_under_svc, ESCCChannelState),
6542cc75c32SLaurent Vivier         VMSTATE_UINT32(txint_under_svc, ESCCChannelState),
6552cc75c32SLaurent Vivier         VMSTATE_UINT8(rx, ESCCChannelState),
6562cc75c32SLaurent Vivier         VMSTATE_UINT8(tx, ESCCChannelState),
6572cc75c32SLaurent Vivier         VMSTATE_BUFFER(wregs, ESCCChannelState),
6582cc75c32SLaurent Vivier         VMSTATE_BUFFER(rregs, ESCCChannelState),
659bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
660e80cfcfcSbellard     }
661bdb78caeSBlue Swirl };
662e80cfcfcSbellard 
663bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
664bdb78caeSBlue Swirl     .name ="escc",
665bdb78caeSBlue Swirl     .version_id = 2,
666bdb78caeSBlue Swirl     .minimum_version_id = 1,
667bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6683cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
6692cc75c32SLaurent Vivier                              ESCCChannelState),
670bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
671e80cfcfcSbellard     }
672bdb78caeSBlue Swirl };
673e80cfcfcSbellard 
67465e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
67565e7545eSGerd Hoffmann                                 InputEvent *evt)
676e80cfcfcSbellard {
6772cc75c32SLaurent Vivier     ESCCChannelState *s = (ESCCChannelState *)dev;
67865e7545eSGerd Hoffmann     int qcode, keycode;
679b5a1b443SEric Blake     InputKeyEvent *key;
6808be1f5c8Sbellard 
681568c73a4SEric Blake     assert(evt->type == INPUT_EVENT_KIND_KEY);
68232bafa8fSEric Blake     key = evt->u.key.data;
683b5a1b443SEric Blake     qcode = qemu_input_key_value_to_qcode(key->key);
684977c736fSMarkus Armbruster     trace_escc_sunkbd_event_in(qcode, QKeyCode_str(qcode),
685b5a1b443SEric Blake                                key->down);
68665e7545eSGerd Hoffmann 
68765e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
688b5a1b443SEric Blake         if (key->down) {
689bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
69065e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
69165e7545eSGerd Hoffmann                 return; /* Drop second press */
69243febf49Sblueswir1             }
69343febf49Sblueswir1         } else {
69465e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
69565e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
69665e7545eSGerd Hoffmann                 return; /* Drop first release */
69743febf49Sblueswir1             }
6988be1f5c8Sbellard         }
69965e7545eSGerd Hoffmann     }
70065e7545eSGerd Hoffmann 
70165e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
702b5a1b443SEric Blake         if (key->down) {
70365e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
70465e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
70565e7545eSGerd Hoffmann                 return; /* Drop second press */
70665e7545eSGerd Hoffmann             }
70765e7545eSGerd Hoffmann         } else {
70865e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
70965e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
71065e7545eSGerd Hoffmann                 return; /* Drop first release */
71165e7545eSGerd Hoffmann             }
71265e7545eSGerd Hoffmann         }
71365e7545eSGerd Hoffmann     }
71465e7545eSGerd Hoffmann 
715e709a61aSDaniel P. Berrange     if (qcode > qemu_input_map_qcode_to_sun_len) {
716e709a61aSDaniel P. Berrange         return;
717e709a61aSDaniel P. Berrange     }
718e709a61aSDaniel P. Berrange 
719e709a61aSDaniel P. Berrange     keycode = qemu_input_map_qcode_to_sun[qcode];
720b5a1b443SEric Blake     if (!key->down) {
72165e7545eSGerd Hoffmann         keycode |= 0x80;
72265e7545eSGerd Hoffmann     }
72365e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
72465e7545eSGerd Hoffmann     put_queue(s, keycode);
72565e7545eSGerd Hoffmann }
72665e7545eSGerd Hoffmann 
72765e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
72865e7545eSGerd Hoffmann     .name  = "sun keyboard",
72965e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
73065e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
73165e7545eSGerd Hoffmann };
7328be1f5c8Sbellard 
7332cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val)
7348be1f5c8Sbellard {
73530c2f238SBlue Swirl     trace_escc_kbd_command(val);
73643febf49Sblueswir1     if (s->led_mode) { // Ignore led byte
73743febf49Sblueswir1         s->led_mode = 0;
73843febf49Sblueswir1         return;
73943febf49Sblueswir1     }
7408be1f5c8Sbellard     switch (val) {
7418be1f5c8Sbellard     case 1: // Reset, return type code
74267deb562Sblueswir1         clear_queue(s);
7438be1f5c8Sbellard         put_queue(s, 0xff);
74467deb562Sblueswir1         put_queue(s, 4); // Type 4
74543febf49Sblueswir1         put_queue(s, 0x7f);
74643febf49Sblueswir1         break;
74743febf49Sblueswir1     case 0xe: // Set leds
74843febf49Sblueswir1         s->led_mode = 1;
7498be1f5c8Sbellard         break;
7508be1f5c8Sbellard     case 7: // Query layout
75167deb562Sblueswir1     case 0xf:
75267deb562Sblueswir1         clear_queue(s);
7538be1f5c8Sbellard         put_queue(s, 0xfe);
75459e7a130SGerd Hoffmann         put_queue(s, 0x21); /*  en-us layout */
7558be1f5c8Sbellard         break;
7568be1f5c8Sbellard     default:
7578be1f5c8Sbellard         break;
7588be1f5c8Sbellard     }
759e80cfcfcSbellard }
760e80cfcfcSbellard 
761e80cfcfcSbellard static void sunmouse_event(void *opaque,
762e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
763e80cfcfcSbellard {
7642cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
765e80cfcfcSbellard     int ch;
766e80cfcfcSbellard 
76730c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
768715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
769715748faSbellard 
770715748faSbellard     if (buttons_state & MOUSE_EVENT_LBUTTON)
771715748faSbellard         ch ^= 0x4;
772715748faSbellard     if (buttons_state & MOUSE_EVENT_MBUTTON)
773715748faSbellard         ch ^= 0x2;
774715748faSbellard     if (buttons_state & MOUSE_EVENT_RBUTTON)
775715748faSbellard         ch ^= 0x1;
776715748faSbellard 
777715748faSbellard     put_queue(s, ch);
778715748faSbellard 
779715748faSbellard     ch = dx;
780715748faSbellard 
781715748faSbellard     if (ch > 127)
782715748faSbellard         ch = 127;
783715748faSbellard     else if (ch < -127)
784715748faSbellard         ch = -127;
785715748faSbellard 
786715748faSbellard     put_queue(s, ch & 0xff);
787715748faSbellard 
788715748faSbellard     ch = -dy;
789715748faSbellard 
790715748faSbellard     if (ch > 127)
791715748faSbellard         ch = 127;
792715748faSbellard     else if (ch < -127)
793715748faSbellard         ch = -127;
794715748faSbellard 
795715748faSbellard     put_queue(s, ch & 0xff);
796715748faSbellard 
797715748faSbellard     // MSC protocol specify two extra motion bytes
798715748faSbellard 
799715748faSbellard     put_queue(s, 0);
800715748faSbellard     put_queue(s, 0);
801e80cfcfcSbellard }
802e80cfcfcSbellard 
803e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj)
8046c319c82SBlue Swirl {
805e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(obj);
806e7c91369Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
8076c319c82SBlue Swirl     unsigned int i;
8086c319c82SBlue Swirl 
8098be1f5c8Sbellard     for (i = 0; i < 2; i++) {
8106c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
8118be1f5c8Sbellard         s->chn[i].chn = 1 - i;
812e7c91369Sxiaoqiang zhao     }
813e7c91369Sxiaoqiang zhao     s->chn[0].otherchn = &s->chn[1];
814e7c91369Sxiaoqiang zhao     s->chn[1].otherchn = &s->chn[0];
815e7c91369Sxiaoqiang zhao 
816e7c91369Sxiaoqiang zhao     sysbus_init_mmio(dev, &s->mmio);
817e7c91369Sxiaoqiang zhao }
818e7c91369Sxiaoqiang zhao 
819e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp)
820e7c91369Sxiaoqiang zhao {
821e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(dev);
822e7c91369Sxiaoqiang zhao     unsigned int i;
823e7c91369Sxiaoqiang zhao 
8244b3eec91Sxiaoqiang zhao     s->chn[0].disabled = s->disabled;
8254b3eec91Sxiaoqiang zhao     s->chn[1].disabled = s->disabled;
8264b3eec91Sxiaoqiang zhao 
8274b3eec91Sxiaoqiang zhao     memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc",
8284b3eec91Sxiaoqiang zhao                           ESCC_SIZE << s->it_shift);
8294b3eec91Sxiaoqiang zhao 
830e7c91369Sxiaoqiang zhao     for (i = 0; i < 2; i++) {
83130650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&s->chn[i].chr)) {
8324b3eec91Sxiaoqiang zhao             s->chn[i].clock = s->frequency / 2;
8335345fdb4SMarc-André Lureau             qemu_chr_fe_set_handlers(&s->chn[i].chr, serial_can_receive,
83481517ba3SAnton Nefedov                                      serial_receive1, serial_event, NULL,
83539ab61c6SMarc-André Lureau                                      &s->chn[i], NULL, true);
8366c319c82SBlue Swirl         }
8378be1f5c8Sbellard     }
838e80cfcfcSbellard 
8392cc75c32SLaurent Vivier     if (s->chn[0].type == escc_mouse) {
84012abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
84112abac85Sblueswir1                                      "QEMU Sun Mouse");
8426c319c82SBlue Swirl     }
8432cc75c32SLaurent Vivier     if (s->chn[1].type == escc_kbd) {
84465e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
84565e7545eSGerd Hoffmann                                                    &sunkbd_handler);
8466c319c82SBlue Swirl     }
847e80cfcfcSbellard }
8486c319c82SBlue Swirl 
849999e12bbSAnthony Liguori static Property escc_properties[] = {
8503cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
8513cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
852b43047a2SLaurent Vivier     DEFINE_PROP_BOOL("bit_swap",    ESCCState, bit_swap,    false),
8533cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
8543cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
8553cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
8563cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
8573cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
858ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
859999e12bbSAnthony Liguori };
860999e12bbSAnthony Liguori 
861999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
862999e12bbSAnthony Liguori {
86339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
864999e12bbSAnthony Liguori 
86539bffca2SAnthony Liguori     dc->reset = escc_reset;
866e7c91369Sxiaoqiang zhao     dc->realize = escc_realize;
86739bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
868*4f67d30bSMarc-André Lureau     device_class_set_props(dc, escc_properties);
869f8d4c07cSLaurent Vivier     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
8706c319c82SBlue Swirl }
871999e12bbSAnthony Liguori 
8728c43a6f0SAndreas Färber static const TypeInfo escc_info = {
87381069b20SAndreas Färber     .name          = TYPE_ESCC,
87439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
8753cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
876e7c91369Sxiaoqiang zhao     .instance_init = escc_init1,
877999e12bbSAnthony Liguori     .class_init    = escc_class_init,
8786c319c82SBlue Swirl };
8796c319c82SBlue Swirl 
88083f7d43aSAndreas Färber static void escc_register_types(void)
8816c319c82SBlue Swirl {
88239bffca2SAnthony Liguori     type_register_static(&escc_info);
8836c319c82SBlue Swirl }
8846c319c82SBlue Swirl 
88583f7d43aSAndreas Färber type_init(escc_register_types)
886