1e80cfcfcSbellard /* 2b4ed08e0Sblueswir1 * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation 3e80cfcfcSbellard * 48be1f5c8Sbellard * Copyright (c) 2003-2005 Fabrice Bellard 5e80cfcfcSbellard * 6e80cfcfcSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7e80cfcfcSbellard * of this software and associated documentation files (the "Software"), to deal 8e80cfcfcSbellard * in the Software without restriction, including without limitation the rights 9e80cfcfcSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e80cfcfcSbellard * copies of the Software, and to permit persons to whom the Software is 11e80cfcfcSbellard * furnished to do so, subject to the following conditions: 12e80cfcfcSbellard * 13e80cfcfcSbellard * The above copyright notice and this permission notice shall be included in 14e80cfcfcSbellard * all copies or substantial portions of the Software. 15e80cfcfcSbellard * 16e80cfcfcSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e80cfcfcSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e80cfcfcSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e80cfcfcSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e80cfcfcSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e80cfcfcSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e80cfcfcSbellard * THE SOFTWARE. 23e80cfcfcSbellard */ 246c319c82SBlue Swirl 250430891cSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/hw.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 280d09e41aSPaolo Bonzini #include "hw/char/escc.h" 2928ecbaeeSPaolo Bonzini #include "ui/console.h" 3030c2f238SBlue Swirl #include "trace.h" 31e80cfcfcSbellard 32e80cfcfcSbellard /* 3309330e90SBlue Swirl * Chipset docs: 3409330e90SBlue Swirl * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual", 3509330e90SBlue Swirl * http://www.zilog.com/docs/serial/scc_escc_um.pdf 3609330e90SBlue Swirl * 37b4ed08e0Sblueswir1 * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001 38e80cfcfcSbellard * (Slave I/O), also produced as NCR89C105. See 39e80cfcfcSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt 40e80cfcfcSbellard * 41e80cfcfcSbellard * The serial ports implement full AMD AM8530 or Zilog Z8530 chips, 42e80cfcfcSbellard * mouse and keyboard ports don't implement all functions and they are 43e80cfcfcSbellard * only asynchronous. There is no DMA. 44e80cfcfcSbellard * 45b4ed08e0Sblueswir1 * Z85C30 is also used on PowerMacs. There are some small differences 46b4ed08e0Sblueswir1 * between Sparc version (sunzilog) and PowerMac (pmac): 47b4ed08e0Sblueswir1 * Offset between control and data registers 48b4ed08e0Sblueswir1 * There is some kind of lockup bug, but we can ignore it 49b4ed08e0Sblueswir1 * CTS is inverted 50b4ed08e0Sblueswir1 * DMA on pmac using DBDMA chip 51b4ed08e0Sblueswir1 * pmac can do IRDA and faster rates, sunzilog can only do 38400 52b4ed08e0Sblueswir1 * pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz 53e80cfcfcSbellard */ 54e80cfcfcSbellard 55715748faSbellard /* 56715748faSbellard * Modifications: 57715748faSbellard * 2006-Aug-10 Igor Kovalenko : Renamed KBDQueue to SERIOQueue, implemented 58715748faSbellard * serial mouse queue. 59715748faSbellard * Implemented serial mouse protocol. 609fc391f8SArtyom Tarasenko * 619fc391f8SArtyom Tarasenko * 2010-May-23 Artyom Tarasenko: Reworked IUS logic 62715748faSbellard */ 63715748faSbellard 64*2cc75c32SLaurent Vivier #define CHN_C(s) ((s)->chn == escc_chn_b ? 'b' : 'a') 65e80cfcfcSbellard 6612abac85Sblueswir1 #define SERIAL_CTRL 0 6712abac85Sblueswir1 #define SERIAL_DATA 1 6812abac85Sblueswir1 6912abac85Sblueswir1 #define W_CMD 0 7012abac85Sblueswir1 #define CMD_PTR_MASK 0x07 7112abac85Sblueswir1 #define CMD_CMD_MASK 0x38 7212abac85Sblueswir1 #define CMD_HI 0x08 7312abac85Sblueswir1 #define CMD_CLR_TXINT 0x28 7412abac85Sblueswir1 #define CMD_CLR_IUS 0x38 7512abac85Sblueswir1 #define W_INTR 1 7612abac85Sblueswir1 #define INTR_INTALL 0x01 7712abac85Sblueswir1 #define INTR_TXINT 0x02 7812abac85Sblueswir1 #define INTR_RXMODEMSK 0x18 7912abac85Sblueswir1 #define INTR_RXINT1ST 0x08 8012abac85Sblueswir1 #define INTR_RXINTALL 0x10 8112abac85Sblueswir1 #define W_IVEC 2 8212abac85Sblueswir1 #define W_RXCTRL 3 8312abac85Sblueswir1 #define RXCTRL_RXEN 0x01 8412abac85Sblueswir1 #define W_TXCTRL1 4 8512abac85Sblueswir1 #define TXCTRL1_PAREN 0x01 8612abac85Sblueswir1 #define TXCTRL1_PAREV 0x02 8712abac85Sblueswir1 #define TXCTRL1_1STOP 0x04 8812abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08 8912abac85Sblueswir1 #define TXCTRL1_2STOP 0x0c 9012abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c 9112abac85Sblueswir1 #define TXCTRL1_CLK1X 0x00 9212abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40 9312abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80 9412abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0 9512abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0 9612abac85Sblueswir1 #define W_TXCTRL2 5 9712abac85Sblueswir1 #define TXCTRL2_TXEN 0x08 9812abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60 9912abac85Sblueswir1 #define TXCTRL2_5BITS 0x00 10012abac85Sblueswir1 #define TXCTRL2_7BITS 0x20 10112abac85Sblueswir1 #define TXCTRL2_6BITS 0x40 10212abac85Sblueswir1 #define TXCTRL2_8BITS 0x60 10312abac85Sblueswir1 #define W_SYNC1 6 10412abac85Sblueswir1 #define W_SYNC2 7 10512abac85Sblueswir1 #define W_TXBUF 8 10612abac85Sblueswir1 #define W_MINTR 9 10712abac85Sblueswir1 #define MINTR_STATUSHI 0x10 10812abac85Sblueswir1 #define MINTR_RST_MASK 0xc0 10912abac85Sblueswir1 #define MINTR_RST_B 0x40 11012abac85Sblueswir1 #define MINTR_RST_A 0x80 11112abac85Sblueswir1 #define MINTR_RST_ALL 0xc0 11212abac85Sblueswir1 #define W_MISC1 10 11312abac85Sblueswir1 #define W_CLOCK 11 11412abac85Sblueswir1 #define CLOCK_TRXC 0x08 11512abac85Sblueswir1 #define W_BRGLO 12 11612abac85Sblueswir1 #define W_BRGHI 13 11712abac85Sblueswir1 #define W_MISC2 14 11812abac85Sblueswir1 #define MISC2_PLLDIS 0x30 11912abac85Sblueswir1 #define W_EXTINT 15 12012abac85Sblueswir1 #define EXTINT_DCD 0x08 12112abac85Sblueswir1 #define EXTINT_SYNCINT 0x10 12212abac85Sblueswir1 #define EXTINT_CTSINT 0x20 12312abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40 12412abac85Sblueswir1 #define EXTINT_BRKINT 0x80 12512abac85Sblueswir1 12612abac85Sblueswir1 #define R_STATUS 0 12712abac85Sblueswir1 #define STATUS_RXAV 0x01 12812abac85Sblueswir1 #define STATUS_ZERO 0x02 12912abac85Sblueswir1 #define STATUS_TXEMPTY 0x04 13012abac85Sblueswir1 #define STATUS_DCD 0x08 13112abac85Sblueswir1 #define STATUS_SYNC 0x10 13212abac85Sblueswir1 #define STATUS_CTS 0x20 13312abac85Sblueswir1 #define STATUS_TXUNDRN 0x40 13412abac85Sblueswir1 #define STATUS_BRK 0x80 13512abac85Sblueswir1 #define R_SPEC 1 13612abac85Sblueswir1 #define SPEC_ALLSENT 0x01 13712abac85Sblueswir1 #define SPEC_BITS8 0x06 13812abac85Sblueswir1 #define R_IVEC 2 13912abac85Sblueswir1 #define IVEC_TXINTB 0x00 14012abac85Sblueswir1 #define IVEC_LONOINT 0x06 14112abac85Sblueswir1 #define IVEC_LORXINTA 0x0c 14212abac85Sblueswir1 #define IVEC_LORXINTB 0x04 14312abac85Sblueswir1 #define IVEC_LOTXINTA 0x08 14412abac85Sblueswir1 #define IVEC_HINOINT 0x60 14512abac85Sblueswir1 #define IVEC_HIRXINTA 0x30 14612abac85Sblueswir1 #define IVEC_HIRXINTB 0x20 14712abac85Sblueswir1 #define IVEC_HITXINTA 0x10 14812abac85Sblueswir1 #define R_INTR 3 14912abac85Sblueswir1 #define INTR_EXTINTB 0x01 15012abac85Sblueswir1 #define INTR_TXINTB 0x02 15112abac85Sblueswir1 #define INTR_RXINTB 0x04 15212abac85Sblueswir1 #define INTR_EXTINTA 0x08 15312abac85Sblueswir1 #define INTR_TXINTA 0x10 15412abac85Sblueswir1 #define INTR_RXINTA 0x20 15512abac85Sblueswir1 #define R_IPEN 4 15612abac85Sblueswir1 #define R_TXCTRL1 5 15712abac85Sblueswir1 #define R_TXCTRL2 6 15812abac85Sblueswir1 #define R_BC 7 15912abac85Sblueswir1 #define R_RXBUF 8 16012abac85Sblueswir1 #define R_RXCTRL 9 16112abac85Sblueswir1 #define R_MISC 10 16212abac85Sblueswir1 #define R_MISC1 11 16312abac85Sblueswir1 #define R_BRGLO 12 16412abac85Sblueswir1 #define R_BRGHI 13 16512abac85Sblueswir1 #define R_MISC1I 14 16612abac85Sblueswir1 #define R_EXTINT 15 167e80cfcfcSbellard 168*2cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val); 1698be1f5c8Sbellard static int serial_can_receive(void *opaque); 170*2cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch); 1718be1f5c8Sbellard 17267deb562Sblueswir1 static void clear_queue(void *opaque) 17367deb562Sblueswir1 { 174*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 175*2cc75c32SLaurent Vivier ESCCSERIOQueue *q = &s->queue; 17667deb562Sblueswir1 q->rptr = q->wptr = q->count = 0; 17767deb562Sblueswir1 } 17867deb562Sblueswir1 1798be1f5c8Sbellard static void put_queue(void *opaque, int b) 1808be1f5c8Sbellard { 181*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 182*2cc75c32SLaurent Vivier ESCCSERIOQueue *q = &s->queue; 1838be1f5c8Sbellard 18430c2f238SBlue Swirl trace_escc_put_queue(CHN_C(s), b); 185*2cc75c32SLaurent Vivier if (q->count >= ESCC_SERIO_QUEUE_SIZE) { 1868be1f5c8Sbellard return; 187*2cc75c32SLaurent Vivier } 1888be1f5c8Sbellard q->data[q->wptr] = b; 189*2cc75c32SLaurent Vivier if (++q->wptr == ESCC_SERIO_QUEUE_SIZE) { 1908be1f5c8Sbellard q->wptr = 0; 191*2cc75c32SLaurent Vivier } 1928be1f5c8Sbellard q->count++; 1938be1f5c8Sbellard serial_receive_byte(s, 0); 1948be1f5c8Sbellard } 1958be1f5c8Sbellard 1968be1f5c8Sbellard static uint32_t get_queue(void *opaque) 1978be1f5c8Sbellard { 198*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 199*2cc75c32SLaurent Vivier ESCCSERIOQueue *q = &s->queue; 2008be1f5c8Sbellard int val; 2018be1f5c8Sbellard 2028be1f5c8Sbellard if (q->count == 0) { 2038be1f5c8Sbellard return 0; 2048be1f5c8Sbellard } else { 2058be1f5c8Sbellard val = q->data[q->rptr]; 206*2cc75c32SLaurent Vivier if (++q->rptr == ESCC_SERIO_QUEUE_SIZE) { 2078be1f5c8Sbellard q->rptr = 0; 208*2cc75c32SLaurent Vivier } 2098be1f5c8Sbellard q->count--; 2108be1f5c8Sbellard } 21130c2f238SBlue Swirl trace_escc_get_queue(CHN_C(s), val); 2128be1f5c8Sbellard if (q->count > 0) 2138be1f5c8Sbellard serial_receive_byte(s, 0); 2148be1f5c8Sbellard return val; 2158be1f5c8Sbellard } 2168be1f5c8Sbellard 217*2cc75c32SLaurent Vivier static int escc_update_irq_chn(ESCCChannelState *s) 218e80cfcfcSbellard { 2199fc391f8SArtyom Tarasenko if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) || 22012abac85Sblueswir1 // tx ints enabled, pending 22112abac85Sblueswir1 ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) || 22212abac85Sblueswir1 ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) && 223e80cfcfcSbellard s->rxint == 1) || // rx ints enabled, pending 22412abac85Sblueswir1 ((s->wregs[W_EXTINT] & EXTINT_BRKINT) && 22512abac85Sblueswir1 (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p 226e4a89056Sbellard return 1; 227e80cfcfcSbellard } 228e4a89056Sbellard return 0; 229e4a89056Sbellard } 230e4a89056Sbellard 231*2cc75c32SLaurent Vivier static void escc_update_irq(ESCCChannelState *s) 232e4a89056Sbellard { 233e4a89056Sbellard int irq; 234e4a89056Sbellard 235b4ed08e0Sblueswir1 irq = escc_update_irq_chn(s); 236b4ed08e0Sblueswir1 irq |= escc_update_irq_chn(s->otherchn); 237e4a89056Sbellard 23830c2f238SBlue Swirl trace_escc_update_irq(irq); 239d537cf6cSpbrook qemu_set_irq(s->irq, irq); 240e80cfcfcSbellard } 241e80cfcfcSbellard 242*2cc75c32SLaurent Vivier static void escc_reset_chn(ESCCChannelState *s) 243e80cfcfcSbellard { 244e80cfcfcSbellard int i; 245e80cfcfcSbellard 246e80cfcfcSbellard s->reg = 0; 247*2cc75c32SLaurent Vivier for (i = 0; i < ESCC_SERIAL_REGS; i++) { 248e80cfcfcSbellard s->rregs[i] = 0; 249e80cfcfcSbellard s->wregs[i] = 0; 250e80cfcfcSbellard } 25112abac85Sblueswir1 s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity 25212abac85Sblueswir1 s->wregs[W_MINTR] = MINTR_RST_ALL; 25312abac85Sblueswir1 s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC 25412abac85Sblueswir1 s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled 25512abac85Sblueswir1 s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT | 25612abac85Sblueswir1 EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts 257577390ffSblueswir1 if (s->disabled) 25812abac85Sblueswir1 s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC | 25912abac85Sblueswir1 STATUS_CTS | STATUS_TXUNDRN; 260577390ffSblueswir1 else 26112abac85Sblueswir1 s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN; 262f48c537dSblueswir1 s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT; 263e80cfcfcSbellard 264e80cfcfcSbellard s->rx = s->tx = 0; 265e80cfcfcSbellard s->rxint = s->txint = 0; 266e4a89056Sbellard s->rxint_under_svc = s->txint_under_svc = 0; 267bbbb2f0aSblueswir1 s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0; 26867deb562Sblueswir1 clear_queue(s); 269e80cfcfcSbellard } 270e80cfcfcSbellard 271bdb78caeSBlue Swirl static void escc_reset(DeviceState *d) 272e80cfcfcSbellard { 27381069b20SAndreas Färber ESCCState *s = ESCC(d); 274bdb78caeSBlue Swirl 275b4ed08e0Sblueswir1 escc_reset_chn(&s->chn[0]); 276b4ed08e0Sblueswir1 escc_reset_chn(&s->chn[1]); 277e80cfcfcSbellard } 278e80cfcfcSbellard 279*2cc75c32SLaurent Vivier static inline void set_rxint(ESCCChannelState *s) 280ba3c64fbSbellard { 281ba3c64fbSbellard s->rxint = 1; 282*2cc75c32SLaurent Vivier /* XXX: missing daisy chainnig: escc_chn_b rx should have a lower priority 2839fc391f8SArtyom Tarasenko than chn_a rx/tx/special_condition service*/ 284e4a89056Sbellard s->rxint_under_svc = 1; 285*2cc75c32SLaurent Vivier if (s->chn == escc_chn_a) { 2869fc391f8SArtyom Tarasenko s->rregs[R_INTR] |= INTR_RXINTA; 28712abac85Sblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 28812abac85Sblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA; 28935db099dSbellard else 29012abac85Sblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA; 29167deb562Sblueswir1 } else { 2929fc391f8SArtyom Tarasenko s->otherchn->rregs[R_INTR] |= INTR_RXINTB; 29312abac85Sblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 29412abac85Sblueswir1 s->rregs[R_IVEC] = IVEC_HIRXINTB; 29567deb562Sblueswir1 else 29612abac85Sblueswir1 s->rregs[R_IVEC] = IVEC_LORXINTB; 297b9652ca3Sblueswir1 } 298b4ed08e0Sblueswir1 escc_update_irq(s); 299ba3c64fbSbellard } 300ba3c64fbSbellard 301*2cc75c32SLaurent Vivier static inline void set_txint(ESCCChannelState *s) 30280637a6aSblueswir1 { 30380637a6aSblueswir1 s->txint = 1; 30480637a6aSblueswir1 if (!s->rxint_under_svc) { 30580637a6aSblueswir1 s->txint_under_svc = 1; 306*2cc75c32SLaurent Vivier if (s->chn == escc_chn_a) { 307f53671c0SAurelien Jarno if (s->wregs[W_INTR] & INTR_TXINT) { 3089fc391f8SArtyom Tarasenko s->rregs[R_INTR] |= INTR_TXINTA; 309f53671c0SAurelien Jarno } 31080637a6aSblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 31180637a6aSblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA; 31280637a6aSblueswir1 else 31380637a6aSblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA; 31480637a6aSblueswir1 } else { 31580637a6aSblueswir1 s->rregs[R_IVEC] = IVEC_TXINTB; 316f53671c0SAurelien Jarno if (s->wregs[W_INTR] & INTR_TXINT) { 31780637a6aSblueswir1 s->otherchn->rregs[R_INTR] |= INTR_TXINTB; 3189fc391f8SArtyom Tarasenko } 319f53671c0SAurelien Jarno } 320b4ed08e0Sblueswir1 escc_update_irq(s); 32180637a6aSblueswir1 } 3229fc391f8SArtyom Tarasenko } 32380637a6aSblueswir1 324*2cc75c32SLaurent Vivier static inline void clr_rxint(ESCCChannelState *s) 32580637a6aSblueswir1 { 32680637a6aSblueswir1 s->rxint = 0; 32780637a6aSblueswir1 s->rxint_under_svc = 0; 328*2cc75c32SLaurent Vivier if (s->chn == escc_chn_a) { 32980637a6aSblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 33080637a6aSblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_HINOINT; 33180637a6aSblueswir1 else 33280637a6aSblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_LONOINT; 33380637a6aSblueswir1 s->rregs[R_INTR] &= ~INTR_RXINTA; 33480637a6aSblueswir1 } else { 33580637a6aSblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 33680637a6aSblueswir1 s->rregs[R_IVEC] = IVEC_HINOINT; 33780637a6aSblueswir1 else 33880637a6aSblueswir1 s->rregs[R_IVEC] = IVEC_LONOINT; 33980637a6aSblueswir1 s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB; 34080637a6aSblueswir1 } 34180637a6aSblueswir1 if (s->txint) 34280637a6aSblueswir1 set_txint(s); 343b4ed08e0Sblueswir1 escc_update_irq(s); 34480637a6aSblueswir1 } 34580637a6aSblueswir1 346*2cc75c32SLaurent Vivier static inline void clr_txint(ESCCChannelState *s) 347ba3c64fbSbellard { 348ba3c64fbSbellard s->txint = 0; 349e4a89056Sbellard s->txint_under_svc = 0; 350*2cc75c32SLaurent Vivier if (s->chn == escc_chn_a) { 35112abac85Sblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 35212abac85Sblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_HINOINT; 35335db099dSbellard else 35412abac85Sblueswir1 s->otherchn->rregs[R_IVEC] = IVEC_LONOINT; 35512abac85Sblueswir1 s->rregs[R_INTR] &= ~INTR_TXINTA; 356b9652ca3Sblueswir1 } else { 3579fc391f8SArtyom Tarasenko s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB; 35812abac85Sblueswir1 if (s->wregs[W_MINTR] & MINTR_STATUSHI) 35912abac85Sblueswir1 s->rregs[R_IVEC] = IVEC_HINOINT; 360b9652ca3Sblueswir1 else 36112abac85Sblueswir1 s->rregs[R_IVEC] = IVEC_LONOINT; 36212abac85Sblueswir1 s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB; 363b9652ca3Sblueswir1 } 364e4a89056Sbellard if (s->rxint) 365e4a89056Sbellard set_rxint(s); 366b4ed08e0Sblueswir1 escc_update_irq(s); 367ba3c64fbSbellard } 368ba3c64fbSbellard 369*2cc75c32SLaurent Vivier static void escc_update_parameters(ESCCChannelState *s) 37035db099dSbellard { 37135db099dSbellard int speed, parity, data_bits, stop_bits; 37235db099dSbellard QEMUSerialSetParams ssp; 37335db099dSbellard 374*2cc75c32SLaurent Vivier if (!qemu_chr_fe_backend_connected(&s->chr) || s->type != escc_serial) 37535db099dSbellard return; 37635db099dSbellard 37712abac85Sblueswir1 if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) { 37812abac85Sblueswir1 if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV) 37935db099dSbellard parity = 'E'; 38035db099dSbellard else 38135db099dSbellard parity = 'O'; 38235db099dSbellard } else { 38335db099dSbellard parity = 'N'; 38435db099dSbellard } 38512abac85Sblueswir1 if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP) 38635db099dSbellard stop_bits = 2; 38735db099dSbellard else 38835db099dSbellard stop_bits = 1; 38912abac85Sblueswir1 switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) { 39012abac85Sblueswir1 case TXCTRL2_5BITS: 39135db099dSbellard data_bits = 5; 39235db099dSbellard break; 39312abac85Sblueswir1 case TXCTRL2_7BITS: 39435db099dSbellard data_bits = 7; 39535db099dSbellard break; 39612abac85Sblueswir1 case TXCTRL2_6BITS: 39735db099dSbellard data_bits = 6; 39835db099dSbellard break; 39935db099dSbellard default: 40012abac85Sblueswir1 case TXCTRL2_8BITS: 40135db099dSbellard data_bits = 8; 40235db099dSbellard break; 40335db099dSbellard } 404b4ed08e0Sblueswir1 speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2); 40512abac85Sblueswir1 switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) { 40612abac85Sblueswir1 case TXCTRL1_CLK1X: 40735db099dSbellard break; 40812abac85Sblueswir1 case TXCTRL1_CLK16X: 40935db099dSbellard speed /= 16; 41035db099dSbellard break; 41112abac85Sblueswir1 case TXCTRL1_CLK32X: 41235db099dSbellard speed /= 32; 41335db099dSbellard break; 41435db099dSbellard default: 41512abac85Sblueswir1 case TXCTRL1_CLK64X: 41635db099dSbellard speed /= 64; 41735db099dSbellard break; 41835db099dSbellard } 41935db099dSbellard ssp.speed = speed; 42035db099dSbellard ssp.parity = parity; 42135db099dSbellard ssp.data_bits = data_bits; 42235db099dSbellard ssp.stop_bits = stop_bits; 42330c2f238SBlue Swirl trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits); 4245345fdb4SMarc-André Lureau qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); 42535db099dSbellard } 42635db099dSbellard 427a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr, 42823c5e4caSAvi Kivity uint64_t val, unsigned size) 429e80cfcfcSbellard { 4303cf63ff2SPaolo Bonzini ESCCState *serial = opaque; 431*2cc75c32SLaurent Vivier ESCCChannelState *s; 432e80cfcfcSbellard uint32_t saddr; 433e80cfcfcSbellard int newreg, channel; 434e80cfcfcSbellard 435e80cfcfcSbellard val &= 0xff; 436b4ed08e0Sblueswir1 saddr = (addr >> serial->it_shift) & 1; 437b4ed08e0Sblueswir1 channel = (addr >> (serial->it_shift + 1)) & 1; 438b3ceef24Sblueswir1 s = &serial->chn[channel]; 439e80cfcfcSbellard switch (saddr) { 44012abac85Sblueswir1 case SERIAL_CTRL: 44130c2f238SBlue Swirl trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff); 442e80cfcfcSbellard newreg = 0; 443e80cfcfcSbellard switch (s->reg) { 44412abac85Sblueswir1 case W_CMD: 44512abac85Sblueswir1 newreg = val & CMD_PTR_MASK; 44612abac85Sblueswir1 val &= CMD_CMD_MASK; 447e80cfcfcSbellard switch (val) { 44812abac85Sblueswir1 case CMD_HI: 44912abac85Sblueswir1 newreg |= CMD_HI; 450e80cfcfcSbellard break; 45112abac85Sblueswir1 case CMD_CLR_TXINT: 452ba3c64fbSbellard clr_txint(s); 453ba3c64fbSbellard break; 45412abac85Sblueswir1 case CMD_CLR_IUS: 4559fc391f8SArtyom Tarasenko if (s->rxint_under_svc) { 4569fc391f8SArtyom Tarasenko s->rxint_under_svc = 0; 4579fc391f8SArtyom Tarasenko if (s->txint) { 4589fc391f8SArtyom Tarasenko set_txint(s); 4599fc391f8SArtyom Tarasenko } 4609fc391f8SArtyom Tarasenko } else if (s->txint_under_svc) { 4619fc391f8SArtyom Tarasenko s->txint_under_svc = 0; 4629fc391f8SArtyom Tarasenko } 4639fc391f8SArtyom Tarasenko escc_update_irq(s); 464e80cfcfcSbellard break; 465e80cfcfcSbellard default: 466e80cfcfcSbellard break; 467e80cfcfcSbellard } 468e80cfcfcSbellard break; 46912abac85Sblueswir1 case W_INTR ... W_RXCTRL: 47012abac85Sblueswir1 case W_SYNC1 ... W_TXBUF: 47112abac85Sblueswir1 case W_MISC1 ... W_CLOCK: 47212abac85Sblueswir1 case W_MISC2 ... W_EXTINT: 473e80cfcfcSbellard s->wregs[s->reg] = val; 474e80cfcfcSbellard break; 47512abac85Sblueswir1 case W_TXCTRL1: 47612abac85Sblueswir1 case W_TXCTRL2: 477796d8286Sblueswir1 s->wregs[s->reg] = val; 478b4ed08e0Sblueswir1 escc_update_parameters(s); 479796d8286Sblueswir1 break; 48012abac85Sblueswir1 case W_BRGLO: 48112abac85Sblueswir1 case W_BRGHI: 48235db099dSbellard s->wregs[s->reg] = val; 483796d8286Sblueswir1 s->rregs[s->reg] = val; 484b4ed08e0Sblueswir1 escc_update_parameters(s); 48535db099dSbellard break; 48612abac85Sblueswir1 case W_MINTR: 48712abac85Sblueswir1 switch (val & MINTR_RST_MASK) { 488e80cfcfcSbellard case 0: 489e80cfcfcSbellard default: 490e80cfcfcSbellard break; 49112abac85Sblueswir1 case MINTR_RST_B: 492b4ed08e0Sblueswir1 escc_reset_chn(&serial->chn[0]); 493e80cfcfcSbellard return; 49412abac85Sblueswir1 case MINTR_RST_A: 495b4ed08e0Sblueswir1 escc_reset_chn(&serial->chn[1]); 496e80cfcfcSbellard return; 49712abac85Sblueswir1 case MINTR_RST_ALL: 49881069b20SAndreas Färber escc_reset(DEVICE(serial)); 499e80cfcfcSbellard return; 500e80cfcfcSbellard } 501e80cfcfcSbellard break; 502e80cfcfcSbellard default: 503e80cfcfcSbellard break; 504e80cfcfcSbellard } 505e80cfcfcSbellard if (s->reg == 0) 506e80cfcfcSbellard s->reg = newreg; 507e80cfcfcSbellard else 508e80cfcfcSbellard s->reg = 0; 509e80cfcfcSbellard break; 51012abac85Sblueswir1 case SERIAL_DATA: 51130c2f238SBlue Swirl trace_escc_mem_writeb_data(CHN_C(s), val); 512e80cfcfcSbellard s->tx = val; 51312abac85Sblueswir1 if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled 51430650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chr)) { 5156ab3fc32SDaniel P. Berrange /* XXX this blocks entire thread. Rewrite to use 5166ab3fc32SDaniel P. Berrange * qemu_chr_fe_write and background I/O callbacks */ 5175345fdb4SMarc-André Lureau qemu_chr_fe_write_all(&s->chr, &s->tx, 1); 518*2cc75c32SLaurent Vivier } else if (s->type == escc_kbd && !s->disabled) { 5198be1f5c8Sbellard handle_kbd_command(s, val); 5208be1f5c8Sbellard } 52196c4f569Sblueswir1 } 52212abac85Sblueswir1 s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty 52312abac85Sblueswir1 s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent 524ba3c64fbSbellard set_txint(s); 525e80cfcfcSbellard break; 526e80cfcfcSbellard default: 527e80cfcfcSbellard break; 528e80cfcfcSbellard } 529e80cfcfcSbellard } 530e80cfcfcSbellard 531a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr, 53223c5e4caSAvi Kivity unsigned size) 533e80cfcfcSbellard { 5343cf63ff2SPaolo Bonzini ESCCState *serial = opaque; 535*2cc75c32SLaurent Vivier ESCCChannelState *s; 536e80cfcfcSbellard uint32_t saddr; 537e80cfcfcSbellard uint32_t ret; 538e80cfcfcSbellard int channel; 539e80cfcfcSbellard 540b4ed08e0Sblueswir1 saddr = (addr >> serial->it_shift) & 1; 541b4ed08e0Sblueswir1 channel = (addr >> (serial->it_shift + 1)) & 1; 542b3ceef24Sblueswir1 s = &serial->chn[channel]; 543e80cfcfcSbellard switch (saddr) { 54412abac85Sblueswir1 case SERIAL_CTRL: 54530c2f238SBlue Swirl trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]); 546e80cfcfcSbellard ret = s->rregs[s->reg]; 547e80cfcfcSbellard s->reg = 0; 548e80cfcfcSbellard return ret; 54912abac85Sblueswir1 case SERIAL_DATA: 55012abac85Sblueswir1 s->rregs[R_STATUS] &= ~STATUS_RXAV; 551ba3c64fbSbellard clr_rxint(s); 552*2cc75c32SLaurent Vivier if (s->type == escc_kbd || s->type == escc_mouse) { 5538be1f5c8Sbellard ret = get_queue(s); 554*2cc75c32SLaurent Vivier } else { 5558be1f5c8Sbellard ret = s->rx; 556*2cc75c32SLaurent Vivier } 55730c2f238SBlue Swirl trace_escc_mem_readb_data(CHN_C(s), ret); 5585345fdb4SMarc-André Lureau qemu_chr_fe_accept_input(&s->chr); 5598be1f5c8Sbellard return ret; 560e80cfcfcSbellard default: 561e80cfcfcSbellard break; 562e80cfcfcSbellard } 563e80cfcfcSbellard return 0; 564e80cfcfcSbellard } 565e80cfcfcSbellard 56623c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = { 56723c5e4caSAvi Kivity .read = escc_mem_read, 56823c5e4caSAvi Kivity .write = escc_mem_write, 56923c5e4caSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 57023c5e4caSAvi Kivity .valid = { 57123c5e4caSAvi Kivity .min_access_size = 1, 57223c5e4caSAvi Kivity .max_access_size = 1, 57323c5e4caSAvi Kivity }, 57423c5e4caSAvi Kivity }; 57523c5e4caSAvi Kivity 576e80cfcfcSbellard static int serial_can_receive(void *opaque) 577e80cfcfcSbellard { 578*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 579e4a89056Sbellard int ret; 580e4a89056Sbellard 58112abac85Sblueswir1 if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled 58212abac85Sblueswir1 || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV)) 58312abac85Sblueswir1 // char already available 584e4a89056Sbellard ret = 0; 585e80cfcfcSbellard else 586e4a89056Sbellard ret = 1; 587e4a89056Sbellard return ret; 588e80cfcfcSbellard } 589e80cfcfcSbellard 590*2cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch) 591e80cfcfcSbellard { 59230c2f238SBlue Swirl trace_escc_serial_receive_byte(CHN_C(s), ch); 59312abac85Sblueswir1 s->rregs[R_STATUS] |= STATUS_RXAV; 594e80cfcfcSbellard s->rx = ch; 595ba3c64fbSbellard set_rxint(s); 596e80cfcfcSbellard } 597e80cfcfcSbellard 598*2cc75c32SLaurent Vivier static void serial_receive_break(ESCCChannelState *s) 599e80cfcfcSbellard { 60012abac85Sblueswir1 s->rregs[R_STATUS] |= STATUS_BRK; 601b4ed08e0Sblueswir1 escc_update_irq(s); 602e80cfcfcSbellard } 603e80cfcfcSbellard 604e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size) 605e80cfcfcSbellard { 606*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 607e80cfcfcSbellard serial_receive_byte(s, buf[0]); 608e80cfcfcSbellard } 609e80cfcfcSbellard 610e80cfcfcSbellard static void serial_event(void *opaque, int event) 611e80cfcfcSbellard { 612*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 613e80cfcfcSbellard if (event == CHR_EVENT_BREAK) 614e80cfcfcSbellard serial_receive_break(s); 615e80cfcfcSbellard } 616e80cfcfcSbellard 617bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = { 618bdb78caeSBlue Swirl .name ="escc_chn", 619bdb78caeSBlue Swirl .version_id = 2, 620bdb78caeSBlue Swirl .minimum_version_id = 1, 621bdb78caeSBlue Swirl .fields = (VMStateField[]) { 622*2cc75c32SLaurent Vivier VMSTATE_UINT32(vmstate_dummy, ESCCChannelState), 623*2cc75c32SLaurent Vivier VMSTATE_UINT32(reg, ESCCChannelState), 624*2cc75c32SLaurent Vivier VMSTATE_UINT32(rxint, ESCCChannelState), 625*2cc75c32SLaurent Vivier VMSTATE_UINT32(txint, ESCCChannelState), 626*2cc75c32SLaurent Vivier VMSTATE_UINT32(rxint_under_svc, ESCCChannelState), 627*2cc75c32SLaurent Vivier VMSTATE_UINT32(txint_under_svc, ESCCChannelState), 628*2cc75c32SLaurent Vivier VMSTATE_UINT8(rx, ESCCChannelState), 629*2cc75c32SLaurent Vivier VMSTATE_UINT8(tx, ESCCChannelState), 630*2cc75c32SLaurent Vivier VMSTATE_BUFFER(wregs, ESCCChannelState), 631*2cc75c32SLaurent Vivier VMSTATE_BUFFER(rregs, ESCCChannelState), 632bdb78caeSBlue Swirl VMSTATE_END_OF_LIST() 633e80cfcfcSbellard } 634bdb78caeSBlue Swirl }; 635e80cfcfcSbellard 636bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = { 637bdb78caeSBlue Swirl .name ="escc", 638bdb78caeSBlue Swirl .version_id = 2, 639bdb78caeSBlue Swirl .minimum_version_id = 1, 640bdb78caeSBlue Swirl .fields = (VMStateField[]) { 6413cf63ff2SPaolo Bonzini VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn, 642*2cc75c32SLaurent Vivier ESCCChannelState), 643bdb78caeSBlue Swirl VMSTATE_END_OF_LIST() 644e80cfcfcSbellard } 645bdb78caeSBlue Swirl }; 646e80cfcfcSbellard 64765e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src, 64865e7545eSGerd Hoffmann InputEvent *evt) 649e80cfcfcSbellard { 650*2cc75c32SLaurent Vivier ESCCChannelState *s = (ESCCChannelState *)dev; 65165e7545eSGerd Hoffmann int qcode, keycode; 652b5a1b443SEric Blake InputKeyEvent *key; 6538be1f5c8Sbellard 654568c73a4SEric Blake assert(evt->type == INPUT_EVENT_KIND_KEY); 65532bafa8fSEric Blake key = evt->u.key.data; 656b5a1b443SEric Blake qcode = qemu_input_key_value_to_qcode(key->key); 657977c736fSMarkus Armbruster trace_escc_sunkbd_event_in(qcode, QKeyCode_str(qcode), 658b5a1b443SEric Blake key->down); 65965e7545eSGerd Hoffmann 66065e7545eSGerd Hoffmann if (qcode == Q_KEY_CODE_CAPS_LOCK) { 661b5a1b443SEric Blake if (key->down) { 662bbbb2f0aSblueswir1 s->caps_lock_mode ^= 1; 66365e7545eSGerd Hoffmann if (s->caps_lock_mode == 2) { 66465e7545eSGerd Hoffmann return; /* Drop second press */ 66543febf49Sblueswir1 } 66643febf49Sblueswir1 } else { 66765e7545eSGerd Hoffmann s->caps_lock_mode ^= 2; 66865e7545eSGerd Hoffmann if (s->caps_lock_mode == 3) { 66965e7545eSGerd Hoffmann return; /* Drop first release */ 67043febf49Sblueswir1 } 6718be1f5c8Sbellard } 67265e7545eSGerd Hoffmann } 67365e7545eSGerd Hoffmann 67465e7545eSGerd Hoffmann if (qcode == Q_KEY_CODE_NUM_LOCK) { 675b5a1b443SEric Blake if (key->down) { 67665e7545eSGerd Hoffmann s->num_lock_mode ^= 1; 67765e7545eSGerd Hoffmann if (s->num_lock_mode == 2) { 67865e7545eSGerd Hoffmann return; /* Drop second press */ 67965e7545eSGerd Hoffmann } 68065e7545eSGerd Hoffmann } else { 68165e7545eSGerd Hoffmann s->num_lock_mode ^= 2; 68265e7545eSGerd Hoffmann if (s->num_lock_mode == 3) { 68365e7545eSGerd Hoffmann return; /* Drop first release */ 68465e7545eSGerd Hoffmann } 68565e7545eSGerd Hoffmann } 68665e7545eSGerd Hoffmann } 68765e7545eSGerd Hoffmann 688e709a61aSDaniel P. Berrange if (qcode > qemu_input_map_qcode_to_sun_len) { 689e709a61aSDaniel P. Berrange return; 690e709a61aSDaniel P. Berrange } 691e709a61aSDaniel P. Berrange 692e709a61aSDaniel P. Berrange keycode = qemu_input_map_qcode_to_sun[qcode]; 693b5a1b443SEric Blake if (!key->down) { 69465e7545eSGerd Hoffmann keycode |= 0x80; 69565e7545eSGerd Hoffmann } 69665e7545eSGerd Hoffmann trace_escc_sunkbd_event_out(keycode); 69765e7545eSGerd Hoffmann put_queue(s, keycode); 69865e7545eSGerd Hoffmann } 69965e7545eSGerd Hoffmann 70065e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = { 70165e7545eSGerd Hoffmann .name = "sun keyboard", 70265e7545eSGerd Hoffmann .mask = INPUT_EVENT_MASK_KEY, 70365e7545eSGerd Hoffmann .event = sunkbd_handle_event, 70465e7545eSGerd Hoffmann }; 7058be1f5c8Sbellard 706*2cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val) 7078be1f5c8Sbellard { 70830c2f238SBlue Swirl trace_escc_kbd_command(val); 70943febf49Sblueswir1 if (s->led_mode) { // Ignore led byte 71043febf49Sblueswir1 s->led_mode = 0; 71143febf49Sblueswir1 return; 71243febf49Sblueswir1 } 7138be1f5c8Sbellard switch (val) { 7148be1f5c8Sbellard case 1: // Reset, return type code 71567deb562Sblueswir1 clear_queue(s); 7168be1f5c8Sbellard put_queue(s, 0xff); 71767deb562Sblueswir1 put_queue(s, 4); // Type 4 71843febf49Sblueswir1 put_queue(s, 0x7f); 71943febf49Sblueswir1 break; 72043febf49Sblueswir1 case 0xe: // Set leds 72143febf49Sblueswir1 s->led_mode = 1; 7228be1f5c8Sbellard break; 7238be1f5c8Sbellard case 7: // Query layout 72467deb562Sblueswir1 case 0xf: 72567deb562Sblueswir1 clear_queue(s); 7268be1f5c8Sbellard put_queue(s, 0xfe); 72759e7a130SGerd Hoffmann put_queue(s, 0x21); /* en-us layout */ 7288be1f5c8Sbellard break; 7298be1f5c8Sbellard default: 7308be1f5c8Sbellard break; 7318be1f5c8Sbellard } 732e80cfcfcSbellard } 733e80cfcfcSbellard 734e80cfcfcSbellard static void sunmouse_event(void *opaque, 735e80cfcfcSbellard int dx, int dy, int dz, int buttons_state) 736e80cfcfcSbellard { 737*2cc75c32SLaurent Vivier ESCCChannelState *s = opaque; 738e80cfcfcSbellard int ch; 739e80cfcfcSbellard 74030c2f238SBlue Swirl trace_escc_sunmouse_event(dx, dy, buttons_state); 741715748faSbellard ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */ 742715748faSbellard 743715748faSbellard if (buttons_state & MOUSE_EVENT_LBUTTON) 744715748faSbellard ch ^= 0x4; 745715748faSbellard if (buttons_state & MOUSE_EVENT_MBUTTON) 746715748faSbellard ch ^= 0x2; 747715748faSbellard if (buttons_state & MOUSE_EVENT_RBUTTON) 748715748faSbellard ch ^= 0x1; 749715748faSbellard 750715748faSbellard put_queue(s, ch); 751715748faSbellard 752715748faSbellard ch = dx; 753715748faSbellard 754715748faSbellard if (ch > 127) 755715748faSbellard ch = 127; 756715748faSbellard else if (ch < -127) 757715748faSbellard ch = -127; 758715748faSbellard 759715748faSbellard put_queue(s, ch & 0xff); 760715748faSbellard 761715748faSbellard ch = -dy; 762715748faSbellard 763715748faSbellard if (ch > 127) 764715748faSbellard ch = 127; 765715748faSbellard else if (ch < -127) 766715748faSbellard ch = -127; 767715748faSbellard 768715748faSbellard put_queue(s, ch & 0xff); 769715748faSbellard 770715748faSbellard // MSC protocol specify two extra motion bytes 771715748faSbellard 772715748faSbellard put_queue(s, 0); 773715748faSbellard put_queue(s, 0); 774e80cfcfcSbellard } 775e80cfcfcSbellard 776e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj) 7776c319c82SBlue Swirl { 778e7c91369Sxiaoqiang zhao ESCCState *s = ESCC(obj); 779e7c91369Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 7806c319c82SBlue Swirl unsigned int i; 7816c319c82SBlue Swirl 7828be1f5c8Sbellard for (i = 0; i < 2; i++) { 7836c319c82SBlue Swirl sysbus_init_irq(dev, &s->chn[i].irq); 7848be1f5c8Sbellard s->chn[i].chn = 1 - i; 785e7c91369Sxiaoqiang zhao } 786e7c91369Sxiaoqiang zhao s->chn[0].otherchn = &s->chn[1]; 787e7c91369Sxiaoqiang zhao s->chn[1].otherchn = &s->chn[0]; 788e7c91369Sxiaoqiang zhao 789e7c91369Sxiaoqiang zhao sysbus_init_mmio(dev, &s->mmio); 790e7c91369Sxiaoqiang zhao } 791e7c91369Sxiaoqiang zhao 792e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp) 793e7c91369Sxiaoqiang zhao { 794e7c91369Sxiaoqiang zhao ESCCState *s = ESCC(dev); 795e7c91369Sxiaoqiang zhao unsigned int i; 796e7c91369Sxiaoqiang zhao 7974b3eec91Sxiaoqiang zhao s->chn[0].disabled = s->disabled; 7984b3eec91Sxiaoqiang zhao s->chn[1].disabled = s->disabled; 7994b3eec91Sxiaoqiang zhao 8004b3eec91Sxiaoqiang zhao memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc", 8014b3eec91Sxiaoqiang zhao ESCC_SIZE << s->it_shift); 8024b3eec91Sxiaoqiang zhao 803e7c91369Sxiaoqiang zhao for (i = 0; i < 2; i++) { 80430650701SAnton Nefedov if (qemu_chr_fe_backend_connected(&s->chn[i].chr)) { 8054b3eec91Sxiaoqiang zhao s->chn[i].clock = s->frequency / 2; 8065345fdb4SMarc-André Lureau qemu_chr_fe_set_handlers(&s->chn[i].chr, serial_can_receive, 80781517ba3SAnton Nefedov serial_receive1, serial_event, NULL, 80839ab61c6SMarc-André Lureau &s->chn[i], NULL, true); 8096c319c82SBlue Swirl } 8108be1f5c8Sbellard } 811e80cfcfcSbellard 812*2cc75c32SLaurent Vivier if (s->chn[0].type == escc_mouse) { 81312abac85Sblueswir1 qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0, 81412abac85Sblueswir1 "QEMU Sun Mouse"); 8156c319c82SBlue Swirl } 816*2cc75c32SLaurent Vivier if (s->chn[1].type == escc_kbd) { 81765e7545eSGerd Hoffmann s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]), 81865e7545eSGerd Hoffmann &sunkbd_handler); 8196c319c82SBlue Swirl } 820e80cfcfcSbellard } 8216c319c82SBlue Swirl 822999e12bbSAnthony Liguori static Property escc_properties[] = { 8233cf63ff2SPaolo Bonzini DEFINE_PROP_UINT32("frequency", ESCCState, frequency, 0), 8243cf63ff2SPaolo Bonzini DEFINE_PROP_UINT32("it_shift", ESCCState, it_shift, 0), 8253cf63ff2SPaolo Bonzini DEFINE_PROP_UINT32("disabled", ESCCState, disabled, 0), 8263cf63ff2SPaolo Bonzini DEFINE_PROP_UINT32("chnBtype", ESCCState, chn[0].type, 0), 8273cf63ff2SPaolo Bonzini DEFINE_PROP_UINT32("chnAtype", ESCCState, chn[1].type, 0), 8283cf63ff2SPaolo Bonzini DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr), 8293cf63ff2SPaolo Bonzini DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr), 830ec02f7deSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 831999e12bbSAnthony Liguori }; 832999e12bbSAnthony Liguori 833999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data) 834999e12bbSAnthony Liguori { 83539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 836999e12bbSAnthony Liguori 83739bffca2SAnthony Liguori dc->reset = escc_reset; 838e7c91369Sxiaoqiang zhao dc->realize = escc_realize; 83939bffca2SAnthony Liguori dc->vmsd = &vmstate_escc; 84039bffca2SAnthony Liguori dc->props = escc_properties; 841f8d4c07cSLaurent Vivier set_bit(DEVICE_CATEGORY_INPUT, dc->categories); 8426c319c82SBlue Swirl } 843999e12bbSAnthony Liguori 8448c43a6f0SAndreas Färber static const TypeInfo escc_info = { 84581069b20SAndreas Färber .name = TYPE_ESCC, 84639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 8473cf63ff2SPaolo Bonzini .instance_size = sizeof(ESCCState), 848e7c91369Sxiaoqiang zhao .instance_init = escc_init1, 849999e12bbSAnthony Liguori .class_init = escc_class_init, 8506c319c82SBlue Swirl }; 8516c319c82SBlue Swirl 85283f7d43aSAndreas Färber static void escc_register_types(void) 8536c319c82SBlue Swirl { 85439bffca2SAnthony Liguori type_register_static(&escc_info); 8556c319c82SBlue Swirl } 8566c319c82SBlue Swirl 85783f7d43aSAndreas Färber type_init(escc_register_types) 858