xref: /qemu/hw/char/escc.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
1e80cfcfcSbellard /*
2b4ed08e0Sblueswir1  * QEMU ESCC (Z8030/Z8530/Z85C30/SCC/ESCC) serial port emulation
3e80cfcfcSbellard  *
48be1f5c8Sbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5e80cfcfcSbellard  *
6e80cfcfcSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e80cfcfcSbellard  * of this software and associated documentation files (the "Software"), to deal
8e80cfcfcSbellard  * in the Software without restriction, including without limitation the rights
9e80cfcfcSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e80cfcfcSbellard  * copies of the Software, and to permit persons to whom the Software is
11e80cfcfcSbellard  * furnished to do so, subject to the following conditions:
12e80cfcfcSbellard  *
13e80cfcfcSbellard  * The above copyright notice and this permission notice shall be included in
14e80cfcfcSbellard  * all copies or substantial portions of the Software.
15e80cfcfcSbellard  *
16e80cfcfcSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e80cfcfcSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e80cfcfcSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e80cfcfcSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e80cfcfcSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e80cfcfcSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e80cfcfcSbellard  * THE SOFTWARE.
23e80cfcfcSbellard  */
246c319c82SBlue Swirl 
250430891cSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/hw.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
290d09e41aSPaolo Bonzini #include "hw/char/escc.h"
3028ecbaeeSPaolo Bonzini #include "ui/console.h"
3130c2f238SBlue Swirl #include "trace.h"
32e80cfcfcSbellard 
33e80cfcfcSbellard /*
3409330e90SBlue Swirl  * Chipset docs:
3509330e90SBlue Swirl  * "Z80C30/Z85C30/Z80230/Z85230/Z85233 SCC/ESCC User Manual",
3609330e90SBlue Swirl  * http://www.zilog.com/docs/serial/scc_escc_um.pdf
3709330e90SBlue Swirl  *
38b4ed08e0Sblueswir1  * On Sparc32 this is the serial port, mouse and keyboard part of chip STP2001
39e80cfcfcSbellard  * (Slave I/O), also produced as NCR89C105. See
40e80cfcfcSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
41e80cfcfcSbellard  *
42e80cfcfcSbellard  * The serial ports implement full AMD AM8530 or Zilog Z8530 chips,
43e80cfcfcSbellard  * mouse and keyboard ports don't implement all functions and they are
44e80cfcfcSbellard  * only asynchronous. There is no DMA.
45e80cfcfcSbellard  *
46b4ed08e0Sblueswir1  * Z85C30 is also used on PowerMacs. There are some small differences
47b4ed08e0Sblueswir1  * between Sparc version (sunzilog) and PowerMac (pmac):
48b4ed08e0Sblueswir1  *  Offset between control and data registers
49b4ed08e0Sblueswir1  *  There is some kind of lockup bug, but we can ignore it
50b4ed08e0Sblueswir1  *  CTS is inverted
51b4ed08e0Sblueswir1  *  DMA on pmac using DBDMA chip
52b4ed08e0Sblueswir1  *  pmac can do IRDA and faster rates, sunzilog can only do 38400
53b4ed08e0Sblueswir1  *  pmac baud rate generator clock is 3.6864 MHz, sunzilog 4.9152 MHz
54e80cfcfcSbellard  */
55e80cfcfcSbellard 
56715748faSbellard /*
57715748faSbellard  * Modifications:
58715748faSbellard  *  2006-Aug-10  Igor Kovalenko :   Renamed KBDQueue to SERIOQueue, implemented
59715748faSbellard  *                                  serial mouse queue.
60715748faSbellard  *                                  Implemented serial mouse protocol.
619fc391f8SArtyom Tarasenko  *
629fc391f8SArtyom Tarasenko  *  2010-May-23  Artyom Tarasenko:  Reworked IUS logic
63715748faSbellard  */
64715748faSbellard 
652cc75c32SLaurent Vivier #define CHN_C(s) ((s)->chn == escc_chn_b ? 'b' : 'a')
66e80cfcfcSbellard 
6712abac85Sblueswir1 #define SERIAL_CTRL 0
6812abac85Sblueswir1 #define SERIAL_DATA 1
6912abac85Sblueswir1 
7012abac85Sblueswir1 #define W_CMD     0
7112abac85Sblueswir1 #define CMD_PTR_MASK   0x07
7212abac85Sblueswir1 #define CMD_CMD_MASK   0x38
7312abac85Sblueswir1 #define CMD_HI         0x08
7412abac85Sblueswir1 #define CMD_CLR_TXINT  0x28
7512abac85Sblueswir1 #define CMD_CLR_IUS    0x38
7612abac85Sblueswir1 #define W_INTR    1
7712abac85Sblueswir1 #define INTR_INTALL    0x01
7812abac85Sblueswir1 #define INTR_TXINT     0x02
7912abac85Sblueswir1 #define INTR_RXMODEMSK 0x18
8012abac85Sblueswir1 #define INTR_RXINT1ST  0x08
8112abac85Sblueswir1 #define INTR_RXINTALL  0x10
8212abac85Sblueswir1 #define W_IVEC    2
8312abac85Sblueswir1 #define W_RXCTRL  3
8412abac85Sblueswir1 #define RXCTRL_RXEN    0x01
8512abac85Sblueswir1 #define W_TXCTRL1 4
8612abac85Sblueswir1 #define TXCTRL1_PAREN  0x01
8712abac85Sblueswir1 #define TXCTRL1_PAREV  0x02
8812abac85Sblueswir1 #define TXCTRL1_1STOP  0x04
8912abac85Sblueswir1 #define TXCTRL1_1HSTOP 0x08
9012abac85Sblueswir1 #define TXCTRL1_2STOP  0x0c
9112abac85Sblueswir1 #define TXCTRL1_STPMSK 0x0c
9212abac85Sblueswir1 #define TXCTRL1_CLK1X  0x00
9312abac85Sblueswir1 #define TXCTRL1_CLK16X 0x40
9412abac85Sblueswir1 #define TXCTRL1_CLK32X 0x80
9512abac85Sblueswir1 #define TXCTRL1_CLK64X 0xc0
9612abac85Sblueswir1 #define TXCTRL1_CLKMSK 0xc0
9712abac85Sblueswir1 #define W_TXCTRL2 5
9812abac85Sblueswir1 #define TXCTRL2_TXEN   0x08
9912abac85Sblueswir1 #define TXCTRL2_BITMSK 0x60
10012abac85Sblueswir1 #define TXCTRL2_5BITS  0x00
10112abac85Sblueswir1 #define TXCTRL2_7BITS  0x20
10212abac85Sblueswir1 #define TXCTRL2_6BITS  0x40
10312abac85Sblueswir1 #define TXCTRL2_8BITS  0x60
10412abac85Sblueswir1 #define W_SYNC1   6
10512abac85Sblueswir1 #define W_SYNC2   7
10612abac85Sblueswir1 #define W_TXBUF   8
10712abac85Sblueswir1 #define W_MINTR   9
10812abac85Sblueswir1 #define MINTR_STATUSHI 0x10
10912abac85Sblueswir1 #define MINTR_RST_MASK 0xc0
11012abac85Sblueswir1 #define MINTR_RST_B    0x40
11112abac85Sblueswir1 #define MINTR_RST_A    0x80
11212abac85Sblueswir1 #define MINTR_RST_ALL  0xc0
11312abac85Sblueswir1 #define W_MISC1  10
11412abac85Sblueswir1 #define W_CLOCK  11
11512abac85Sblueswir1 #define CLOCK_TRXC     0x08
11612abac85Sblueswir1 #define W_BRGLO  12
11712abac85Sblueswir1 #define W_BRGHI  13
11812abac85Sblueswir1 #define W_MISC2  14
11912abac85Sblueswir1 #define MISC2_PLLDIS   0x30
12012abac85Sblueswir1 #define W_EXTINT 15
12112abac85Sblueswir1 #define EXTINT_DCD     0x08
12212abac85Sblueswir1 #define EXTINT_SYNCINT 0x10
12312abac85Sblueswir1 #define EXTINT_CTSINT  0x20
12412abac85Sblueswir1 #define EXTINT_TXUNDRN 0x40
12512abac85Sblueswir1 #define EXTINT_BRKINT  0x80
12612abac85Sblueswir1 
12712abac85Sblueswir1 #define R_STATUS  0
12812abac85Sblueswir1 #define STATUS_RXAV    0x01
12912abac85Sblueswir1 #define STATUS_ZERO    0x02
13012abac85Sblueswir1 #define STATUS_TXEMPTY 0x04
13112abac85Sblueswir1 #define STATUS_DCD     0x08
13212abac85Sblueswir1 #define STATUS_SYNC    0x10
13312abac85Sblueswir1 #define STATUS_CTS     0x20
13412abac85Sblueswir1 #define STATUS_TXUNDRN 0x40
13512abac85Sblueswir1 #define STATUS_BRK     0x80
13612abac85Sblueswir1 #define R_SPEC    1
13712abac85Sblueswir1 #define SPEC_ALLSENT   0x01
13812abac85Sblueswir1 #define SPEC_BITS8     0x06
13912abac85Sblueswir1 #define R_IVEC    2
14012abac85Sblueswir1 #define IVEC_TXINTB    0x00
14112abac85Sblueswir1 #define IVEC_LONOINT   0x06
14212abac85Sblueswir1 #define IVEC_LORXINTA  0x0c
14312abac85Sblueswir1 #define IVEC_LORXINTB  0x04
14412abac85Sblueswir1 #define IVEC_LOTXINTA  0x08
14512abac85Sblueswir1 #define IVEC_HINOINT   0x60
14612abac85Sblueswir1 #define IVEC_HIRXINTA  0x30
14712abac85Sblueswir1 #define IVEC_HIRXINTB  0x20
14812abac85Sblueswir1 #define IVEC_HITXINTA  0x10
14912abac85Sblueswir1 #define R_INTR    3
15012abac85Sblueswir1 #define INTR_EXTINTB   0x01
15112abac85Sblueswir1 #define INTR_TXINTB    0x02
15212abac85Sblueswir1 #define INTR_RXINTB    0x04
15312abac85Sblueswir1 #define INTR_EXTINTA   0x08
15412abac85Sblueswir1 #define INTR_TXINTA    0x10
15512abac85Sblueswir1 #define INTR_RXINTA    0x20
15612abac85Sblueswir1 #define R_IPEN    4
15712abac85Sblueswir1 #define R_TXCTRL1 5
15812abac85Sblueswir1 #define R_TXCTRL2 6
15912abac85Sblueswir1 #define R_BC      7
16012abac85Sblueswir1 #define R_RXBUF   8
16112abac85Sblueswir1 #define R_RXCTRL  9
16212abac85Sblueswir1 #define R_MISC   10
16312abac85Sblueswir1 #define R_MISC1  11
16412abac85Sblueswir1 #define R_BRGLO  12
16512abac85Sblueswir1 #define R_BRGHI  13
16612abac85Sblueswir1 #define R_MISC1I 14
16712abac85Sblueswir1 #define R_EXTINT 15
168e80cfcfcSbellard 
1692cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val);
1708be1f5c8Sbellard static int serial_can_receive(void *opaque);
1712cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch);
1728be1f5c8Sbellard 
17367deb562Sblueswir1 static void clear_queue(void *opaque)
17467deb562Sblueswir1 {
1752cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
1762cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
17767deb562Sblueswir1     q->rptr = q->wptr = q->count = 0;
17867deb562Sblueswir1 }
17967deb562Sblueswir1 
1808be1f5c8Sbellard static void put_queue(void *opaque, int b)
1818be1f5c8Sbellard {
1822cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
1832cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
1848be1f5c8Sbellard 
18530c2f238SBlue Swirl     trace_escc_put_queue(CHN_C(s), b);
1862cc75c32SLaurent Vivier     if (q->count >= ESCC_SERIO_QUEUE_SIZE) {
1878be1f5c8Sbellard         return;
1882cc75c32SLaurent Vivier     }
1898be1f5c8Sbellard     q->data[q->wptr] = b;
1902cc75c32SLaurent Vivier     if (++q->wptr == ESCC_SERIO_QUEUE_SIZE) {
1918be1f5c8Sbellard         q->wptr = 0;
1922cc75c32SLaurent Vivier     }
1938be1f5c8Sbellard     q->count++;
1948be1f5c8Sbellard     serial_receive_byte(s, 0);
1958be1f5c8Sbellard }
1968be1f5c8Sbellard 
1978be1f5c8Sbellard static uint32_t get_queue(void *opaque)
1988be1f5c8Sbellard {
1992cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
2002cc75c32SLaurent Vivier     ESCCSERIOQueue *q = &s->queue;
2018be1f5c8Sbellard     int val;
2028be1f5c8Sbellard 
2038be1f5c8Sbellard     if (q->count == 0) {
2048be1f5c8Sbellard         return 0;
2058be1f5c8Sbellard     } else {
2068be1f5c8Sbellard         val = q->data[q->rptr];
2072cc75c32SLaurent Vivier         if (++q->rptr == ESCC_SERIO_QUEUE_SIZE) {
2088be1f5c8Sbellard             q->rptr = 0;
2092cc75c32SLaurent Vivier         }
2108be1f5c8Sbellard         q->count--;
2118be1f5c8Sbellard     }
21230c2f238SBlue Swirl     trace_escc_get_queue(CHN_C(s), val);
2138be1f5c8Sbellard     if (q->count > 0)
2148be1f5c8Sbellard         serial_receive_byte(s, 0);
2158be1f5c8Sbellard     return val;
2168be1f5c8Sbellard }
2178be1f5c8Sbellard 
2182cc75c32SLaurent Vivier static int escc_update_irq_chn(ESCCChannelState *s)
219e80cfcfcSbellard {
2209fc391f8SArtyom Tarasenko     if ((((s->wregs[W_INTR] & INTR_TXINT) && (s->txint == 1)) ||
22112abac85Sblueswir1          // tx ints enabled, pending
22212abac85Sblueswir1          ((((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINT1ST) ||
22312abac85Sblueswir1            ((s->wregs[W_INTR] & INTR_RXMODEMSK) == INTR_RXINTALL)) &&
224e80cfcfcSbellard           s->rxint == 1) || // rx ints enabled, pending
22512abac85Sblueswir1          ((s->wregs[W_EXTINT] & EXTINT_BRKINT) &&
22612abac85Sblueswir1           (s->rregs[R_STATUS] & STATUS_BRK)))) { // break int e&p
227e4a89056Sbellard         return 1;
228e80cfcfcSbellard     }
229e4a89056Sbellard     return 0;
230e4a89056Sbellard }
231e4a89056Sbellard 
2322cc75c32SLaurent Vivier static void escc_update_irq(ESCCChannelState *s)
233e4a89056Sbellard {
234e4a89056Sbellard     int irq;
235e4a89056Sbellard 
236b4ed08e0Sblueswir1     irq = escc_update_irq_chn(s);
237b4ed08e0Sblueswir1     irq |= escc_update_irq_chn(s->otherchn);
238e4a89056Sbellard 
23930c2f238SBlue Swirl     trace_escc_update_irq(irq);
240d537cf6cSpbrook     qemu_set_irq(s->irq, irq);
241e80cfcfcSbellard }
242e80cfcfcSbellard 
2432cc75c32SLaurent Vivier static void escc_reset_chn(ESCCChannelState *s)
244e80cfcfcSbellard {
245e80cfcfcSbellard     int i;
246e80cfcfcSbellard 
247e80cfcfcSbellard     s->reg = 0;
2482cc75c32SLaurent Vivier     for (i = 0; i < ESCC_SERIAL_REGS; i++) {
249e80cfcfcSbellard         s->rregs[i] = 0;
250e80cfcfcSbellard         s->wregs[i] = 0;
251e80cfcfcSbellard     }
25212abac85Sblueswir1     s->wregs[W_TXCTRL1] = TXCTRL1_1STOP; // 1X divisor, 1 stop bit, no parity
25312abac85Sblueswir1     s->wregs[W_MINTR] = MINTR_RST_ALL;
25412abac85Sblueswir1     s->wregs[W_CLOCK] = CLOCK_TRXC; // Synch mode tx clock = TRxC
25512abac85Sblueswir1     s->wregs[W_MISC2] = MISC2_PLLDIS; // PLL disabled
25612abac85Sblueswir1     s->wregs[W_EXTINT] = EXTINT_DCD | EXTINT_SYNCINT | EXTINT_CTSINT |
25712abac85Sblueswir1         EXTINT_TXUNDRN | EXTINT_BRKINT; // Enable most interrupts
258577390ffSblueswir1     if (s->disabled)
25912abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_DCD | STATUS_SYNC |
26012abac85Sblueswir1             STATUS_CTS | STATUS_TXUNDRN;
261577390ffSblueswir1     else
26212abac85Sblueswir1         s->rregs[R_STATUS] = STATUS_TXEMPTY | STATUS_TXUNDRN;
263f48c537dSblueswir1     s->rregs[R_SPEC] = SPEC_BITS8 | SPEC_ALLSENT;
264e80cfcfcSbellard 
265e80cfcfcSbellard     s->rx = s->tx = 0;
266e80cfcfcSbellard     s->rxint = s->txint = 0;
267e4a89056Sbellard     s->rxint_under_svc = s->txint_under_svc = 0;
268bbbb2f0aSblueswir1     s->e0_mode = s->led_mode = s->caps_lock_mode = s->num_lock_mode = 0;
26967deb562Sblueswir1     clear_queue(s);
270e80cfcfcSbellard }
271e80cfcfcSbellard 
272bdb78caeSBlue Swirl static void escc_reset(DeviceState *d)
273e80cfcfcSbellard {
27481069b20SAndreas Färber     ESCCState *s = ESCC(d);
275bdb78caeSBlue Swirl 
276b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[0]);
277b4ed08e0Sblueswir1     escc_reset_chn(&s->chn[1]);
278e80cfcfcSbellard }
279e80cfcfcSbellard 
2802cc75c32SLaurent Vivier static inline void set_rxint(ESCCChannelState *s)
281ba3c64fbSbellard {
282ba3c64fbSbellard     s->rxint = 1;
2832cc75c32SLaurent Vivier     /* XXX: missing daisy chainnig: escc_chn_b rx should have a lower priority
2849fc391f8SArtyom Tarasenko        than chn_a rx/tx/special_condition service*/
285e4a89056Sbellard     s->rxint_under_svc = 1;
2862cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
2879fc391f8SArtyom Tarasenko         s->rregs[R_INTR] |= INTR_RXINTA;
28812abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
28912abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HIRXINTA;
29035db099dSbellard         else
29112abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LORXINTA;
29267deb562Sblueswir1     } else {
2939fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] |= INTR_RXINTB;
29412abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
29512abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HIRXINTB;
29667deb562Sblueswir1         else
29712abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LORXINTB;
298b9652ca3Sblueswir1     }
299b4ed08e0Sblueswir1     escc_update_irq(s);
300ba3c64fbSbellard }
301ba3c64fbSbellard 
3022cc75c32SLaurent Vivier static inline void set_txint(ESCCChannelState *s)
30380637a6aSblueswir1 {
30480637a6aSblueswir1     s->txint = 1;
30580637a6aSblueswir1     if (!s->rxint_under_svc) {
30680637a6aSblueswir1         s->txint_under_svc = 1;
3072cc75c32SLaurent Vivier         if (s->chn == escc_chn_a) {
308f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
3099fc391f8SArtyom Tarasenko                 s->rregs[R_INTR] |= INTR_TXINTA;
310f53671c0SAurelien Jarno             }
31180637a6aSblueswir1             if (s->wregs[W_MINTR] & MINTR_STATUSHI)
31280637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_HITXINTA;
31380637a6aSblueswir1             else
31480637a6aSblueswir1                 s->otherchn->rregs[R_IVEC] = IVEC_LOTXINTA;
31580637a6aSblueswir1         } else {
31680637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_TXINTB;
317f53671c0SAurelien Jarno             if (s->wregs[W_INTR] & INTR_TXINT) {
31880637a6aSblueswir1                 s->otherchn->rregs[R_INTR] |= INTR_TXINTB;
3199fc391f8SArtyom Tarasenko             }
320f53671c0SAurelien Jarno         }
321b4ed08e0Sblueswir1     escc_update_irq(s);
32280637a6aSblueswir1     }
3239fc391f8SArtyom Tarasenko }
32480637a6aSblueswir1 
3252cc75c32SLaurent Vivier static inline void clr_rxint(ESCCChannelState *s)
32680637a6aSblueswir1 {
32780637a6aSblueswir1     s->rxint = 0;
32880637a6aSblueswir1     s->rxint_under_svc = 0;
3292cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
33080637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33180637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
33280637a6aSblueswir1         else
33380637a6aSblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
33480637a6aSblueswir1         s->rregs[R_INTR] &= ~INTR_RXINTA;
33580637a6aSblueswir1     } else {
33680637a6aSblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
33780637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
33880637a6aSblueswir1         else
33980637a6aSblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
34080637a6aSblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_RXINTB;
34180637a6aSblueswir1     }
34280637a6aSblueswir1     if (s->txint)
34380637a6aSblueswir1         set_txint(s);
344b4ed08e0Sblueswir1     escc_update_irq(s);
34580637a6aSblueswir1 }
34680637a6aSblueswir1 
3472cc75c32SLaurent Vivier static inline void clr_txint(ESCCChannelState *s)
348ba3c64fbSbellard {
349ba3c64fbSbellard     s->txint = 0;
350e4a89056Sbellard     s->txint_under_svc = 0;
3512cc75c32SLaurent Vivier     if (s->chn == escc_chn_a) {
35212abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
35312abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_HINOINT;
35435db099dSbellard         else
35512abac85Sblueswir1             s->otherchn->rregs[R_IVEC] = IVEC_LONOINT;
35612abac85Sblueswir1         s->rregs[R_INTR] &= ~INTR_TXINTA;
357b9652ca3Sblueswir1     } else {
3589fc391f8SArtyom Tarasenko         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
35912abac85Sblueswir1         if (s->wregs[W_MINTR] & MINTR_STATUSHI)
36012abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_HINOINT;
361b9652ca3Sblueswir1         else
36212abac85Sblueswir1             s->rregs[R_IVEC] = IVEC_LONOINT;
36312abac85Sblueswir1         s->otherchn->rregs[R_INTR] &= ~INTR_TXINTB;
364b9652ca3Sblueswir1     }
365e4a89056Sbellard     if (s->rxint)
366e4a89056Sbellard         set_rxint(s);
367b4ed08e0Sblueswir1     escc_update_irq(s);
368ba3c64fbSbellard }
369ba3c64fbSbellard 
3702cc75c32SLaurent Vivier static void escc_update_parameters(ESCCChannelState *s)
37135db099dSbellard {
37235db099dSbellard     int speed, parity, data_bits, stop_bits;
37335db099dSbellard     QEMUSerialSetParams ssp;
37435db099dSbellard 
3752cc75c32SLaurent Vivier     if (!qemu_chr_fe_backend_connected(&s->chr) || s->type != escc_serial)
37635db099dSbellard         return;
37735db099dSbellard 
37812abac85Sblueswir1     if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREN) {
37912abac85Sblueswir1         if (s->wregs[W_TXCTRL1] & TXCTRL1_PAREV)
38035db099dSbellard             parity = 'E';
38135db099dSbellard         else
38235db099dSbellard             parity = 'O';
38335db099dSbellard     } else {
38435db099dSbellard         parity = 'N';
38535db099dSbellard     }
38612abac85Sblueswir1     if ((s->wregs[W_TXCTRL1] & TXCTRL1_STPMSK) == TXCTRL1_2STOP)
38735db099dSbellard         stop_bits = 2;
38835db099dSbellard     else
38935db099dSbellard         stop_bits = 1;
39012abac85Sblueswir1     switch (s->wregs[W_TXCTRL2] & TXCTRL2_BITMSK) {
39112abac85Sblueswir1     case TXCTRL2_5BITS:
39235db099dSbellard         data_bits = 5;
39335db099dSbellard         break;
39412abac85Sblueswir1     case TXCTRL2_7BITS:
39535db099dSbellard         data_bits = 7;
39635db099dSbellard         break;
39712abac85Sblueswir1     case TXCTRL2_6BITS:
39835db099dSbellard         data_bits = 6;
39935db099dSbellard         break;
40035db099dSbellard     default:
40112abac85Sblueswir1     case TXCTRL2_8BITS:
40235db099dSbellard         data_bits = 8;
40335db099dSbellard         break;
40435db099dSbellard     }
405b4ed08e0Sblueswir1     speed = s->clock / ((s->wregs[W_BRGLO] | (s->wregs[W_BRGHI] << 8)) + 2);
40612abac85Sblueswir1     switch (s->wregs[W_TXCTRL1] & TXCTRL1_CLKMSK) {
40712abac85Sblueswir1     case TXCTRL1_CLK1X:
40835db099dSbellard         break;
40912abac85Sblueswir1     case TXCTRL1_CLK16X:
41035db099dSbellard         speed /= 16;
41135db099dSbellard         break;
41212abac85Sblueswir1     case TXCTRL1_CLK32X:
41335db099dSbellard         speed /= 32;
41435db099dSbellard         break;
41535db099dSbellard     default:
41612abac85Sblueswir1     case TXCTRL1_CLK64X:
41735db099dSbellard         speed /= 64;
41835db099dSbellard         break;
41935db099dSbellard     }
42035db099dSbellard     ssp.speed = speed;
42135db099dSbellard     ssp.parity = parity;
42235db099dSbellard     ssp.data_bits = data_bits;
42335db099dSbellard     ssp.stop_bits = stop_bits;
42430c2f238SBlue Swirl     trace_escc_update_parameters(CHN_C(s), speed, parity, data_bits, stop_bits);
4255345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
42635db099dSbellard }
42735db099dSbellard 
428a8170e5eSAvi Kivity static void escc_mem_write(void *opaque, hwaddr addr,
42923c5e4caSAvi Kivity                            uint64_t val, unsigned size)
430e80cfcfcSbellard {
4313cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
4322cc75c32SLaurent Vivier     ESCCChannelState *s;
433e80cfcfcSbellard     uint32_t saddr;
434e80cfcfcSbellard     int newreg, channel;
435e80cfcfcSbellard 
436e80cfcfcSbellard     val &= 0xff;
437b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
438b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
439b3ceef24Sblueswir1     s = &serial->chn[channel];
440e80cfcfcSbellard     switch (saddr) {
44112abac85Sblueswir1     case SERIAL_CTRL:
44230c2f238SBlue Swirl         trace_escc_mem_writeb_ctrl(CHN_C(s), s->reg, val & 0xff);
443e80cfcfcSbellard         newreg = 0;
444e80cfcfcSbellard         switch (s->reg) {
44512abac85Sblueswir1         case W_CMD:
44612abac85Sblueswir1             newreg = val & CMD_PTR_MASK;
44712abac85Sblueswir1             val &= CMD_CMD_MASK;
448e80cfcfcSbellard             switch (val) {
44912abac85Sblueswir1             case CMD_HI:
45012abac85Sblueswir1                 newreg |= CMD_HI;
451e80cfcfcSbellard                 break;
45212abac85Sblueswir1             case CMD_CLR_TXINT:
453ba3c64fbSbellard                 clr_txint(s);
454ba3c64fbSbellard                 break;
45512abac85Sblueswir1             case CMD_CLR_IUS:
4569fc391f8SArtyom Tarasenko                 if (s->rxint_under_svc) {
4579fc391f8SArtyom Tarasenko                     s->rxint_under_svc = 0;
4589fc391f8SArtyom Tarasenko                     if (s->txint) {
4599fc391f8SArtyom Tarasenko                         set_txint(s);
4609fc391f8SArtyom Tarasenko                     }
4619fc391f8SArtyom Tarasenko                 } else if (s->txint_under_svc) {
4629fc391f8SArtyom Tarasenko                     s->txint_under_svc = 0;
4639fc391f8SArtyom Tarasenko                 }
4649fc391f8SArtyom Tarasenko                 escc_update_irq(s);
465e80cfcfcSbellard                 break;
466e80cfcfcSbellard             default:
467e80cfcfcSbellard                 break;
468e80cfcfcSbellard             }
469e80cfcfcSbellard             break;
47012abac85Sblueswir1         case W_INTR ... W_RXCTRL:
47112abac85Sblueswir1         case W_SYNC1 ... W_TXBUF:
47212abac85Sblueswir1         case W_MISC1 ... W_CLOCK:
47312abac85Sblueswir1         case W_MISC2 ... W_EXTINT:
474e80cfcfcSbellard             s->wregs[s->reg] = val;
475e80cfcfcSbellard             break;
47612abac85Sblueswir1         case W_TXCTRL1:
47712abac85Sblueswir1         case W_TXCTRL2:
478796d8286Sblueswir1             s->wregs[s->reg] = val;
479b4ed08e0Sblueswir1             escc_update_parameters(s);
480796d8286Sblueswir1             break;
48112abac85Sblueswir1         case W_BRGLO:
48212abac85Sblueswir1         case W_BRGHI:
48335db099dSbellard             s->wregs[s->reg] = val;
484796d8286Sblueswir1             s->rregs[s->reg] = val;
485b4ed08e0Sblueswir1             escc_update_parameters(s);
48635db099dSbellard             break;
48712abac85Sblueswir1         case W_MINTR:
48812abac85Sblueswir1             switch (val & MINTR_RST_MASK) {
489e80cfcfcSbellard             case 0:
490e80cfcfcSbellard             default:
491e80cfcfcSbellard                 break;
49212abac85Sblueswir1             case MINTR_RST_B:
493b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[0]);
494e80cfcfcSbellard                 return;
49512abac85Sblueswir1             case MINTR_RST_A:
496b4ed08e0Sblueswir1                 escc_reset_chn(&serial->chn[1]);
497e80cfcfcSbellard                 return;
49812abac85Sblueswir1             case MINTR_RST_ALL:
49981069b20SAndreas Färber                 escc_reset(DEVICE(serial));
500e80cfcfcSbellard                 return;
501e80cfcfcSbellard             }
502e80cfcfcSbellard             break;
503e80cfcfcSbellard         default:
504e80cfcfcSbellard             break;
505e80cfcfcSbellard         }
506e80cfcfcSbellard         if (s->reg == 0)
507e80cfcfcSbellard             s->reg = newreg;
508e80cfcfcSbellard         else
509e80cfcfcSbellard             s->reg = 0;
510e80cfcfcSbellard         break;
51112abac85Sblueswir1     case SERIAL_DATA:
51230c2f238SBlue Swirl         trace_escc_mem_writeb_data(CHN_C(s), val);
5136b99a110SStephen Checkoway         /*
5146b99a110SStephen Checkoway          * Lower the irq when data is written to the Tx buffer and no other
5156b99a110SStephen Checkoway          * interrupts are currently pending. The irq will be raised again once
5166b99a110SStephen Checkoway          * the Tx buffer becomes empty below.
5176b99a110SStephen Checkoway          */
5186b99a110SStephen Checkoway         s->txint = 0;
5196b99a110SStephen Checkoway         escc_update_irq(s);
520e80cfcfcSbellard         s->tx = val;
52112abac85Sblueswir1         if (s->wregs[W_TXCTRL2] & TXCTRL2_TXEN) { // tx enabled
52230650701SAnton Nefedov             if (qemu_chr_fe_backend_connected(&s->chr)) {
5236ab3fc32SDaniel P. Berrange                 /* XXX this blocks entire thread. Rewrite to use
5246ab3fc32SDaniel P. Berrange                  * qemu_chr_fe_write and background I/O callbacks */
5255345fdb4SMarc-André Lureau                 qemu_chr_fe_write_all(&s->chr, &s->tx, 1);
5262cc75c32SLaurent Vivier             } else if (s->type == escc_kbd && !s->disabled) {
5278be1f5c8Sbellard                 handle_kbd_command(s, val);
5288be1f5c8Sbellard             }
52996c4f569Sblueswir1         }
53012abac85Sblueswir1         s->rregs[R_STATUS] |= STATUS_TXEMPTY; // Tx buffer empty
53112abac85Sblueswir1         s->rregs[R_SPEC] |= SPEC_ALLSENT; // All sent
532ba3c64fbSbellard         set_txint(s);
533e80cfcfcSbellard         break;
534e80cfcfcSbellard     default:
535e80cfcfcSbellard         break;
536e80cfcfcSbellard     }
537e80cfcfcSbellard }
538e80cfcfcSbellard 
539a8170e5eSAvi Kivity static uint64_t escc_mem_read(void *opaque, hwaddr addr,
54023c5e4caSAvi Kivity                               unsigned size)
541e80cfcfcSbellard {
5423cf63ff2SPaolo Bonzini     ESCCState *serial = opaque;
5432cc75c32SLaurent Vivier     ESCCChannelState *s;
544e80cfcfcSbellard     uint32_t saddr;
545e80cfcfcSbellard     uint32_t ret;
546e80cfcfcSbellard     int channel;
547e80cfcfcSbellard 
548b4ed08e0Sblueswir1     saddr = (addr >> serial->it_shift) & 1;
549b4ed08e0Sblueswir1     channel = (addr >> (serial->it_shift + 1)) & 1;
550b3ceef24Sblueswir1     s = &serial->chn[channel];
551e80cfcfcSbellard     switch (saddr) {
55212abac85Sblueswir1     case SERIAL_CTRL:
55330c2f238SBlue Swirl         trace_escc_mem_readb_ctrl(CHN_C(s), s->reg, s->rregs[s->reg]);
554e80cfcfcSbellard         ret = s->rregs[s->reg];
555e80cfcfcSbellard         s->reg = 0;
556e80cfcfcSbellard         return ret;
55712abac85Sblueswir1     case SERIAL_DATA:
55812abac85Sblueswir1         s->rregs[R_STATUS] &= ~STATUS_RXAV;
559ba3c64fbSbellard         clr_rxint(s);
5602cc75c32SLaurent Vivier         if (s->type == escc_kbd || s->type == escc_mouse) {
5618be1f5c8Sbellard             ret = get_queue(s);
5622cc75c32SLaurent Vivier         } else {
5638be1f5c8Sbellard             ret = s->rx;
5642cc75c32SLaurent Vivier         }
56530c2f238SBlue Swirl         trace_escc_mem_readb_data(CHN_C(s), ret);
5665345fdb4SMarc-André Lureau         qemu_chr_fe_accept_input(&s->chr);
5678be1f5c8Sbellard         return ret;
568e80cfcfcSbellard     default:
569e80cfcfcSbellard         break;
570e80cfcfcSbellard     }
571e80cfcfcSbellard     return 0;
572e80cfcfcSbellard }
573e80cfcfcSbellard 
57423c5e4caSAvi Kivity static const MemoryRegionOps escc_mem_ops = {
57523c5e4caSAvi Kivity     .read = escc_mem_read,
57623c5e4caSAvi Kivity     .write = escc_mem_write,
57723c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
57823c5e4caSAvi Kivity     .valid = {
57923c5e4caSAvi Kivity         .min_access_size = 1,
58023c5e4caSAvi Kivity         .max_access_size = 1,
58123c5e4caSAvi Kivity     },
58223c5e4caSAvi Kivity };
58323c5e4caSAvi Kivity 
584e80cfcfcSbellard static int serial_can_receive(void *opaque)
585e80cfcfcSbellard {
5862cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
587e4a89056Sbellard     int ret;
588e4a89056Sbellard 
58912abac85Sblueswir1     if (((s->wregs[W_RXCTRL] & RXCTRL_RXEN) == 0) // Rx not enabled
59012abac85Sblueswir1         || ((s->rregs[R_STATUS] & STATUS_RXAV) == STATUS_RXAV))
59112abac85Sblueswir1         // char already available
592e4a89056Sbellard         ret = 0;
593e80cfcfcSbellard     else
594e4a89056Sbellard         ret = 1;
595e4a89056Sbellard     return ret;
596e80cfcfcSbellard }
597e80cfcfcSbellard 
5982cc75c32SLaurent Vivier static void serial_receive_byte(ESCCChannelState *s, int ch)
599e80cfcfcSbellard {
60030c2f238SBlue Swirl     trace_escc_serial_receive_byte(CHN_C(s), ch);
60112abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_RXAV;
602e80cfcfcSbellard     s->rx = ch;
603ba3c64fbSbellard     set_rxint(s);
604e80cfcfcSbellard }
605e80cfcfcSbellard 
6062cc75c32SLaurent Vivier static void serial_receive_break(ESCCChannelState *s)
607e80cfcfcSbellard {
60812abac85Sblueswir1     s->rregs[R_STATUS] |= STATUS_BRK;
609b4ed08e0Sblueswir1     escc_update_irq(s);
610e80cfcfcSbellard }
611e80cfcfcSbellard 
612e80cfcfcSbellard static void serial_receive1(void *opaque, const uint8_t *buf, int size)
613e80cfcfcSbellard {
6142cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
615e80cfcfcSbellard     serial_receive_byte(s, buf[0]);
616e80cfcfcSbellard }
617e80cfcfcSbellard 
618e80cfcfcSbellard static void serial_event(void *opaque, int event)
619e80cfcfcSbellard {
6202cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
621e80cfcfcSbellard     if (event == CHR_EVENT_BREAK)
622e80cfcfcSbellard         serial_receive_break(s);
623e80cfcfcSbellard }
624e80cfcfcSbellard 
625bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc_chn = {
626bdb78caeSBlue Swirl     .name ="escc_chn",
627bdb78caeSBlue Swirl     .version_id = 2,
628bdb78caeSBlue Swirl     .minimum_version_id = 1,
629bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6302cc75c32SLaurent Vivier         VMSTATE_UINT32(vmstate_dummy, ESCCChannelState),
6312cc75c32SLaurent Vivier         VMSTATE_UINT32(reg, ESCCChannelState),
6322cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint, ESCCChannelState),
6332cc75c32SLaurent Vivier         VMSTATE_UINT32(txint, ESCCChannelState),
6342cc75c32SLaurent Vivier         VMSTATE_UINT32(rxint_under_svc, ESCCChannelState),
6352cc75c32SLaurent Vivier         VMSTATE_UINT32(txint_under_svc, ESCCChannelState),
6362cc75c32SLaurent Vivier         VMSTATE_UINT8(rx, ESCCChannelState),
6372cc75c32SLaurent Vivier         VMSTATE_UINT8(tx, ESCCChannelState),
6382cc75c32SLaurent Vivier         VMSTATE_BUFFER(wregs, ESCCChannelState),
6392cc75c32SLaurent Vivier         VMSTATE_BUFFER(rregs, ESCCChannelState),
640bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
641e80cfcfcSbellard     }
642bdb78caeSBlue Swirl };
643e80cfcfcSbellard 
644bdb78caeSBlue Swirl static const VMStateDescription vmstate_escc = {
645bdb78caeSBlue Swirl     .name ="escc",
646bdb78caeSBlue Swirl     .version_id = 2,
647bdb78caeSBlue Swirl     .minimum_version_id = 1,
648bdb78caeSBlue Swirl     .fields = (VMStateField[]) {
6493cf63ff2SPaolo Bonzini         VMSTATE_STRUCT_ARRAY(chn, ESCCState, 2, 2, vmstate_escc_chn,
6502cc75c32SLaurent Vivier                              ESCCChannelState),
651bdb78caeSBlue Swirl         VMSTATE_END_OF_LIST()
652e80cfcfcSbellard     }
653bdb78caeSBlue Swirl };
654e80cfcfcSbellard 
65565e7545eSGerd Hoffmann static void sunkbd_handle_event(DeviceState *dev, QemuConsole *src,
65665e7545eSGerd Hoffmann                                 InputEvent *evt)
657e80cfcfcSbellard {
6582cc75c32SLaurent Vivier     ESCCChannelState *s = (ESCCChannelState *)dev;
65965e7545eSGerd Hoffmann     int qcode, keycode;
660b5a1b443SEric Blake     InputKeyEvent *key;
6618be1f5c8Sbellard 
662568c73a4SEric Blake     assert(evt->type == INPUT_EVENT_KIND_KEY);
66332bafa8fSEric Blake     key = evt->u.key.data;
664b5a1b443SEric Blake     qcode = qemu_input_key_value_to_qcode(key->key);
665977c736fSMarkus Armbruster     trace_escc_sunkbd_event_in(qcode, QKeyCode_str(qcode),
666b5a1b443SEric Blake                                key->down);
66765e7545eSGerd Hoffmann 
66865e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_CAPS_LOCK) {
669b5a1b443SEric Blake         if (key->down) {
670bbbb2f0aSblueswir1             s->caps_lock_mode ^= 1;
67165e7545eSGerd Hoffmann             if (s->caps_lock_mode == 2) {
67265e7545eSGerd Hoffmann                 return; /* Drop second press */
67343febf49Sblueswir1             }
67443febf49Sblueswir1         } else {
67565e7545eSGerd Hoffmann             s->caps_lock_mode ^= 2;
67665e7545eSGerd Hoffmann             if (s->caps_lock_mode == 3) {
67765e7545eSGerd Hoffmann                 return; /* Drop first release */
67843febf49Sblueswir1             }
6798be1f5c8Sbellard         }
68065e7545eSGerd Hoffmann     }
68165e7545eSGerd Hoffmann 
68265e7545eSGerd Hoffmann     if (qcode == Q_KEY_CODE_NUM_LOCK) {
683b5a1b443SEric Blake         if (key->down) {
68465e7545eSGerd Hoffmann             s->num_lock_mode ^= 1;
68565e7545eSGerd Hoffmann             if (s->num_lock_mode == 2) {
68665e7545eSGerd Hoffmann                 return; /* Drop second press */
68765e7545eSGerd Hoffmann             }
68865e7545eSGerd Hoffmann         } else {
68965e7545eSGerd Hoffmann             s->num_lock_mode ^= 2;
69065e7545eSGerd Hoffmann             if (s->num_lock_mode == 3) {
69165e7545eSGerd Hoffmann                 return; /* Drop first release */
69265e7545eSGerd Hoffmann             }
69365e7545eSGerd Hoffmann         }
69465e7545eSGerd Hoffmann     }
69565e7545eSGerd Hoffmann 
696e709a61aSDaniel P. Berrange     if (qcode > qemu_input_map_qcode_to_sun_len) {
697e709a61aSDaniel P. Berrange         return;
698e709a61aSDaniel P. Berrange     }
699e709a61aSDaniel P. Berrange 
700e709a61aSDaniel P. Berrange     keycode = qemu_input_map_qcode_to_sun[qcode];
701b5a1b443SEric Blake     if (!key->down) {
70265e7545eSGerd Hoffmann         keycode |= 0x80;
70365e7545eSGerd Hoffmann     }
70465e7545eSGerd Hoffmann     trace_escc_sunkbd_event_out(keycode);
70565e7545eSGerd Hoffmann     put_queue(s, keycode);
70665e7545eSGerd Hoffmann }
70765e7545eSGerd Hoffmann 
70865e7545eSGerd Hoffmann static QemuInputHandler sunkbd_handler = {
70965e7545eSGerd Hoffmann     .name  = "sun keyboard",
71065e7545eSGerd Hoffmann     .mask  = INPUT_EVENT_MASK_KEY,
71165e7545eSGerd Hoffmann     .event = sunkbd_handle_event,
71265e7545eSGerd Hoffmann };
7138be1f5c8Sbellard 
7142cc75c32SLaurent Vivier static void handle_kbd_command(ESCCChannelState *s, int val)
7158be1f5c8Sbellard {
71630c2f238SBlue Swirl     trace_escc_kbd_command(val);
71743febf49Sblueswir1     if (s->led_mode) { // Ignore led byte
71843febf49Sblueswir1         s->led_mode = 0;
71943febf49Sblueswir1         return;
72043febf49Sblueswir1     }
7218be1f5c8Sbellard     switch (val) {
7228be1f5c8Sbellard     case 1: // Reset, return type code
72367deb562Sblueswir1         clear_queue(s);
7248be1f5c8Sbellard         put_queue(s, 0xff);
72567deb562Sblueswir1         put_queue(s, 4); // Type 4
72643febf49Sblueswir1         put_queue(s, 0x7f);
72743febf49Sblueswir1         break;
72843febf49Sblueswir1     case 0xe: // Set leds
72943febf49Sblueswir1         s->led_mode = 1;
7308be1f5c8Sbellard         break;
7318be1f5c8Sbellard     case 7: // Query layout
73267deb562Sblueswir1     case 0xf:
73367deb562Sblueswir1         clear_queue(s);
7348be1f5c8Sbellard         put_queue(s, 0xfe);
73559e7a130SGerd Hoffmann         put_queue(s, 0x21); /*  en-us layout */
7368be1f5c8Sbellard         break;
7378be1f5c8Sbellard     default:
7388be1f5c8Sbellard         break;
7398be1f5c8Sbellard     }
740e80cfcfcSbellard }
741e80cfcfcSbellard 
742e80cfcfcSbellard static void sunmouse_event(void *opaque,
743e80cfcfcSbellard                                int dx, int dy, int dz, int buttons_state)
744e80cfcfcSbellard {
7452cc75c32SLaurent Vivier     ESCCChannelState *s = opaque;
746e80cfcfcSbellard     int ch;
747e80cfcfcSbellard 
74830c2f238SBlue Swirl     trace_escc_sunmouse_event(dx, dy, buttons_state);
749715748faSbellard     ch = 0x80 | 0x7; /* protocol start byte, no buttons pressed */
750715748faSbellard 
751715748faSbellard     if (buttons_state & MOUSE_EVENT_LBUTTON)
752715748faSbellard         ch ^= 0x4;
753715748faSbellard     if (buttons_state & MOUSE_EVENT_MBUTTON)
754715748faSbellard         ch ^= 0x2;
755715748faSbellard     if (buttons_state & MOUSE_EVENT_RBUTTON)
756715748faSbellard         ch ^= 0x1;
757715748faSbellard 
758715748faSbellard     put_queue(s, ch);
759715748faSbellard 
760715748faSbellard     ch = dx;
761715748faSbellard 
762715748faSbellard     if (ch > 127)
763715748faSbellard         ch = 127;
764715748faSbellard     else if (ch < -127)
765715748faSbellard         ch = -127;
766715748faSbellard 
767715748faSbellard     put_queue(s, ch & 0xff);
768715748faSbellard 
769715748faSbellard     ch = -dy;
770715748faSbellard 
771715748faSbellard     if (ch > 127)
772715748faSbellard         ch = 127;
773715748faSbellard     else if (ch < -127)
774715748faSbellard         ch = -127;
775715748faSbellard 
776715748faSbellard     put_queue(s, ch & 0xff);
777715748faSbellard 
778715748faSbellard     // MSC protocol specify two extra motion bytes
779715748faSbellard 
780715748faSbellard     put_queue(s, 0);
781715748faSbellard     put_queue(s, 0);
782e80cfcfcSbellard }
783e80cfcfcSbellard 
784e7c91369Sxiaoqiang zhao static void escc_init1(Object *obj)
7856c319c82SBlue Swirl {
786e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(obj);
787e7c91369Sxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
7886c319c82SBlue Swirl     unsigned int i;
7896c319c82SBlue Swirl 
7908be1f5c8Sbellard     for (i = 0; i < 2; i++) {
7916c319c82SBlue Swirl         sysbus_init_irq(dev, &s->chn[i].irq);
7928be1f5c8Sbellard         s->chn[i].chn = 1 - i;
793e7c91369Sxiaoqiang zhao     }
794e7c91369Sxiaoqiang zhao     s->chn[0].otherchn = &s->chn[1];
795e7c91369Sxiaoqiang zhao     s->chn[1].otherchn = &s->chn[0];
796e7c91369Sxiaoqiang zhao 
797e7c91369Sxiaoqiang zhao     sysbus_init_mmio(dev, &s->mmio);
798e7c91369Sxiaoqiang zhao }
799e7c91369Sxiaoqiang zhao 
800e7c91369Sxiaoqiang zhao static void escc_realize(DeviceState *dev, Error **errp)
801e7c91369Sxiaoqiang zhao {
802e7c91369Sxiaoqiang zhao     ESCCState *s = ESCC(dev);
803e7c91369Sxiaoqiang zhao     unsigned int i;
804e7c91369Sxiaoqiang zhao 
8054b3eec91Sxiaoqiang zhao     s->chn[0].disabled = s->disabled;
8064b3eec91Sxiaoqiang zhao     s->chn[1].disabled = s->disabled;
8074b3eec91Sxiaoqiang zhao 
8084b3eec91Sxiaoqiang zhao     memory_region_init_io(&s->mmio, OBJECT(dev), &escc_mem_ops, s, "escc",
8094b3eec91Sxiaoqiang zhao                           ESCC_SIZE << s->it_shift);
8104b3eec91Sxiaoqiang zhao 
811e7c91369Sxiaoqiang zhao     for (i = 0; i < 2; i++) {
81230650701SAnton Nefedov         if (qemu_chr_fe_backend_connected(&s->chn[i].chr)) {
8134b3eec91Sxiaoqiang zhao             s->chn[i].clock = s->frequency / 2;
8145345fdb4SMarc-André Lureau             qemu_chr_fe_set_handlers(&s->chn[i].chr, serial_can_receive,
81581517ba3SAnton Nefedov                                      serial_receive1, serial_event, NULL,
81639ab61c6SMarc-André Lureau                                      &s->chn[i], NULL, true);
8176c319c82SBlue Swirl         }
8188be1f5c8Sbellard     }
819e80cfcfcSbellard 
8202cc75c32SLaurent Vivier     if (s->chn[0].type == escc_mouse) {
82112abac85Sblueswir1         qemu_add_mouse_event_handler(sunmouse_event, &s->chn[0], 0,
82212abac85Sblueswir1                                      "QEMU Sun Mouse");
8236c319c82SBlue Swirl     }
8242cc75c32SLaurent Vivier     if (s->chn[1].type == escc_kbd) {
82565e7545eSGerd Hoffmann         s->chn[1].hs = qemu_input_handler_register((DeviceState *)(&s->chn[1]),
82665e7545eSGerd Hoffmann                                                    &sunkbd_handler);
8276c319c82SBlue Swirl     }
828e80cfcfcSbellard }
8296c319c82SBlue Swirl 
830999e12bbSAnthony Liguori static Property escc_properties[] = {
8313cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("frequency", ESCCState, frequency,   0),
8323cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("it_shift",  ESCCState, it_shift,    0),
8333cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("disabled",  ESCCState, disabled,    0),
8343cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnBtype",  ESCCState, chn[0].type, 0),
8353cf63ff2SPaolo Bonzini     DEFINE_PROP_UINT32("chnAtype",  ESCCState, chn[1].type, 0),
8363cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrB", ESCCState, chn[0].chr),
8373cf63ff2SPaolo Bonzini     DEFINE_PROP_CHR("chrA", ESCCState, chn[1].chr),
838ec02f7deSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
839999e12bbSAnthony Liguori };
840999e12bbSAnthony Liguori 
841999e12bbSAnthony Liguori static void escc_class_init(ObjectClass *klass, void *data)
842999e12bbSAnthony Liguori {
84339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
844999e12bbSAnthony Liguori 
84539bffca2SAnthony Liguori     dc->reset = escc_reset;
846e7c91369Sxiaoqiang zhao     dc->realize = escc_realize;
84739bffca2SAnthony Liguori     dc->vmsd = &vmstate_escc;
84839bffca2SAnthony Liguori     dc->props = escc_properties;
849f8d4c07cSLaurent Vivier     set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
8506c319c82SBlue Swirl }
851999e12bbSAnthony Liguori 
8528c43a6f0SAndreas Färber static const TypeInfo escc_info = {
85381069b20SAndreas Färber     .name          = TYPE_ESCC,
85439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
8553cf63ff2SPaolo Bonzini     .instance_size = sizeof(ESCCState),
856e7c91369Sxiaoqiang zhao     .instance_init = escc_init1,
857999e12bbSAnthony Liguori     .class_init    = escc_class_init,
8586c319c82SBlue Swirl };
8596c319c82SBlue Swirl 
86083f7d43aSAndreas Färber static void escc_register_types(void)
8616c319c82SBlue Swirl {
86239bffca2SAnthony Liguori     type_register_static(&escc_info);
8636c319c82SBlue Swirl }
8646c319c82SBlue Swirl 
86583f7d43aSAndreas Färber type_init(escc_register_types)
866