1d61a4ce8SGerd Hoffmann #ifndef HW_INTEL_HDA_DEFS_H 2d61a4ce8SGerd Hoffmann #define HW_INTEL_HDA_DEFS_H 3d61a4ce8SGerd Hoffmann 4d61a4ce8SGerd Hoffmann /* qemu */ 5d61a4ce8SGerd Hoffmann #define HDA_BUFFER_SIZE 256 6d61a4ce8SGerd Hoffmann 7d61a4ce8SGerd Hoffmann /* --------------------------------------------------------------------- */ 8d61a4ce8SGerd Hoffmann /* from linux/sound/pci/hda/hda_intel.c */ 9d61a4ce8SGerd Hoffmann 10d61a4ce8SGerd Hoffmann /* 11d61a4ce8SGerd Hoffmann * registers 12d61a4ce8SGerd Hoffmann */ 13d61a4ce8SGerd Hoffmann #define ICH6_REG_GCAP 0x00 14d61a4ce8SGerd Hoffmann #define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */ 15d61a4ce8SGerd Hoffmann #define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */ 16d61a4ce8SGerd Hoffmann #define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */ 17d61a4ce8SGerd Hoffmann #define ICH6_GCAP_ISS (15 << 8) /* # of input streams */ 18d61a4ce8SGerd Hoffmann #define ICH6_GCAP_OSS (15 << 12) /* # of output streams */ 19d61a4ce8SGerd Hoffmann #define ICH6_REG_VMIN 0x02 20d61a4ce8SGerd Hoffmann #define ICH6_REG_VMAJ 0x03 21d61a4ce8SGerd Hoffmann #define ICH6_REG_OUTPAY 0x04 22d61a4ce8SGerd Hoffmann #define ICH6_REG_INPAY 0x06 23d61a4ce8SGerd Hoffmann #define ICH6_REG_GCTL 0x08 24d61a4ce8SGerd Hoffmann #define ICH6_GCTL_RESET (1 << 0) /* controller reset */ 25d61a4ce8SGerd Hoffmann #define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */ 26d61a4ce8SGerd Hoffmann #define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */ 27d61a4ce8SGerd Hoffmann #define ICH6_REG_WAKEEN 0x0c 28d61a4ce8SGerd Hoffmann #define ICH6_REG_STATESTS 0x0e 29d61a4ce8SGerd Hoffmann #define ICH6_REG_GSTS 0x10 30d61a4ce8SGerd Hoffmann #define ICH6_GSTS_FSTS (1 << 1) /* flush status */ 31d61a4ce8SGerd Hoffmann #define ICH6_REG_INTCTL 0x20 32d61a4ce8SGerd Hoffmann #define ICH6_REG_INTSTS 0x24 33d61a4ce8SGerd Hoffmann #define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */ 34d61a4ce8SGerd Hoffmann #define ICH6_REG_SYNC 0x34 35d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBLBASE 0x40 36d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBUBASE 0x44 37d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBWP 0x48 38d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBRP 0x4a 39d61a4ce8SGerd Hoffmann #define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */ 40d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBCTL 0x4c 41d61a4ce8SGerd Hoffmann #define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */ 42d61a4ce8SGerd Hoffmann #define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */ 43d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBSTS 0x4d 44d61a4ce8SGerd Hoffmann #define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */ 45d61a4ce8SGerd Hoffmann #define ICH6_REG_CORBSIZE 0x4e 46d61a4ce8SGerd Hoffmann 47d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBLBASE 0x50 48d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBUBASE 0x54 49d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBWP 0x58 50d61a4ce8SGerd Hoffmann #define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */ 51d61a4ce8SGerd Hoffmann #define ICH6_REG_RINTCNT 0x5a 52d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBCTL 0x5c 53d61a4ce8SGerd Hoffmann #define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */ 54d61a4ce8SGerd Hoffmann #define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */ 55d61a4ce8SGerd Hoffmann #define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */ 56d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBSTS 0x5d 57d61a4ce8SGerd Hoffmann #define ICH6_RBSTS_IRQ (1 << 0) /* response irq */ 58d61a4ce8SGerd Hoffmann #define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */ 59d61a4ce8SGerd Hoffmann #define ICH6_REG_RIRBSIZE 0x5e 60d61a4ce8SGerd Hoffmann 61d61a4ce8SGerd Hoffmann #define ICH6_REG_IC 0x60 62d61a4ce8SGerd Hoffmann #define ICH6_REG_IR 0x64 63d61a4ce8SGerd Hoffmann #define ICH6_REG_IRS 0x68 64d61a4ce8SGerd Hoffmann #define ICH6_IRS_VALID (1<<1) 65d61a4ce8SGerd Hoffmann #define ICH6_IRS_BUSY (1<<0) 66d61a4ce8SGerd Hoffmann 67d61a4ce8SGerd Hoffmann #define ICH6_REG_DPLBASE 0x70 68d61a4ce8SGerd Hoffmann #define ICH6_REG_DPUBASE 0x74 69d61a4ce8SGerd Hoffmann #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */ 70d61a4ce8SGerd Hoffmann 71d61a4ce8SGerd Hoffmann /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */ 72d61a4ce8SGerd Hoffmann enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 }; 73d61a4ce8SGerd Hoffmann 74d61a4ce8SGerd Hoffmann /* stream register offsets from stream base */ 75d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_CTL 0x00 76d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_STS 0x03 77d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_LPIB 0x04 78d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_CBL 0x08 79d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_LVI 0x0c 80d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_FIFOW 0x0e 81d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_FIFOSIZE 0x10 82d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_FORMAT 0x12 83d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_BDLPL 0x18 84d61a4ce8SGerd Hoffmann #define ICH6_REG_SD_BDLPU 0x1c 85d61a4ce8SGerd Hoffmann 86d61a4ce8SGerd Hoffmann /* PCI space */ 87d61a4ce8SGerd Hoffmann #define ICH6_PCIREG_TCSEL 0x44 88d61a4ce8SGerd Hoffmann 89d61a4ce8SGerd Hoffmann /* 90d61a4ce8SGerd Hoffmann * other constants 91d61a4ce8SGerd Hoffmann */ 92d61a4ce8SGerd Hoffmann 93d61a4ce8SGerd Hoffmann /* max number of SDs */ 94d61a4ce8SGerd Hoffmann /* ICH, ATI and VIA have 4 playback and 4 capture */ 95d61a4ce8SGerd Hoffmann #define ICH6_NUM_CAPTURE 4 96d61a4ce8SGerd Hoffmann #define ICH6_NUM_PLAYBACK 4 97d61a4ce8SGerd Hoffmann 98d61a4ce8SGerd Hoffmann /* ULI has 6 playback and 5 capture */ 99d61a4ce8SGerd Hoffmann #define ULI_NUM_CAPTURE 5 100d61a4ce8SGerd Hoffmann #define ULI_NUM_PLAYBACK 6 101d61a4ce8SGerd Hoffmann 102d61a4ce8SGerd Hoffmann /* ATI HDMI has 1 playback and 0 capture */ 103d61a4ce8SGerd Hoffmann #define ATIHDMI_NUM_CAPTURE 0 104d61a4ce8SGerd Hoffmann #define ATIHDMI_NUM_PLAYBACK 1 105d61a4ce8SGerd Hoffmann 106d61a4ce8SGerd Hoffmann /* TERA has 4 playback and 3 capture */ 107d61a4ce8SGerd Hoffmann #define TERA_NUM_CAPTURE 3 108d61a4ce8SGerd Hoffmann #define TERA_NUM_PLAYBACK 4 109d61a4ce8SGerd Hoffmann 110d61a4ce8SGerd Hoffmann /* this number is statically defined for simplicity */ 111d61a4ce8SGerd Hoffmann #define MAX_AZX_DEV 16 112d61a4ce8SGerd Hoffmann 113d61a4ce8SGerd Hoffmann /* max number of fragments - we may use more if allocating more pages for BDL */ 114d61a4ce8SGerd Hoffmann #define BDL_SIZE 4096 115d61a4ce8SGerd Hoffmann #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16) 116d61a4ce8SGerd Hoffmann #define AZX_MAX_FRAG 32 117d61a4ce8SGerd Hoffmann /* max buffer size - no h/w limit, you can increase as you like */ 118d61a4ce8SGerd Hoffmann #define AZX_MAX_BUF_SIZE (1024*1024*1024) 119d61a4ce8SGerd Hoffmann 120d61a4ce8SGerd Hoffmann /* RIRB int mask: overrun[2], response[0] */ 121d61a4ce8SGerd Hoffmann #define RIRB_INT_RESPONSE 0x01 122d61a4ce8SGerd Hoffmann #define RIRB_INT_OVERRUN 0x04 123d61a4ce8SGerd Hoffmann #define RIRB_INT_MASK 0x05 124d61a4ce8SGerd Hoffmann 125d61a4ce8SGerd Hoffmann /* STATESTS int mask: S3,SD2,SD1,SD0 */ 126d61a4ce8SGerd Hoffmann #define AZX_MAX_CODECS 8 127d61a4ce8SGerd Hoffmann #define AZX_DEFAULT_CODECS 4 128d61a4ce8SGerd Hoffmann #define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1) 129d61a4ce8SGerd Hoffmann 130d61a4ce8SGerd Hoffmann /* SD_CTL bits */ 131d61a4ce8SGerd Hoffmann #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */ 132d61a4ce8SGerd Hoffmann #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */ 133d61a4ce8SGerd Hoffmann #define SD_CTL_STRIPE (3 << 16) /* stripe control */ 134d61a4ce8SGerd Hoffmann #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */ 135d61a4ce8SGerd Hoffmann #define SD_CTL_DIR (1 << 19) /* bi-directional stream */ 136d61a4ce8SGerd Hoffmann #define SD_CTL_STREAM_TAG_MASK (0xf << 20) 137d61a4ce8SGerd Hoffmann #define SD_CTL_STREAM_TAG_SHIFT 20 138d61a4ce8SGerd Hoffmann 139d61a4ce8SGerd Hoffmann /* SD_CTL and SD_STS */ 140d61a4ce8SGerd Hoffmann #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */ 141d61a4ce8SGerd Hoffmann #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */ 142d61a4ce8SGerd Hoffmann #define SD_INT_COMPLETE 0x04 /* completion interrupt */ 143d61a4ce8SGerd Hoffmann #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\ 144d61a4ce8SGerd Hoffmann SD_INT_COMPLETE) 145d61a4ce8SGerd Hoffmann 146d61a4ce8SGerd Hoffmann /* SD_STS */ 147d61a4ce8SGerd Hoffmann #define SD_STS_FIFO_READY 0x20 /* FIFO ready */ 148d61a4ce8SGerd Hoffmann 149d61a4ce8SGerd Hoffmann /* INTCTL and INTSTS */ 150d61a4ce8SGerd Hoffmann #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */ 151d61a4ce8SGerd Hoffmann #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */ 152d61a4ce8SGerd Hoffmann #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */ 153d61a4ce8SGerd Hoffmann 154d61a4ce8SGerd Hoffmann /* below are so far hardcoded - should read registers in future */ 155d61a4ce8SGerd Hoffmann #define ICH6_MAX_CORB_ENTRIES 256 156d61a4ce8SGerd Hoffmann #define ICH6_MAX_RIRB_ENTRIES 256 157d61a4ce8SGerd Hoffmann 158d61a4ce8SGerd Hoffmann /* position fix mode */ 159d61a4ce8SGerd Hoffmann enum { 160d61a4ce8SGerd Hoffmann POS_FIX_AUTO, 161d61a4ce8SGerd Hoffmann POS_FIX_LPIB, 162d61a4ce8SGerd Hoffmann POS_FIX_POSBUF, 163d61a4ce8SGerd Hoffmann }; 164d61a4ce8SGerd Hoffmann 165d61a4ce8SGerd Hoffmann /* Defines for ATI HD Audio support in SB450 south bridge */ 166d61a4ce8SGerd Hoffmann #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42 167d61a4ce8SGerd Hoffmann #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02 168d61a4ce8SGerd Hoffmann 169d61a4ce8SGerd Hoffmann /* Defines for Nvidia HDA support */ 170d61a4ce8SGerd Hoffmann #define NVIDIA_HDA_TRANSREG_ADDR 0x4e 171d61a4ce8SGerd Hoffmann #define NVIDIA_HDA_ENABLE_COHBITS 0x0f 172d61a4ce8SGerd Hoffmann #define NVIDIA_HDA_ISTRM_COH 0x4d 173d61a4ce8SGerd Hoffmann #define NVIDIA_HDA_OSTRM_COH 0x4c 174d61a4ce8SGerd Hoffmann #define NVIDIA_HDA_ENABLE_COHBIT 0x01 175d61a4ce8SGerd Hoffmann 176d61a4ce8SGerd Hoffmann /* Defines for Intel SCH HDA snoop control */ 177d61a4ce8SGerd Hoffmann #define INTEL_SCH_HDA_DEVC 0x78 178d61a4ce8SGerd Hoffmann #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11) 179d61a4ce8SGerd Hoffmann 180d61a4ce8SGerd Hoffmann /* Define IN stream 0 FIFO size offset in VIA controller */ 181d61a4ce8SGerd Hoffmann #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90 182d61a4ce8SGerd Hoffmann /* Define VIA HD Audio Device ID*/ 183d61a4ce8SGerd Hoffmann #define VIA_HDAC_DEVICE_ID 0x3288 184d61a4ce8SGerd Hoffmann 185d61a4ce8SGerd Hoffmann /* HD Audio class code */ 186d61a4ce8SGerd Hoffmann #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403 187d61a4ce8SGerd Hoffmann 188d61a4ce8SGerd Hoffmann /* --------------------------------------------------------------------- */ 189d61a4ce8SGerd Hoffmann /* from linux/sound/pci/hda/hda_codec.h */ 190d61a4ce8SGerd Hoffmann 191d61a4ce8SGerd Hoffmann /* 192d61a4ce8SGerd Hoffmann * nodes 193d61a4ce8SGerd Hoffmann */ 194d61a4ce8SGerd Hoffmann #define AC_NODE_ROOT 0x00 195d61a4ce8SGerd Hoffmann 196d61a4ce8SGerd Hoffmann /* 197d61a4ce8SGerd Hoffmann * function group types 198d61a4ce8SGerd Hoffmann */ 199d61a4ce8SGerd Hoffmann enum { 200d61a4ce8SGerd Hoffmann AC_GRP_AUDIO_FUNCTION = 0x01, 201d61a4ce8SGerd Hoffmann AC_GRP_MODEM_FUNCTION = 0x02, 202d61a4ce8SGerd Hoffmann }; 203d61a4ce8SGerd Hoffmann 204d61a4ce8SGerd Hoffmann /* 205d61a4ce8SGerd Hoffmann * widget types 206d61a4ce8SGerd Hoffmann */ 207d61a4ce8SGerd Hoffmann enum { 208d61a4ce8SGerd Hoffmann AC_WID_AUD_OUT, /* Audio Out */ 209d61a4ce8SGerd Hoffmann AC_WID_AUD_IN, /* Audio In */ 210d61a4ce8SGerd Hoffmann AC_WID_AUD_MIX, /* Audio Mixer */ 211d61a4ce8SGerd Hoffmann AC_WID_AUD_SEL, /* Audio Selector */ 212d61a4ce8SGerd Hoffmann AC_WID_PIN, /* Pin Complex */ 213d61a4ce8SGerd Hoffmann AC_WID_POWER, /* Power */ 214d61a4ce8SGerd Hoffmann AC_WID_VOL_KNB, /* Volume Knob */ 215d61a4ce8SGerd Hoffmann AC_WID_BEEP, /* Beep Generator */ 216d61a4ce8SGerd Hoffmann AC_WID_VENDOR = 0x0f /* Vendor specific */ 217d61a4ce8SGerd Hoffmann }; 218d61a4ce8SGerd Hoffmann 219d61a4ce8SGerd Hoffmann /* 220d61a4ce8SGerd Hoffmann * GET verbs 221d61a4ce8SGerd Hoffmann */ 222d61a4ce8SGerd Hoffmann #define AC_VERB_GET_STREAM_FORMAT 0x0a00 223d61a4ce8SGerd Hoffmann #define AC_VERB_GET_AMP_GAIN_MUTE 0x0b00 224d61a4ce8SGerd Hoffmann #define AC_VERB_GET_PROC_COEF 0x0c00 225d61a4ce8SGerd Hoffmann #define AC_VERB_GET_COEF_INDEX 0x0d00 226d61a4ce8SGerd Hoffmann #define AC_VERB_PARAMETERS 0x0f00 227d61a4ce8SGerd Hoffmann #define AC_VERB_GET_CONNECT_SEL 0x0f01 228d61a4ce8SGerd Hoffmann #define AC_VERB_GET_CONNECT_LIST 0x0f02 229d61a4ce8SGerd Hoffmann #define AC_VERB_GET_PROC_STATE 0x0f03 230d61a4ce8SGerd Hoffmann #define AC_VERB_GET_SDI_SELECT 0x0f04 231d61a4ce8SGerd Hoffmann #define AC_VERB_GET_POWER_STATE 0x0f05 232d61a4ce8SGerd Hoffmann #define AC_VERB_GET_CONV 0x0f06 233d61a4ce8SGerd Hoffmann #define AC_VERB_GET_PIN_WIDGET_CONTROL 0x0f07 234d61a4ce8SGerd Hoffmann #define AC_VERB_GET_UNSOLICITED_RESPONSE 0x0f08 235d61a4ce8SGerd Hoffmann #define AC_VERB_GET_PIN_SENSE 0x0f09 236d61a4ce8SGerd Hoffmann #define AC_VERB_GET_BEEP_CONTROL 0x0f0a 237d61a4ce8SGerd Hoffmann #define AC_VERB_GET_EAPD_BTLENABLE 0x0f0c 238d61a4ce8SGerd Hoffmann #define AC_VERB_GET_DIGI_CONVERT_1 0x0f0d 239d61a4ce8SGerd Hoffmann #define AC_VERB_GET_DIGI_CONVERT_2 0x0f0e /* unused */ 240d61a4ce8SGerd Hoffmann #define AC_VERB_GET_VOLUME_KNOB_CONTROL 0x0f0f 241d61a4ce8SGerd Hoffmann /* f10-f1a: GPIO */ 242d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_DATA 0x0f15 243d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_MASK 0x0f16 244d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_DIRECTION 0x0f17 245d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_WAKE_MASK 0x0f18 246d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_UNSOLICITED_RSP_MASK 0x0f19 247d61a4ce8SGerd Hoffmann #define AC_VERB_GET_GPIO_STICKY_MASK 0x0f1a 248d61a4ce8SGerd Hoffmann #define AC_VERB_GET_CONFIG_DEFAULT 0x0f1c 249d61a4ce8SGerd Hoffmann /* f20: AFG/MFG */ 250d61a4ce8SGerd Hoffmann #define AC_VERB_GET_SUBSYSTEM_ID 0x0f20 251d61a4ce8SGerd Hoffmann #define AC_VERB_GET_CVT_CHAN_COUNT 0x0f2d 252d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_DIP_SIZE 0x0f2e 253d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_ELDD 0x0f2f 254d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_DIP_INDEX 0x0f30 255d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_DIP_DATA 0x0f31 256d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_DIP_XMIT 0x0f32 257d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_CP_CTRL 0x0f33 258d61a4ce8SGerd Hoffmann #define AC_VERB_GET_HDMI_CHAN_SLOT 0x0f34 259d61a4ce8SGerd Hoffmann 260d61a4ce8SGerd Hoffmann /* 261d61a4ce8SGerd Hoffmann * SET verbs 262d61a4ce8SGerd Hoffmann */ 263d61a4ce8SGerd Hoffmann #define AC_VERB_SET_STREAM_FORMAT 0x200 264d61a4ce8SGerd Hoffmann #define AC_VERB_SET_AMP_GAIN_MUTE 0x300 265d61a4ce8SGerd Hoffmann #define AC_VERB_SET_PROC_COEF 0x400 266d61a4ce8SGerd Hoffmann #define AC_VERB_SET_COEF_INDEX 0x500 267d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CONNECT_SEL 0x701 268d61a4ce8SGerd Hoffmann #define AC_VERB_SET_PROC_STATE 0x703 269d61a4ce8SGerd Hoffmann #define AC_VERB_SET_SDI_SELECT 0x704 270d61a4ce8SGerd Hoffmann #define AC_VERB_SET_POWER_STATE 0x705 271d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CHANNEL_STREAMID 0x706 272d61a4ce8SGerd Hoffmann #define AC_VERB_SET_PIN_WIDGET_CONTROL 0x707 273d61a4ce8SGerd Hoffmann #define AC_VERB_SET_UNSOLICITED_ENABLE 0x708 274d61a4ce8SGerd Hoffmann #define AC_VERB_SET_PIN_SENSE 0x709 275d61a4ce8SGerd Hoffmann #define AC_VERB_SET_BEEP_CONTROL 0x70a 276d61a4ce8SGerd Hoffmann #define AC_VERB_SET_EAPD_BTLENABLE 0x70c 277d61a4ce8SGerd Hoffmann #define AC_VERB_SET_DIGI_CONVERT_1 0x70d 278d61a4ce8SGerd Hoffmann #define AC_VERB_SET_DIGI_CONVERT_2 0x70e 279d61a4ce8SGerd Hoffmann #define AC_VERB_SET_VOLUME_KNOB_CONTROL 0x70f 280d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_DATA 0x715 281d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_MASK 0x716 282d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_DIRECTION 0x717 283d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_WAKE_MASK 0x718 284d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_UNSOLICITED_RSP_MASK 0x719 285d61a4ce8SGerd Hoffmann #define AC_VERB_SET_GPIO_STICKY_MASK 0x71a 286d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_0 0x71c 287d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_1 0x71d 288d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_2 0x71e 289d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CONFIG_DEFAULT_BYTES_3 0x71f 290d61a4ce8SGerd Hoffmann #define AC_VERB_SET_EAPD 0x788 291d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CODEC_RESET 0x7ff 292d61a4ce8SGerd Hoffmann #define AC_VERB_SET_CVT_CHAN_COUNT 0x72d 293d61a4ce8SGerd Hoffmann #define AC_VERB_SET_HDMI_DIP_INDEX 0x730 294d61a4ce8SGerd Hoffmann #define AC_VERB_SET_HDMI_DIP_DATA 0x731 295d61a4ce8SGerd Hoffmann #define AC_VERB_SET_HDMI_DIP_XMIT 0x732 296d61a4ce8SGerd Hoffmann #define AC_VERB_SET_HDMI_CP_CTRL 0x733 297d61a4ce8SGerd Hoffmann #define AC_VERB_SET_HDMI_CHAN_SLOT 0x734 298d61a4ce8SGerd Hoffmann 299d61a4ce8SGerd Hoffmann /* 300d61a4ce8SGerd Hoffmann * Parameter IDs 301d61a4ce8SGerd Hoffmann */ 302d61a4ce8SGerd Hoffmann #define AC_PAR_VENDOR_ID 0x00 303d61a4ce8SGerd Hoffmann #define AC_PAR_SUBSYSTEM_ID 0x01 304d61a4ce8SGerd Hoffmann #define AC_PAR_REV_ID 0x02 305d61a4ce8SGerd Hoffmann #define AC_PAR_NODE_COUNT 0x04 306d61a4ce8SGerd Hoffmann #define AC_PAR_FUNCTION_TYPE 0x05 307d61a4ce8SGerd Hoffmann #define AC_PAR_AUDIO_FG_CAP 0x08 308d61a4ce8SGerd Hoffmann #define AC_PAR_AUDIO_WIDGET_CAP 0x09 309d61a4ce8SGerd Hoffmann #define AC_PAR_PCM 0x0a 310d61a4ce8SGerd Hoffmann #define AC_PAR_STREAM 0x0b 311d61a4ce8SGerd Hoffmann #define AC_PAR_PIN_CAP 0x0c 312d61a4ce8SGerd Hoffmann #define AC_PAR_AMP_IN_CAP 0x0d 313d61a4ce8SGerd Hoffmann #define AC_PAR_CONNLIST_LEN 0x0e 314d61a4ce8SGerd Hoffmann #define AC_PAR_POWER_STATE 0x0f 315d61a4ce8SGerd Hoffmann #define AC_PAR_PROC_CAP 0x10 316d61a4ce8SGerd Hoffmann #define AC_PAR_GPIO_CAP 0x11 317d61a4ce8SGerd Hoffmann #define AC_PAR_AMP_OUT_CAP 0x12 318d61a4ce8SGerd Hoffmann #define AC_PAR_VOL_KNB_CAP 0x13 319d61a4ce8SGerd Hoffmann #define AC_PAR_HDMI_LPCM_CAP 0x20 320d61a4ce8SGerd Hoffmann 321d61a4ce8SGerd Hoffmann /* 322d61a4ce8SGerd Hoffmann * AC_VERB_PARAMETERS results (32bit) 323d61a4ce8SGerd Hoffmann */ 324d61a4ce8SGerd Hoffmann 325d61a4ce8SGerd Hoffmann /* Function Group Type */ 326d61a4ce8SGerd Hoffmann #define AC_FGT_TYPE (0xff<<0) 327d61a4ce8SGerd Hoffmann #define AC_FGT_TYPE_SHIFT 0 328d61a4ce8SGerd Hoffmann #define AC_FGT_UNSOL_CAP (1<<8) 329d61a4ce8SGerd Hoffmann 330d61a4ce8SGerd Hoffmann /* Audio Function Group Capabilities */ 331d61a4ce8SGerd Hoffmann #define AC_AFG_OUT_DELAY (0xf<<0) 332d61a4ce8SGerd Hoffmann #define AC_AFG_IN_DELAY (0xf<<8) 333d61a4ce8SGerd Hoffmann #define AC_AFG_BEEP_GEN (1<<16) 334d61a4ce8SGerd Hoffmann 335d61a4ce8SGerd Hoffmann /* Audio Widget Capabilities */ 336d61a4ce8SGerd Hoffmann #define AC_WCAP_STEREO (1<<0) /* stereo I/O */ 337d61a4ce8SGerd Hoffmann #define AC_WCAP_IN_AMP (1<<1) /* AMP-in present */ 338d61a4ce8SGerd Hoffmann #define AC_WCAP_OUT_AMP (1<<2) /* AMP-out present */ 339d61a4ce8SGerd Hoffmann #define AC_WCAP_AMP_OVRD (1<<3) /* AMP-parameter override */ 340d61a4ce8SGerd Hoffmann #define AC_WCAP_FORMAT_OVRD (1<<4) /* format override */ 341d61a4ce8SGerd Hoffmann #define AC_WCAP_STRIPE (1<<5) /* stripe */ 342d61a4ce8SGerd Hoffmann #define AC_WCAP_PROC_WID (1<<6) /* Proc Widget */ 343d61a4ce8SGerd Hoffmann #define AC_WCAP_UNSOL_CAP (1<<7) /* Unsol capable */ 344d61a4ce8SGerd Hoffmann #define AC_WCAP_CONN_LIST (1<<8) /* connection list */ 345d61a4ce8SGerd Hoffmann #define AC_WCAP_DIGITAL (1<<9) /* digital I/O */ 346d61a4ce8SGerd Hoffmann #define AC_WCAP_POWER (1<<10) /* power control */ 347d61a4ce8SGerd Hoffmann #define AC_WCAP_LR_SWAP (1<<11) /* L/R swap */ 348d61a4ce8SGerd Hoffmann #define AC_WCAP_CP_CAPS (1<<12) /* content protection */ 349d61a4ce8SGerd Hoffmann #define AC_WCAP_CHAN_CNT_EXT (7<<13) /* channel count ext */ 350d61a4ce8SGerd Hoffmann #define AC_WCAP_DELAY (0xf<<16) 351d61a4ce8SGerd Hoffmann #define AC_WCAP_DELAY_SHIFT 16 352d61a4ce8SGerd Hoffmann #define AC_WCAP_TYPE (0xf<<20) 353d61a4ce8SGerd Hoffmann #define AC_WCAP_TYPE_SHIFT 20 354d61a4ce8SGerd Hoffmann 355d61a4ce8SGerd Hoffmann /* supported PCM rates and bits */ 356d61a4ce8SGerd Hoffmann #define AC_SUPPCM_RATES (0xfff << 0) 357d61a4ce8SGerd Hoffmann #define AC_SUPPCM_BITS_8 (1<<16) 358d61a4ce8SGerd Hoffmann #define AC_SUPPCM_BITS_16 (1<<17) 359d61a4ce8SGerd Hoffmann #define AC_SUPPCM_BITS_20 (1<<18) 360d61a4ce8SGerd Hoffmann #define AC_SUPPCM_BITS_24 (1<<19) 361d61a4ce8SGerd Hoffmann #define AC_SUPPCM_BITS_32 (1<<20) 362d61a4ce8SGerd Hoffmann 363d61a4ce8SGerd Hoffmann /* supported PCM stream format */ 364d61a4ce8SGerd Hoffmann #define AC_SUPFMT_PCM (1<<0) 365d61a4ce8SGerd Hoffmann #define AC_SUPFMT_FLOAT32 (1<<1) 366d61a4ce8SGerd Hoffmann #define AC_SUPFMT_AC3 (1<<2) 367d61a4ce8SGerd Hoffmann 368d61a4ce8SGerd Hoffmann /* GP I/O count */ 369d61a4ce8SGerd Hoffmann #define AC_GPIO_IO_COUNT (0xff<<0) 370d61a4ce8SGerd Hoffmann #define AC_GPIO_O_COUNT (0xff<<8) 371d61a4ce8SGerd Hoffmann #define AC_GPIO_O_COUNT_SHIFT 8 372d61a4ce8SGerd Hoffmann #define AC_GPIO_I_COUNT (0xff<<16) 373d61a4ce8SGerd Hoffmann #define AC_GPIO_I_COUNT_SHIFT 16 374d61a4ce8SGerd Hoffmann #define AC_GPIO_UNSOLICITED (1<<30) 375d61a4ce8SGerd Hoffmann #define AC_GPIO_WAKE (1<<31) 376d61a4ce8SGerd Hoffmann 377d61a4ce8SGerd Hoffmann /* Converter stream, channel */ 378d61a4ce8SGerd Hoffmann #define AC_CONV_CHANNEL (0xf<<0) 379d61a4ce8SGerd Hoffmann #define AC_CONV_STREAM (0xf<<4) 380d61a4ce8SGerd Hoffmann #define AC_CONV_STREAM_SHIFT 4 381d61a4ce8SGerd Hoffmann 382d61a4ce8SGerd Hoffmann /* Input converter SDI select */ 383d61a4ce8SGerd Hoffmann #define AC_SDI_SELECT (0xf<<0) 384d61a4ce8SGerd Hoffmann 385d61a4ce8SGerd Hoffmann /* stream format id */ 386d61a4ce8SGerd Hoffmann #define AC_FMT_CHAN_SHIFT 0 387d61a4ce8SGerd Hoffmann #define AC_FMT_CHAN_MASK (0x0f << 0) 388d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_SHIFT 4 389d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_MASK (7 << 4) 390d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_8 (0 << 4) 391d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_16 (1 << 4) 392d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_20 (2 << 4) 393d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_24 (3 << 4) 394d61a4ce8SGerd Hoffmann #define AC_FMT_BITS_32 (4 << 4) 395d61a4ce8SGerd Hoffmann #define AC_FMT_DIV_SHIFT 8 396d61a4ce8SGerd Hoffmann #define AC_FMT_DIV_MASK (7 << 8) 397d61a4ce8SGerd Hoffmann #define AC_FMT_MULT_SHIFT 11 398d61a4ce8SGerd Hoffmann #define AC_FMT_MULT_MASK (7 << 11) 399d61a4ce8SGerd Hoffmann #define AC_FMT_BASE_SHIFT 14 400d61a4ce8SGerd Hoffmann #define AC_FMT_BASE_48K (0 << 14) 401d61a4ce8SGerd Hoffmann #define AC_FMT_BASE_44K (1 << 14) 402d61a4ce8SGerd Hoffmann #define AC_FMT_TYPE_SHIFT 15 403d61a4ce8SGerd Hoffmann #define AC_FMT_TYPE_PCM (0 << 15) 404d61a4ce8SGerd Hoffmann #define AC_FMT_TYPE_NON_PCM (1 << 15) 405d61a4ce8SGerd Hoffmann 406d61a4ce8SGerd Hoffmann /* Unsolicited response control */ 407d61a4ce8SGerd Hoffmann #define AC_UNSOL_TAG (0x3f<<0) 408d61a4ce8SGerd Hoffmann #define AC_UNSOL_ENABLED (1<<7) 409d61a4ce8SGerd Hoffmann #define AC_USRSP_EN AC_UNSOL_ENABLED 410d61a4ce8SGerd Hoffmann 411d61a4ce8SGerd Hoffmann /* Unsolicited responses */ 412d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_TAG (0x3f<<26) 413d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_TAG_SHIFT 26 414d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_SUBTAG (0x1f<<21) 415d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_SUBTAG_SHIFT 21 416d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_ELDV (1<<1) /* ELD Data valid (for HDMI) */ 417d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_PD (1<<0) /* pinsense detect */ 418d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_CP_STATE (1<<1) /* content protection */ 419d61a4ce8SGerd Hoffmann #define AC_UNSOL_RES_CP_READY (1<<0) /* content protection */ 420d61a4ce8SGerd Hoffmann 421*528ea579SMichael Tokarev /* Pin widget capabilities */ 422d61a4ce8SGerd Hoffmann #define AC_PINCAP_IMP_SENSE (1<<0) /* impedance sense capable */ 423d61a4ce8SGerd Hoffmann #define AC_PINCAP_TRIG_REQ (1<<1) /* trigger required */ 424d61a4ce8SGerd Hoffmann #define AC_PINCAP_PRES_DETECT (1<<2) /* presence detect capable */ 425d61a4ce8SGerd Hoffmann #define AC_PINCAP_HP_DRV (1<<3) /* headphone drive capable */ 426d61a4ce8SGerd Hoffmann #define AC_PINCAP_OUT (1<<4) /* output capable */ 427d61a4ce8SGerd Hoffmann #define AC_PINCAP_IN (1<<5) /* input capable */ 428d61a4ce8SGerd Hoffmann #define AC_PINCAP_BALANCE (1<<6) /* balanced I/O capable */ 429d61a4ce8SGerd Hoffmann /* Note: This LR_SWAP pincap is defined in the Realtek ALC883 specification, 430d61a4ce8SGerd Hoffmann * but is marked reserved in the Intel HDA specification. 431d61a4ce8SGerd Hoffmann */ 432d61a4ce8SGerd Hoffmann #define AC_PINCAP_LR_SWAP (1<<7) /* L/R swap */ 433d61a4ce8SGerd Hoffmann /* Note: The same bit as LR_SWAP is newly defined as HDMI capability 434d61a4ce8SGerd Hoffmann * in HD-audio specification 435d61a4ce8SGerd Hoffmann */ 436d61a4ce8SGerd Hoffmann #define AC_PINCAP_HDMI (1<<7) /* HDMI pin */ 437d61a4ce8SGerd Hoffmann #define AC_PINCAP_DP (1<<24) /* DisplayPort pin, can 438d61a4ce8SGerd Hoffmann * coexist with AC_PINCAP_HDMI 439d61a4ce8SGerd Hoffmann */ 440d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF (0x37<<8) 441d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_SHIFT 8 442d61a4ce8SGerd Hoffmann #define AC_PINCAP_EAPD (1<<16) /* EAPD capable */ 443d61a4ce8SGerd Hoffmann #define AC_PINCAP_HBR (1<<27) /* High Bit Rate */ 444d61a4ce8SGerd Hoffmann /* Vref status (used in pin cap) */ 445d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_HIZ (1<<0) /* Hi-Z */ 446d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_50 (1<<1) /* 50% */ 447d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_GRD (1<<2) /* ground */ 448d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_80 (1<<4) /* 80% */ 449d61a4ce8SGerd Hoffmann #define AC_PINCAP_VREF_100 (1<<5) /* 100% */ 450d61a4ce8SGerd Hoffmann 451d61a4ce8SGerd Hoffmann /* Amplifier capabilities */ 452d61a4ce8SGerd Hoffmann #define AC_AMPCAP_OFFSET (0x7f<<0) /* 0dB offset */ 453d61a4ce8SGerd Hoffmann #define AC_AMPCAP_OFFSET_SHIFT 0 454d61a4ce8SGerd Hoffmann #define AC_AMPCAP_NUM_STEPS (0x7f<<8) /* number of steps */ 455d61a4ce8SGerd Hoffmann #define AC_AMPCAP_NUM_STEPS_SHIFT 8 456d61a4ce8SGerd Hoffmann #define AC_AMPCAP_STEP_SIZE (0x7f<<16) /* step size 0-32dB 457d61a4ce8SGerd Hoffmann * in 0.25dB 458d61a4ce8SGerd Hoffmann */ 459d61a4ce8SGerd Hoffmann #define AC_AMPCAP_STEP_SIZE_SHIFT 16 460d61a4ce8SGerd Hoffmann #define AC_AMPCAP_MUTE (1<<31) /* mute capable */ 461d61a4ce8SGerd Hoffmann #define AC_AMPCAP_MUTE_SHIFT 31 462d61a4ce8SGerd Hoffmann 463d61a4ce8SGerd Hoffmann /* Connection list */ 464d61a4ce8SGerd Hoffmann #define AC_CLIST_LENGTH (0x7f<<0) 465d61a4ce8SGerd Hoffmann #define AC_CLIST_LONG (1<<7) 466d61a4ce8SGerd Hoffmann 467d61a4ce8SGerd Hoffmann /* Supported power status */ 468d61a4ce8SGerd Hoffmann #define AC_PWRST_D0SUP (1<<0) 469d61a4ce8SGerd Hoffmann #define AC_PWRST_D1SUP (1<<1) 470d61a4ce8SGerd Hoffmann #define AC_PWRST_D2SUP (1<<2) 471d61a4ce8SGerd Hoffmann #define AC_PWRST_D3SUP (1<<3) 472d61a4ce8SGerd Hoffmann #define AC_PWRST_D3COLDSUP (1<<4) 473d61a4ce8SGerd Hoffmann #define AC_PWRST_S3D3COLDSUP (1<<29) 474d61a4ce8SGerd Hoffmann #define AC_PWRST_CLKSTOP (1<<30) 475d61a4ce8SGerd Hoffmann #define AC_PWRST_EPSS (1U<<31) 476d61a4ce8SGerd Hoffmann 477d61a4ce8SGerd Hoffmann /* Power state values */ 478d61a4ce8SGerd Hoffmann #define AC_PWRST_SETTING (0xf<<0) 479d61a4ce8SGerd Hoffmann #define AC_PWRST_ACTUAL (0xf<<4) 480d61a4ce8SGerd Hoffmann #define AC_PWRST_ACTUAL_SHIFT 4 481d61a4ce8SGerd Hoffmann #define AC_PWRST_D0 0x00 482d61a4ce8SGerd Hoffmann #define AC_PWRST_D1 0x01 483d61a4ce8SGerd Hoffmann #define AC_PWRST_D2 0x02 484d61a4ce8SGerd Hoffmann #define AC_PWRST_D3 0x03 485d61a4ce8SGerd Hoffmann 486*528ea579SMichael Tokarev /* Processing capabilities */ 487d61a4ce8SGerd Hoffmann #define AC_PCAP_BENIGN (1<<0) 488d61a4ce8SGerd Hoffmann #define AC_PCAP_NUM_COEF (0xff<<8) 489d61a4ce8SGerd Hoffmann #define AC_PCAP_NUM_COEF_SHIFT 8 490d61a4ce8SGerd Hoffmann 491d61a4ce8SGerd Hoffmann /* Volume knobs capabilities */ 492d61a4ce8SGerd Hoffmann #define AC_KNBCAP_NUM_STEPS (0x7f<<0) 493d61a4ce8SGerd Hoffmann #define AC_KNBCAP_DELTA (1<<7) 494d61a4ce8SGerd Hoffmann 495d61a4ce8SGerd Hoffmann /* HDMI LPCM capabilities */ 496d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_48K_CP_CHNS (0x0f<<0) /* max channels w/ CP-on */ 497d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_48K_NO_CHNS (0x0f<<4) /* max channels w/o CP-on */ 498d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_48K_20BIT (1<<8) /* 20b bitrate supported */ 499d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_48K_24BIT (1<<9) /* 24b bitrate supported */ 500d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_96K_CP_CHNS (0x0f<<10) /* max channels w/ CP-on */ 501d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_96K_NO_CHNS (0x0f<<14) /* max channels w/o CP-on */ 502d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_96K_20BIT (1<<18) /* 20b bitrate supported */ 503d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_96K_24BIT (1<<19) /* 24b bitrate supported */ 504d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_192K_CP_CHNS (0x0f<<20) /* max channels w/ CP-on */ 505d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_192K_NO_CHNS (0x0f<<24) /* max channels w/o CP-on */ 506d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_192K_20BIT (1<<28) /* 20b bitrate supported */ 507d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_192K_24BIT (1<<29) /* 24b bitrate supported */ 508d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_44K (1<<30) /* 44.1kHz support */ 509d61a4ce8SGerd Hoffmann #define AC_LPCMCAP_44K_MS (1<<31) /* 44.1kHz-multiplies support */ 510d61a4ce8SGerd Hoffmann 511d61a4ce8SGerd Hoffmann /* 512d61a4ce8SGerd Hoffmann * Control Parameters 513d61a4ce8SGerd Hoffmann */ 514d61a4ce8SGerd Hoffmann 515d61a4ce8SGerd Hoffmann /* Amp gain/mute */ 516d61a4ce8SGerd Hoffmann #define AC_AMP_MUTE (1<<7) 517d61a4ce8SGerd Hoffmann #define AC_AMP_GAIN (0x7f) 518d61a4ce8SGerd Hoffmann #define AC_AMP_GET_INDEX (0xf<<0) 519d61a4ce8SGerd Hoffmann 520d61a4ce8SGerd Hoffmann #define AC_AMP_GET_LEFT (1<<13) 521d61a4ce8SGerd Hoffmann #define AC_AMP_GET_RIGHT (0<<13) 522d61a4ce8SGerd Hoffmann #define AC_AMP_GET_OUTPUT (1<<15) 523d61a4ce8SGerd Hoffmann #define AC_AMP_GET_INPUT (0<<15) 524d61a4ce8SGerd Hoffmann 525d61a4ce8SGerd Hoffmann #define AC_AMP_SET_INDEX (0xf<<8) 526d61a4ce8SGerd Hoffmann #define AC_AMP_SET_INDEX_SHIFT 8 527d61a4ce8SGerd Hoffmann #define AC_AMP_SET_RIGHT (1<<12) 528d61a4ce8SGerd Hoffmann #define AC_AMP_SET_LEFT (1<<13) 529d61a4ce8SGerd Hoffmann #define AC_AMP_SET_INPUT (1<<14) 530d61a4ce8SGerd Hoffmann #define AC_AMP_SET_OUTPUT (1<<15) 531d61a4ce8SGerd Hoffmann 532d61a4ce8SGerd Hoffmann /* DIGITAL1 bits */ 533d61a4ce8SGerd Hoffmann #define AC_DIG1_ENABLE (1<<0) 534d61a4ce8SGerd Hoffmann #define AC_DIG1_V (1<<1) 535d61a4ce8SGerd Hoffmann #define AC_DIG1_VCFG (1<<2) 536d61a4ce8SGerd Hoffmann #define AC_DIG1_EMPHASIS (1<<3) 537d61a4ce8SGerd Hoffmann #define AC_DIG1_COPYRIGHT (1<<4) 538d61a4ce8SGerd Hoffmann #define AC_DIG1_NONAUDIO (1<<5) 539d61a4ce8SGerd Hoffmann #define AC_DIG1_PROFESSIONAL (1<<6) 540d61a4ce8SGerd Hoffmann #define AC_DIG1_LEVEL (1<<7) 541d61a4ce8SGerd Hoffmann 542d61a4ce8SGerd Hoffmann /* DIGITAL2 bits */ 543d61a4ce8SGerd Hoffmann #define AC_DIG2_CC (0x7f<<0) 544d61a4ce8SGerd Hoffmann 545d61a4ce8SGerd Hoffmann /* Pin widget control - 8bit */ 546d61a4ce8SGerd Hoffmann #define AC_PINCTL_EPT (0x3<<0) 547d61a4ce8SGerd Hoffmann #define AC_PINCTL_EPT_NATIVE 0 548d61a4ce8SGerd Hoffmann #define AC_PINCTL_EPT_HBR 3 549d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREFEN (0x7<<0) 550d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREF_HIZ 0 /* Hi-Z */ 551d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREF_50 1 /* 50% */ 552d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREF_GRD 2 /* ground */ 553d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREF_80 4 /* 80% */ 554d61a4ce8SGerd Hoffmann #define AC_PINCTL_VREF_100 5 /* 100% */ 555d61a4ce8SGerd Hoffmann #define AC_PINCTL_IN_EN (1<<5) 556d61a4ce8SGerd Hoffmann #define AC_PINCTL_OUT_EN (1<<6) 557d61a4ce8SGerd Hoffmann #define AC_PINCTL_HP_EN (1<<7) 558d61a4ce8SGerd Hoffmann 559d61a4ce8SGerd Hoffmann /* Pin sense - 32bit */ 560d61a4ce8SGerd Hoffmann #define AC_PINSENSE_IMPEDANCE_MASK (0x7fffffff) 561d61a4ce8SGerd Hoffmann #define AC_PINSENSE_PRESENCE (1<<31) 562d61a4ce8SGerd Hoffmann #define AC_PINSENSE_ELDV (1<<30) /* ELD valid (HDMI) */ 563d61a4ce8SGerd Hoffmann 564d61a4ce8SGerd Hoffmann /* EAPD/BTL enable - 32bit */ 565d61a4ce8SGerd Hoffmann #define AC_EAPDBTL_BALANCED (1<<0) 566d61a4ce8SGerd Hoffmann #define AC_EAPDBTL_EAPD (1<<1) 567d61a4ce8SGerd Hoffmann #define AC_EAPDBTL_LR_SWAP (1<<2) 568d61a4ce8SGerd Hoffmann 569d61a4ce8SGerd Hoffmann /* HDMI ELD data */ 570d61a4ce8SGerd Hoffmann #define AC_ELDD_ELD_VALID (1<<31) 571d61a4ce8SGerd Hoffmann #define AC_ELDD_ELD_DATA 0xff 572d61a4ce8SGerd Hoffmann 573d61a4ce8SGerd Hoffmann /* HDMI DIP size */ 574d61a4ce8SGerd Hoffmann #define AC_DIPSIZE_ELD_BUF (1<<3) /* ELD buf size of packet size */ 575d61a4ce8SGerd Hoffmann #define AC_DIPSIZE_PACK_IDX (0x07<<0) /* packet index */ 576d61a4ce8SGerd Hoffmann 577d61a4ce8SGerd Hoffmann /* HDMI DIP index */ 578d61a4ce8SGerd Hoffmann #define AC_DIPIDX_PACK_IDX (0x07<<5) /* packet idnex */ 579d61a4ce8SGerd Hoffmann #define AC_DIPIDX_BYTE_IDX (0x1f<<0) /* byte index */ 580d61a4ce8SGerd Hoffmann 581d61a4ce8SGerd Hoffmann /* HDMI DIP xmit (transmit) control */ 582d61a4ce8SGerd Hoffmann #define AC_DIPXMIT_MASK (0x3<<6) 583d61a4ce8SGerd Hoffmann #define AC_DIPXMIT_DISABLE (0x0<<6) /* disable xmit */ 584d61a4ce8SGerd Hoffmann #define AC_DIPXMIT_ONCE (0x2<<6) /* xmit once then disable */ 585d61a4ce8SGerd Hoffmann #define AC_DIPXMIT_BEST (0x3<<6) /* best effort */ 586d61a4ce8SGerd Hoffmann 587d61a4ce8SGerd Hoffmann /* HDMI content protection (CP) control */ 588d61a4ce8SGerd Hoffmann #define AC_CPCTRL_CES (1<<9) /* current encryption state */ 589d61a4ce8SGerd Hoffmann #define AC_CPCTRL_READY (1<<8) /* ready bit */ 590d61a4ce8SGerd Hoffmann #define AC_CPCTRL_SUBTAG (0x1f<<3) /* subtag for unsol-resp */ 591d61a4ce8SGerd Hoffmann #define AC_CPCTRL_STATE (3<<0) /* current CP request state */ 592d61a4ce8SGerd Hoffmann 593d61a4ce8SGerd Hoffmann /* Converter channel <-> HDMI slot mapping */ 594d61a4ce8SGerd Hoffmann #define AC_CVTMAP_HDMI_SLOT (0xf<<0) /* HDMI slot number */ 595d61a4ce8SGerd Hoffmann #define AC_CVTMAP_CHAN (0xf<<4) /* converter channel number */ 596d61a4ce8SGerd Hoffmann 597d61a4ce8SGerd Hoffmann /* configuration default - 32bit */ 598d61a4ce8SGerd Hoffmann #define AC_DEFCFG_SEQUENCE (0xf<<0) 599d61a4ce8SGerd Hoffmann #define AC_DEFCFG_DEF_ASSOC (0xf<<4) 600d61a4ce8SGerd Hoffmann #define AC_DEFCFG_ASSOC_SHIFT 4 601d61a4ce8SGerd Hoffmann #define AC_DEFCFG_MISC (0xf<<8) 602d61a4ce8SGerd Hoffmann #define AC_DEFCFG_MISC_SHIFT 8 603d61a4ce8SGerd Hoffmann #define AC_DEFCFG_MISC_NO_PRESENCE (1<<0) 604d61a4ce8SGerd Hoffmann #define AC_DEFCFG_COLOR (0xf<<12) 605d61a4ce8SGerd Hoffmann #define AC_DEFCFG_COLOR_SHIFT 12 606d61a4ce8SGerd Hoffmann #define AC_DEFCFG_CONN_TYPE (0xf<<16) 607d61a4ce8SGerd Hoffmann #define AC_DEFCFG_CONN_TYPE_SHIFT 16 608d61a4ce8SGerd Hoffmann #define AC_DEFCFG_DEVICE (0xf<<20) 609d61a4ce8SGerd Hoffmann #define AC_DEFCFG_DEVICE_SHIFT 20 610d61a4ce8SGerd Hoffmann #define AC_DEFCFG_LOCATION (0x3f<<24) 611d61a4ce8SGerd Hoffmann #define AC_DEFCFG_LOCATION_SHIFT 24 612d61a4ce8SGerd Hoffmann #define AC_DEFCFG_PORT_CONN (0x3<<30) 613d61a4ce8SGerd Hoffmann #define AC_DEFCFG_PORT_CONN_SHIFT 30 614d61a4ce8SGerd Hoffmann 615d61a4ce8SGerd Hoffmann /* device device types (0x0-0xf) */ 616d61a4ce8SGerd Hoffmann enum { 617d61a4ce8SGerd Hoffmann AC_JACK_LINE_OUT, 618d61a4ce8SGerd Hoffmann AC_JACK_SPEAKER, 619d61a4ce8SGerd Hoffmann AC_JACK_HP_OUT, 620d61a4ce8SGerd Hoffmann AC_JACK_CD, 621d61a4ce8SGerd Hoffmann AC_JACK_SPDIF_OUT, 622d61a4ce8SGerd Hoffmann AC_JACK_DIG_OTHER_OUT, 623d61a4ce8SGerd Hoffmann AC_JACK_MODEM_LINE_SIDE, 624d61a4ce8SGerd Hoffmann AC_JACK_MODEM_HAND_SIDE, 625d61a4ce8SGerd Hoffmann AC_JACK_LINE_IN, 626d61a4ce8SGerd Hoffmann AC_JACK_AUX, 627d61a4ce8SGerd Hoffmann AC_JACK_MIC_IN, 628d61a4ce8SGerd Hoffmann AC_JACK_TELEPHONY, 629d61a4ce8SGerd Hoffmann AC_JACK_SPDIF_IN, 630d61a4ce8SGerd Hoffmann AC_JACK_DIG_OTHER_IN, 631d61a4ce8SGerd Hoffmann AC_JACK_OTHER = 0xf, 632d61a4ce8SGerd Hoffmann }; 633d61a4ce8SGerd Hoffmann 634d61a4ce8SGerd Hoffmann /* jack connection types (0x0-0xf) */ 635d61a4ce8SGerd Hoffmann enum { 636d61a4ce8SGerd Hoffmann AC_JACK_CONN_UNKNOWN, 637d61a4ce8SGerd Hoffmann AC_JACK_CONN_1_8, 638d61a4ce8SGerd Hoffmann AC_JACK_CONN_1_4, 639d61a4ce8SGerd Hoffmann AC_JACK_CONN_ATAPI, 640d61a4ce8SGerd Hoffmann AC_JACK_CONN_RCA, 641d61a4ce8SGerd Hoffmann AC_JACK_CONN_OPTICAL, 642d61a4ce8SGerd Hoffmann AC_JACK_CONN_OTHER_DIGITAL, 643d61a4ce8SGerd Hoffmann AC_JACK_CONN_OTHER_ANALOG, 644d61a4ce8SGerd Hoffmann AC_JACK_CONN_DIN, 645d61a4ce8SGerd Hoffmann AC_JACK_CONN_XLR, 646d61a4ce8SGerd Hoffmann AC_JACK_CONN_RJ11, 647d61a4ce8SGerd Hoffmann AC_JACK_CONN_COMB, 648d61a4ce8SGerd Hoffmann AC_JACK_CONN_OTHER = 0xf, 649d61a4ce8SGerd Hoffmann }; 650d61a4ce8SGerd Hoffmann 651d61a4ce8SGerd Hoffmann /* jack colors (0x0-0xf) */ 652d61a4ce8SGerd Hoffmann enum { 653d61a4ce8SGerd Hoffmann AC_JACK_COLOR_UNKNOWN, 654d61a4ce8SGerd Hoffmann AC_JACK_COLOR_BLACK, 655d61a4ce8SGerd Hoffmann AC_JACK_COLOR_GREY, 656d61a4ce8SGerd Hoffmann AC_JACK_COLOR_BLUE, 657d61a4ce8SGerd Hoffmann AC_JACK_COLOR_GREEN, 658d61a4ce8SGerd Hoffmann AC_JACK_COLOR_RED, 659d61a4ce8SGerd Hoffmann AC_JACK_COLOR_ORANGE, 660d61a4ce8SGerd Hoffmann AC_JACK_COLOR_YELLOW, 661d61a4ce8SGerd Hoffmann AC_JACK_COLOR_PURPLE, 662d61a4ce8SGerd Hoffmann AC_JACK_COLOR_PINK, 663d61a4ce8SGerd Hoffmann AC_JACK_COLOR_WHITE = 0xe, 664d61a4ce8SGerd Hoffmann AC_JACK_COLOR_OTHER, 665d61a4ce8SGerd Hoffmann }; 666d61a4ce8SGerd Hoffmann 667d61a4ce8SGerd Hoffmann /* Jack location (0x0-0x3f) */ 668d61a4ce8SGerd Hoffmann /* common case */ 669d61a4ce8SGerd Hoffmann enum { 670d61a4ce8SGerd Hoffmann AC_JACK_LOC_NONE, 671d61a4ce8SGerd Hoffmann AC_JACK_LOC_REAR, 672d61a4ce8SGerd Hoffmann AC_JACK_LOC_FRONT, 673d61a4ce8SGerd Hoffmann AC_JACK_LOC_LEFT, 674d61a4ce8SGerd Hoffmann AC_JACK_LOC_RIGHT, 675d61a4ce8SGerd Hoffmann AC_JACK_LOC_TOP, 676d61a4ce8SGerd Hoffmann AC_JACK_LOC_BOTTOM, 677d61a4ce8SGerd Hoffmann }; 678d61a4ce8SGerd Hoffmann /* bits 4-5 */ 679d61a4ce8SGerd Hoffmann enum { 680d61a4ce8SGerd Hoffmann AC_JACK_LOC_EXTERNAL = 0x00, 681d61a4ce8SGerd Hoffmann AC_JACK_LOC_INTERNAL = 0x10, 682d61a4ce8SGerd Hoffmann AC_JACK_LOC_SEPARATE = 0x20, 683d61a4ce8SGerd Hoffmann AC_JACK_LOC_OTHER = 0x30, 684d61a4ce8SGerd Hoffmann }; 685d61a4ce8SGerd Hoffmann enum { 686d61a4ce8SGerd Hoffmann /* external on primary chasis */ 687d61a4ce8SGerd Hoffmann AC_JACK_LOC_REAR_PANEL = 0x07, 688d61a4ce8SGerd Hoffmann AC_JACK_LOC_DRIVE_BAY, 689d61a4ce8SGerd Hoffmann /* internal */ 690d61a4ce8SGerd Hoffmann AC_JACK_LOC_RISER = 0x17, 691d61a4ce8SGerd Hoffmann AC_JACK_LOC_HDMI, 692d61a4ce8SGerd Hoffmann AC_JACK_LOC_ATAPI, 693d61a4ce8SGerd Hoffmann /* others */ 694d61a4ce8SGerd Hoffmann AC_JACK_LOC_MOBILE_IN = 0x37, 695d61a4ce8SGerd Hoffmann AC_JACK_LOC_MOBILE_OUT, 696d61a4ce8SGerd Hoffmann }; 697d61a4ce8SGerd Hoffmann 698d61a4ce8SGerd Hoffmann /* Port connectivity (0-3) */ 699d61a4ce8SGerd Hoffmann enum { 700d61a4ce8SGerd Hoffmann AC_JACK_PORT_COMPLEX, 701d61a4ce8SGerd Hoffmann AC_JACK_PORT_NONE, 702d61a4ce8SGerd Hoffmann AC_JACK_PORT_FIXED, 703d61a4ce8SGerd Hoffmann AC_JACK_PORT_BOTH, 704d61a4ce8SGerd Hoffmann }; 705d61a4ce8SGerd Hoffmann 706d61a4ce8SGerd Hoffmann /* max. connections to a widget */ 707d61a4ce8SGerd Hoffmann #define HDA_MAX_CONNECTIONS 32 708d61a4ce8SGerd Hoffmann 709d61a4ce8SGerd Hoffmann /* max. codec address */ 710d61a4ce8SGerd Hoffmann #define HDA_MAX_CODEC_ADDRESS 0x0f 711d61a4ce8SGerd Hoffmann 712d61a4ce8SGerd Hoffmann /* max number of PCM devics per card */ 713d61a4ce8SGerd Hoffmann #define HDA_MAX_PCMS 10 714d61a4ce8SGerd Hoffmann 715d61a4ce8SGerd Hoffmann /* --------------------------------------------------------------------- */ 716d61a4ce8SGerd Hoffmann 717d61a4ce8SGerd Hoffmann #endif 718