1b8174937Sbellard /* 2b8174937Sbellard * QEMU Crystal CS4231 audio chip emulation 3b8174937Sbellard * 4b8174937Sbellard * Copyright (c) 2006 Fabrice Bellard 5b8174937Sbellard * 6b8174937Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7b8174937Sbellard * of this software and associated documentation files (the "Software"), to deal 8b8174937Sbellard * in the Software without restriction, including without limitation the rights 9b8174937Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10b8174937Sbellard * copies of the Software, and to permit persons to whom the Software is 11b8174937Sbellard * furnished to do so, subject to the following conditions: 12b8174937Sbellard * 13b8174937Sbellard * The above copyright notice and this permission notice shall be included in 14b8174937Sbellard * all copies or substantial portions of the Software. 15b8174937Sbellard * 16b8174937Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17b8174937Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18b8174937Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19b8174937Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20b8174937Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21b8174937Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22b8174937Sbellard * THE SOFTWARE. 23b8174937Sbellard */ 24fa28ec52SBlue Swirl 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2697bf4851SBlue Swirl #include "trace.h" 27b8174937Sbellard 28b8174937Sbellard /* 29b8174937Sbellard * In addition to Crystal CS4231 there is a DMA controller on Sparc. 30b8174937Sbellard */ 31e64d7d59Sblueswir1 #define CS_SIZE 0x40 32b8174937Sbellard #define CS_REGS 16 33b8174937Sbellard #define CS_DREGS 32 34b8174937Sbellard #define CS_MAXDREG (CS_DREGS - 1) 35b8174937Sbellard 36*f9e74190SAndreas Färber #define TYPE_CS4231 "SUNW,CS4231" 37*f9e74190SAndreas Färber #define CS4231(obj) \ 38*f9e74190SAndreas Färber OBJECT_CHECK(CSState, (obj), TYPE_CS4231) 39*f9e74190SAndreas Färber 40b8174937Sbellard typedef struct CSState { 41*f9e74190SAndreas Färber SysBusDevice parent_obj; 42*f9e74190SAndreas Färber 43df182043SAvi Kivity MemoryRegion iomem; 44fa28ec52SBlue Swirl qemu_irq irq; 45b8174937Sbellard uint32_t regs[CS_REGS]; 46b8174937Sbellard uint8_t dregs[CS_DREGS]; 47b8174937Sbellard } CSState; 48b8174937Sbellard 49b8174937Sbellard #define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG) 50b8174937Sbellard #define CS_VER 0xa0 51b8174937Sbellard #define CS_CDC_VER 0x8a 52b8174937Sbellard 5382d4c6e6SBlue Swirl static void cs_reset(DeviceState *d) 54b8174937Sbellard { 55*f9e74190SAndreas Färber CSState *s = CS4231(d); 56b8174937Sbellard 57b8174937Sbellard memset(s->regs, 0, CS_REGS * 4); 58b8174937Sbellard memset(s->dregs, 0, CS_DREGS); 59b8174937Sbellard s->dregs[12] = CS_CDC_VER; 60b8174937Sbellard s->dregs[25] = CS_VER; 61b8174937Sbellard } 62b8174937Sbellard 63a8170e5eSAvi Kivity static uint64_t cs_mem_read(void *opaque, hwaddr addr, 64df182043SAvi Kivity unsigned size) 65b8174937Sbellard { 66b8174937Sbellard CSState *s = opaque; 67b8174937Sbellard uint32_t saddr, ret; 68b8174937Sbellard 69e64d7d59Sblueswir1 saddr = addr >> 2; 70b8174937Sbellard switch (saddr) { 71b8174937Sbellard case 1: 72b8174937Sbellard switch (CS_RAP(s)) { 73b8174937Sbellard case 3: // Write only 74b8174937Sbellard ret = 0; 75b8174937Sbellard break; 76b8174937Sbellard default: 77b8174937Sbellard ret = s->dregs[CS_RAP(s)]; 78b8174937Sbellard break; 79b8174937Sbellard } 8097bf4851SBlue Swirl trace_cs4231_mem_readl_dreg(CS_RAP(s), ret); 81b8174937Sbellard break; 82b8174937Sbellard default: 83b8174937Sbellard ret = s->regs[saddr]; 8497bf4851SBlue Swirl trace_cs4231_mem_readl_reg(saddr, ret); 85b8174937Sbellard break; 86b8174937Sbellard } 87b8174937Sbellard return ret; 88b8174937Sbellard } 89b8174937Sbellard 90a8170e5eSAvi Kivity static void cs_mem_write(void *opaque, hwaddr addr, 91df182043SAvi Kivity uint64_t val, unsigned size) 92b8174937Sbellard { 93b8174937Sbellard CSState *s = opaque; 94b8174937Sbellard uint32_t saddr; 95b8174937Sbellard 96e64d7d59Sblueswir1 saddr = addr >> 2; 9797bf4851SBlue Swirl trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val); 98b8174937Sbellard switch (saddr) { 99b8174937Sbellard case 1: 10097bf4851SBlue Swirl trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val); 101b8174937Sbellard switch(CS_RAP(s)) { 102b8174937Sbellard case 11: 103b8174937Sbellard case 25: // Read only 104b8174937Sbellard break; 105b8174937Sbellard case 12: 106b8174937Sbellard val &= 0x40; 107b8174937Sbellard val |= CS_CDC_VER; // Codec version 108b8174937Sbellard s->dregs[CS_RAP(s)] = val; 109b8174937Sbellard break; 110b8174937Sbellard default: 111b8174937Sbellard s->dregs[CS_RAP(s)] = val; 112b8174937Sbellard break; 113b8174937Sbellard } 114b8174937Sbellard break; 115b8174937Sbellard case 2: // Read only 116b8174937Sbellard break; 117b8174937Sbellard case 4: 11882d4c6e6SBlue Swirl if (val & 1) { 119*f9e74190SAndreas Färber cs_reset(DEVICE(s)); 12082d4c6e6SBlue Swirl } 121b8174937Sbellard val &= 0x7f; 122b8174937Sbellard s->regs[saddr] = val; 123b8174937Sbellard break; 124b8174937Sbellard default: 125b8174937Sbellard s->regs[saddr] = val; 126b8174937Sbellard break; 127b8174937Sbellard } 128b8174937Sbellard } 129b8174937Sbellard 130df182043SAvi Kivity static const MemoryRegionOps cs_mem_ops = { 131df182043SAvi Kivity .read = cs_mem_read, 132df182043SAvi Kivity .write = cs_mem_write, 133df182043SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 134b8174937Sbellard }; 135b8174937Sbellard 13682d4c6e6SBlue Swirl static const VMStateDescription vmstate_cs4231 = { 13782d4c6e6SBlue Swirl .name ="cs4231", 13882d4c6e6SBlue Swirl .version_id = 1, 13982d4c6e6SBlue Swirl .minimum_version_id = 1, 14082d4c6e6SBlue Swirl .minimum_version_id_old = 1, 14182d4c6e6SBlue Swirl .fields = (VMStateField []) { 14282d4c6e6SBlue Swirl VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS), 14382d4c6e6SBlue Swirl VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS), 14482d4c6e6SBlue Swirl VMSTATE_END_OF_LIST() 145b8174937Sbellard } 14682d4c6e6SBlue Swirl }; 147b8174937Sbellard 14881a322d4SGerd Hoffmann static int cs4231_init1(SysBusDevice *dev) 149b8174937Sbellard { 150*f9e74190SAndreas Färber CSState *s = CS4231(dev); 151b8174937Sbellard 15264bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &cs_mem_ops, s, "cs4321", 15364bde0f3SPaolo Bonzini CS_SIZE); 154750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 155fa28ec52SBlue Swirl sysbus_init_irq(dev, &s->irq); 156b8174937Sbellard 15781a322d4SGerd Hoffmann return 0; 158b8174937Sbellard } 159fa28ec52SBlue Swirl 160999e12bbSAnthony Liguori static Property cs4231_properties[] = { 161999e12bbSAnthony Liguori {.name = NULL}, 162999e12bbSAnthony Liguori }; 163999e12bbSAnthony Liguori 164999e12bbSAnthony Liguori static void cs4231_class_init(ObjectClass *klass, void *data) 165999e12bbSAnthony Liguori { 16639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 167999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 168999e12bbSAnthony Liguori 169999e12bbSAnthony Liguori k->init = cs4231_init1; 17039bffca2SAnthony Liguori dc->reset = cs_reset; 17139bffca2SAnthony Liguori dc->vmsd = &vmstate_cs4231; 17239bffca2SAnthony Liguori dc->props = cs4231_properties; 173fa28ec52SBlue Swirl } 174999e12bbSAnthony Liguori 1758c43a6f0SAndreas Färber static const TypeInfo cs4231_info = { 176*f9e74190SAndreas Färber .name = TYPE_CS4231, 17739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 17839bffca2SAnthony Liguori .instance_size = sizeof(CSState), 179999e12bbSAnthony Liguori .class_init = cs4231_class_init, 180fa28ec52SBlue Swirl }; 181fa28ec52SBlue Swirl 18283f7d43aSAndreas Färber static void cs4231_register_types(void) 183fa28ec52SBlue Swirl { 18439bffca2SAnthony Liguori type_register_static(&cs4231_info); 185fa28ec52SBlue Swirl } 186fa28ec52SBlue Swirl 18783f7d43aSAndreas Färber type_init(cs4231_register_types) 188