1b8174937Sbellard /* 2b8174937Sbellard * QEMU Crystal CS4231 audio chip emulation 3b8174937Sbellard * 4b8174937Sbellard * Copyright (c) 2006 Fabrice Bellard 5b8174937Sbellard * 6b8174937Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7b8174937Sbellard * of this software and associated documentation files (the "Software"), to deal 8b8174937Sbellard * in the Software without restriction, including without limitation the rights 9b8174937Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10b8174937Sbellard * copies of the Software, and to permit persons to whom the Software is 11b8174937Sbellard * furnished to do so, subject to the following conditions: 12b8174937Sbellard * 13b8174937Sbellard * The above copyright notice and this permission notice shall be included in 14b8174937Sbellard * all copies or substantial portions of the Software. 15b8174937Sbellard * 16b8174937Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17b8174937Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18b8174937Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19b8174937Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20b8174937Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21b8174937Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22b8174937Sbellard * THE SOFTWARE. 23b8174937Sbellard */ 24fa28ec52SBlue Swirl 256086a565SPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 27d6454270SMarkus Armbruster #include "migration/vmstate.h" 280b8fa32fSMarkus Armbruster #include "qemu/module.h" 2997bf4851SBlue Swirl #include "trace.h" 30db1015e9SEduardo Habkost #include "qom/object.h" 31b8174937Sbellard 32b8174937Sbellard /* 33b8174937Sbellard * In addition to Crystal CS4231 there is a DMA controller on Sparc. 34b8174937Sbellard */ 35e64d7d59Sblueswir1 #define CS_SIZE 0x40 36b8174937Sbellard #define CS_REGS 16 37b8174937Sbellard #define CS_DREGS 32 38b8174937Sbellard #define CS_MAXDREG (CS_DREGS - 1) 39b8174937Sbellard 40e178113fSMarkus Armbruster #define TYPE_CS4231 "sun-CS4231" 41db1015e9SEduardo Habkost typedef struct CSState CSState; 428110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(CSState, CS4231, 438110fa1dSEduardo Habkost TYPE_CS4231) 44f9e74190SAndreas Färber 45db1015e9SEduardo Habkost struct CSState { 46f9e74190SAndreas Färber SysBusDevice parent_obj; 47f9e74190SAndreas Färber 48df182043SAvi Kivity MemoryRegion iomem; 49fa28ec52SBlue Swirl qemu_irq irq; 50b8174937Sbellard uint32_t regs[CS_REGS]; 51b8174937Sbellard uint8_t dregs[CS_DREGS]; 52db1015e9SEduardo Habkost }; 53b8174937Sbellard 54b8174937Sbellard #define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG) 55b8174937Sbellard #define CS_VER 0xa0 56b8174937Sbellard #define CS_CDC_VER 0x8a 57b8174937Sbellard 5882d4c6e6SBlue Swirl static void cs_reset(DeviceState *d) 59b8174937Sbellard { 60f9e74190SAndreas Färber CSState *s = CS4231(d); 61b8174937Sbellard 62b8174937Sbellard memset(s->regs, 0, CS_REGS * 4); 63b8174937Sbellard memset(s->dregs, 0, CS_DREGS); 64b8174937Sbellard s->dregs[12] = CS_CDC_VER; 65b8174937Sbellard s->dregs[25] = CS_VER; 66b8174937Sbellard } 67b8174937Sbellard 68a8170e5eSAvi Kivity static uint64_t cs_mem_read(void *opaque, hwaddr addr, 69df182043SAvi Kivity unsigned size) 70b8174937Sbellard { 71b8174937Sbellard CSState *s = opaque; 72b8174937Sbellard uint32_t saddr, ret; 73b8174937Sbellard 74e64d7d59Sblueswir1 saddr = addr >> 2; 75b8174937Sbellard switch (saddr) { 76b8174937Sbellard case 1: 77b8174937Sbellard switch (CS_RAP(s)) { 78b8174937Sbellard case 3: // Write only 79b8174937Sbellard ret = 0; 80b8174937Sbellard break; 81b8174937Sbellard default: 82b8174937Sbellard ret = s->dregs[CS_RAP(s)]; 83b8174937Sbellard break; 84b8174937Sbellard } 8597bf4851SBlue Swirl trace_cs4231_mem_readl_dreg(CS_RAP(s), ret); 86b8174937Sbellard break; 87b8174937Sbellard default: 88b8174937Sbellard ret = s->regs[saddr]; 8997bf4851SBlue Swirl trace_cs4231_mem_readl_reg(saddr, ret); 90b8174937Sbellard break; 91b8174937Sbellard } 92b8174937Sbellard return ret; 93b8174937Sbellard } 94b8174937Sbellard 95a8170e5eSAvi Kivity static void cs_mem_write(void *opaque, hwaddr addr, 96df182043SAvi Kivity uint64_t val, unsigned size) 97b8174937Sbellard { 98b8174937Sbellard CSState *s = opaque; 99b8174937Sbellard uint32_t saddr; 100b8174937Sbellard 101e64d7d59Sblueswir1 saddr = addr >> 2; 10297bf4851SBlue Swirl trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val); 103b8174937Sbellard switch (saddr) { 104b8174937Sbellard case 1: 10597bf4851SBlue Swirl trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val); 106b8174937Sbellard switch(CS_RAP(s)) { 107b8174937Sbellard case 11: 108b8174937Sbellard case 25: // Read only 109b8174937Sbellard break; 110b8174937Sbellard case 12: 111b8174937Sbellard val &= 0x40; 112b8174937Sbellard val |= CS_CDC_VER; // Codec version 113b8174937Sbellard s->dregs[CS_RAP(s)] = val; 114b8174937Sbellard break; 115b8174937Sbellard default: 116b8174937Sbellard s->dregs[CS_RAP(s)] = val; 117b8174937Sbellard break; 118b8174937Sbellard } 119b8174937Sbellard break; 120b8174937Sbellard case 2: // Read only 121b8174937Sbellard break; 122b8174937Sbellard case 4: 12382d4c6e6SBlue Swirl if (val & 1) { 124f9e74190SAndreas Färber cs_reset(DEVICE(s)); 12582d4c6e6SBlue Swirl } 126b8174937Sbellard val &= 0x7f; 127b8174937Sbellard s->regs[saddr] = val; 128b8174937Sbellard break; 129b8174937Sbellard default: 130b8174937Sbellard s->regs[saddr] = val; 131b8174937Sbellard break; 132b8174937Sbellard } 133b8174937Sbellard } 134b8174937Sbellard 135df182043SAvi Kivity static const MemoryRegionOps cs_mem_ops = { 136df182043SAvi Kivity .read = cs_mem_read, 137df182043SAvi Kivity .write = cs_mem_write, 138df182043SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 139b8174937Sbellard }; 140b8174937Sbellard 14182d4c6e6SBlue Swirl static const VMStateDescription vmstate_cs4231 = { 14282d4c6e6SBlue Swirl .name ="cs4231", 14382d4c6e6SBlue Swirl .version_id = 1, 14482d4c6e6SBlue Swirl .minimum_version_id = 1, 145856a6fe4SRichard Henderson .fields = (const VMStateField[]) { 14682d4c6e6SBlue Swirl VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS), 14782d4c6e6SBlue Swirl VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS), 14882d4c6e6SBlue Swirl VMSTATE_END_OF_LIST() 149b8174937Sbellard } 15082d4c6e6SBlue Swirl }; 151b8174937Sbellard 152ff2df541Sxiaoqiang zhao static void cs4231_init(Object *obj) 153b8174937Sbellard { 154ff2df541Sxiaoqiang zhao CSState *s = CS4231(obj); 155ff2df541Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 156b8174937Sbellard 157ff2df541Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &cs_mem_ops, s, "cs4321", 15864bde0f3SPaolo Bonzini CS_SIZE); 159750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 160fa28ec52SBlue Swirl sysbus_init_irq(dev, &s->irq); 161b8174937Sbellard } 162fa28ec52SBlue Swirl 163*12d1a768SPhilippe Mathieu-Daudé static void cs4231_class_init(ObjectClass *klass, const void *data) 164999e12bbSAnthony Liguori { 16539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 166999e12bbSAnthony Liguori 167e3d08143SPeter Maydell device_class_set_legacy_reset(dc, cs_reset); 16839bffca2SAnthony Liguori dc->vmsd = &vmstate_cs4231; 169fa28ec52SBlue Swirl } 170999e12bbSAnthony Liguori 1718c43a6f0SAndreas Färber static const TypeInfo cs4231_info = { 172f9e74190SAndreas Färber .name = TYPE_CS4231, 17339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 17439bffca2SAnthony Liguori .instance_size = sizeof(CSState), 175ff2df541Sxiaoqiang zhao .instance_init = cs4231_init, 176999e12bbSAnthony Liguori .class_init = cs4231_class_init, 177fa28ec52SBlue Swirl }; 178fa28ec52SBlue Swirl 17983f7d43aSAndreas Färber static void cs4231_register_types(void) 180fa28ec52SBlue Swirl { 18139bffca2SAnthony Liguori type_register_static(&cs4231_info); 182fa28ec52SBlue Swirl } 183fa28ec52SBlue Swirl 18483f7d43aSAndreas Färber type_init(cs4231_register_types) 185