1e5c9a13eSbalrog /* 2e5c9a13eSbalrog * Copyright (C) 2006 InnoTek Systemberatung GmbH 3e5c9a13eSbalrog * 4e5c9a13eSbalrog * This file is part of VirtualBox Open Source Edition (OSE), as 5e5c9a13eSbalrog * available from http://www.virtualbox.org. This file is free software; 6e5c9a13eSbalrog * you can redistribute it and/or modify it under the terms of the GNU 7e5c9a13eSbalrog * General Public License as published by the Free Software Foundation, 8e5c9a13eSbalrog * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE 9e5c9a13eSbalrog * distribution. VirtualBox OSE is distributed in the hope that it will 10e5c9a13eSbalrog * be useful, but WITHOUT ANY WARRANTY of any kind. 11e5c9a13eSbalrog * 12e5c9a13eSbalrog * If you received this file as part of a commercial VirtualBox 13e5c9a13eSbalrog * distribution, then only the terms of your commercial VirtualBox 14e5c9a13eSbalrog * license agreement apply instead of the previous paragraph. 156b620ca3SPaolo Bonzini * 166b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 176b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 18e5c9a13eSbalrog */ 19e5c9a13eSbalrog 206086a565SPeter Maydell #include "qemu/osdep.h" 218a824e4dSEduardo Habkost #include "hw/audio/soundhw.h" 22e5c9a13eSbalrog #include "audio/audio.h" 23*edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h" 24a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 25d6454270SMarkus Armbruster #include "migration/vmstate.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 279c17d615SPaolo Bonzini #include "sysemu/dma.h" 28db1015e9SEduardo Habkost #include "qom/object.h" 29e5c9a13eSbalrog 30e5c9a13eSbalrog enum { 31e5c9a13eSbalrog AC97_Reset = 0x00, 32e5c9a13eSbalrog AC97_Master_Volume_Mute = 0x02, 33e5c9a13eSbalrog AC97_Headphone_Volume_Mute = 0x04, 34e5c9a13eSbalrog AC97_Master_Volume_Mono_Mute = 0x06, 35e5c9a13eSbalrog AC97_Master_Tone_RL = 0x08, 36e5c9a13eSbalrog AC97_PC_BEEP_Volume_Mute = 0x0A, 37e5c9a13eSbalrog AC97_Phone_Volume_Mute = 0x0C, 38e5c9a13eSbalrog AC97_Mic_Volume_Mute = 0x0E, 39e5c9a13eSbalrog AC97_Line_In_Volume_Mute = 0x10, 40e5c9a13eSbalrog AC97_CD_Volume_Mute = 0x12, 41e5c9a13eSbalrog AC97_Video_Volume_Mute = 0x14, 42e5c9a13eSbalrog AC97_Aux_Volume_Mute = 0x16, 43e5c9a13eSbalrog AC97_PCM_Out_Volume_Mute = 0x18, 44e5c9a13eSbalrog AC97_Record_Select = 0x1A, 45e5c9a13eSbalrog AC97_Record_Gain_Mute = 0x1C, 46e5c9a13eSbalrog AC97_Record_Gain_Mic_Mute = 0x1E, 47e5c9a13eSbalrog AC97_General_Purpose = 0x20, 48e5c9a13eSbalrog AC97_3D_Control = 0x22, 49e5c9a13eSbalrog AC97_AC_97_RESERVED = 0x24, 50e5c9a13eSbalrog AC97_Powerdown_Ctrl_Stat = 0x26, 51e5c9a13eSbalrog AC97_Extended_Audio_ID = 0x28, 52e5c9a13eSbalrog AC97_Extended_Audio_Ctrl_Stat = 0x2A, 53e5c9a13eSbalrog AC97_PCM_Front_DAC_Rate = 0x2C, 54e5c9a13eSbalrog AC97_PCM_Surround_DAC_Rate = 0x2E, 55e5c9a13eSbalrog AC97_PCM_LFE_DAC_Rate = 0x30, 56e5c9a13eSbalrog AC97_PCM_LR_ADC_Rate = 0x32, 57e5c9a13eSbalrog AC97_MIC_ADC_Rate = 0x34, 58e5c9a13eSbalrog AC97_6Ch_Vol_C_LFE_Mute = 0x36, 59e5c9a13eSbalrog AC97_6Ch_Vol_L_R_Surround_Mute = 0x38, 60e5c9a13eSbalrog AC97_Vendor_Reserved = 0x58, 61d044be37SHans de Goede AC97_Sigmatel_Analog = 0x6c, /* We emulate a Sigmatel codec */ 62d044be37SHans de Goede AC97_Sigmatel_Dac2Invert = 0x6e, /* We emulate a Sigmatel codec */ 63e5c9a13eSbalrog AC97_Vendor_ID1 = 0x7c, 64e5c9a13eSbalrog AC97_Vendor_ID2 = 0x7e 65e5c9a13eSbalrog }; 66e5c9a13eSbalrog 67e5c9a13eSbalrog #define SOFT_VOLUME 68e5c9a13eSbalrog #define SR_FIFOE 16 /* rwc */ 69e5c9a13eSbalrog #define SR_BCIS 8 /* rwc */ 70e5c9a13eSbalrog #define SR_LVBCI 4 /* rwc */ 71e5c9a13eSbalrog #define SR_CELV 2 /* ro */ 72e5c9a13eSbalrog #define SR_DCH 1 /* ro */ 73e5c9a13eSbalrog #define SR_VALID_MASK ((1 << 5) - 1) 74e5c9a13eSbalrog #define SR_WCLEAR_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI) 75e5c9a13eSbalrog #define SR_RO_MASK (SR_DCH | SR_CELV) 76e5c9a13eSbalrog #define SR_INT_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI) 77e5c9a13eSbalrog 78e5c9a13eSbalrog #define CR_IOCE 16 /* rw */ 79e5c9a13eSbalrog #define CR_FEIE 8 /* rw */ 80e5c9a13eSbalrog #define CR_LVBIE 4 /* rw */ 81e5c9a13eSbalrog #define CR_RR 2 /* rw */ 82e5c9a13eSbalrog #define CR_RPBM 1 /* rw */ 83e5c9a13eSbalrog #define CR_VALID_MASK ((1 << 5) - 1) 84e5c9a13eSbalrog #define CR_DONT_CLEAR_MASK (CR_IOCE | CR_FEIE | CR_LVBIE) 85e5c9a13eSbalrog 86e5c9a13eSbalrog #define GC_WR 4 /* rw */ 87e5c9a13eSbalrog #define GC_CR 2 /* rw */ 88e5c9a13eSbalrog #define GC_VALID_MASK ((1 << 6) - 1) 89e5c9a13eSbalrog 90e5c9a13eSbalrog #define GS_MD3 (1 << 17) /* rw */ 91e5c9a13eSbalrog #define GS_AD3 (1 << 16) /* rw */ 92e5c9a13eSbalrog #define GS_RCS (1 << 15) /* rwc */ 93e5c9a13eSbalrog #define GS_B3S12 (1 << 14) /* ro */ 94e5c9a13eSbalrog #define GS_B2S12 (1 << 13) /* ro */ 95e5c9a13eSbalrog #define GS_B1S12 (1 << 12) /* ro */ 96e5c9a13eSbalrog #define GS_S1R1 (1 << 11) /* rwc */ 97e5c9a13eSbalrog #define GS_S0R1 (1 << 10) /* rwc */ 98e5c9a13eSbalrog #define GS_S1CR (1 << 9) /* ro */ 99e5c9a13eSbalrog #define GS_S0CR (1 << 8) /* ro */ 100e5c9a13eSbalrog #define GS_MINT (1 << 7) /* ro */ 101e5c9a13eSbalrog #define GS_POINT (1 << 6) /* ro */ 102e5c9a13eSbalrog #define GS_PIINT (1 << 5) /* ro */ 103e5c9a13eSbalrog #define GS_RSRVD ((1 << 4) | (1 << 3)) 104e5c9a13eSbalrog #define GS_MOINT (1 << 2) /* ro */ 105e5c9a13eSbalrog #define GS_MIINT (1 << 1) /* ro */ 106e5c9a13eSbalrog #define GS_GSCI 1 /* rwc */ 107e5c9a13eSbalrog #define GS_RO_MASK (GS_B3S12 | \ 108e5c9a13eSbalrog GS_B2S12 | \ 109e5c9a13eSbalrog GS_B1S12 | \ 110e5c9a13eSbalrog GS_S1CR | \ 111e5c9a13eSbalrog GS_S0CR | \ 112e5c9a13eSbalrog GS_MINT | \ 113e5c9a13eSbalrog GS_POINT | \ 114e5c9a13eSbalrog GS_PIINT | \ 115e5c9a13eSbalrog GS_RSRVD | \ 116e5c9a13eSbalrog GS_MOINT | \ 117e5c9a13eSbalrog GS_MIINT) 118e5c9a13eSbalrog #define GS_VALID_MASK ((1 << 18) - 1) 119e5c9a13eSbalrog #define GS_WCLEAR_MASK (GS_RCS | GS_S1R1 | GS_S0R1 | GS_GSCI) 120e5c9a13eSbalrog 121e5c9a13eSbalrog #define BD_IOC (1 << 31) 122e5c9a13eSbalrog #define BD_BUP (1 << 30) 123e5c9a13eSbalrog 124e5c9a13eSbalrog #define EACS_VRA 1 125e5c9a13eSbalrog #define EACS_VRM 8 126e5c9a13eSbalrog 127e5c9a13eSbalrog #define MUTE_SHIFT 15 128e5c9a13eSbalrog 129417d430eSLi Qiang #define TYPE_AC97 "AC97" 1308063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(AC97LinkState, AC97) 131417d430eSLi Qiang 132e5c9a13eSbalrog #define REC_MASK 7 133e5c9a13eSbalrog enum { 134e5c9a13eSbalrog REC_MIC = 0, 135e5c9a13eSbalrog REC_CD, 136e5c9a13eSbalrog REC_VIDEO, 137e5c9a13eSbalrog REC_AUX, 138e5c9a13eSbalrog REC_LINE_IN, 139e5c9a13eSbalrog REC_STEREO_MIX, 140e5c9a13eSbalrog REC_MONO_MIX, 141e5c9a13eSbalrog REC_PHONE 142e5c9a13eSbalrog }; 143e5c9a13eSbalrog 144e5c9a13eSbalrog typedef struct BD { 145e5c9a13eSbalrog uint32_t addr; 146e5c9a13eSbalrog uint32_t ctl_len; 147e5c9a13eSbalrog } BD; 148e5c9a13eSbalrog 149e5c9a13eSbalrog typedef struct AC97BusMasterRegs { 150e5c9a13eSbalrog uint32_t bdbar; /* rw 0 */ 151e5c9a13eSbalrog uint8_t civ; /* ro 0 */ 152e5c9a13eSbalrog uint8_t lvi; /* rw 0 */ 153e5c9a13eSbalrog uint16_t sr; /* rw 1 */ 154e5c9a13eSbalrog uint16_t picb; /* ro 0 */ 155e5c9a13eSbalrog uint8_t piv; /* ro 0 */ 156e5c9a13eSbalrog uint8_t cr; /* rw 0 */ 157e5c9a13eSbalrog unsigned int bd_valid; 158e5c9a13eSbalrog BD bd; 159e5c9a13eSbalrog } AC97BusMasterRegs; 160e5c9a13eSbalrog 161db1015e9SEduardo Habkost struct AC97LinkState { 16210ee2aaaSJuan Quintela PCIDevice dev; 163e5c9a13eSbalrog QEMUSoundCard card; 164e5c9a13eSbalrog uint32_t glob_cnt; 165e5c9a13eSbalrog uint32_t glob_sta; 166e5c9a13eSbalrog uint32_t cas; 167e5c9a13eSbalrog uint32_t last_samp; 168e5c9a13eSbalrog AC97BusMasterRegs bm_regs[3]; 169e5c9a13eSbalrog uint8_t mixer_data[256]; 170e5c9a13eSbalrog SWVoiceIn *voice_pi; 171e5c9a13eSbalrog SWVoiceOut *voice_po; 172e5c9a13eSbalrog SWVoiceIn *voice_mc; 1732c44375dSmalc int invalid_freq[3]; 174e5c9a13eSbalrog uint8_t silence[128]; 175e5c9a13eSbalrog int bup_flag; 17683c406d9SAvi Kivity MemoryRegion io_nam; 17783c406d9SAvi Kivity MemoryRegion io_nabm; 178db1015e9SEduardo Habkost }; 179e5c9a13eSbalrog 180e5c9a13eSbalrog enum { 181e5c9a13eSbalrog BUP_SET = 1, 182e5c9a13eSbalrog BUP_LAST = 2 183e5c9a13eSbalrog }; 184e5c9a13eSbalrog 185e5c9a13eSbalrog #ifdef DEBUG_AC97 186e5c9a13eSbalrog #define dolog(...) AUD_log("ac97", __VA_ARGS__) 187e5c9a13eSbalrog #else 188e5c9a13eSbalrog #define dolog(...) 189e5c9a13eSbalrog #endif 190e5c9a13eSbalrog 191e5c9a13eSbalrog #define MKREGS(prefix, start) \ 192e5c9a13eSbalrog enum { \ 193e5c9a13eSbalrog prefix ## _BDBAR = start, \ 194e5c9a13eSbalrog prefix ## _CIV = start + 4, \ 195e5c9a13eSbalrog prefix ## _LVI = start + 5, \ 196e5c9a13eSbalrog prefix ## _SR = start + 6, \ 197e5c9a13eSbalrog prefix ## _PICB = start + 8, \ 198e5c9a13eSbalrog prefix ## _PIV = start + 10, \ 199e5c9a13eSbalrog prefix ## _CR = start + 11 \ 200e5c9a13eSbalrog } 201e5c9a13eSbalrog 202e5c9a13eSbalrog enum { 203e5c9a13eSbalrog PI_INDEX = 0, 204e5c9a13eSbalrog PO_INDEX, 205e5c9a13eSbalrog MC_INDEX, 206e5c9a13eSbalrog LAST_INDEX 207e5c9a13eSbalrog }; 208e5c9a13eSbalrog 209e5c9a13eSbalrog MKREGS(PI, PI_INDEX * 16); 210e5c9a13eSbalrog MKREGS(PO, PO_INDEX * 16); 211e5c9a13eSbalrog MKREGS(MC, MC_INDEX * 16); 212e5c9a13eSbalrog 213e5c9a13eSbalrog enum { 214e5c9a13eSbalrog GLOB_CNT = 0x2c, 215e5c9a13eSbalrog GLOB_STA = 0x30, 216e5c9a13eSbalrog CAS = 0x34 217e5c9a13eSbalrog }; 218e5c9a13eSbalrog 219e5c9a13eSbalrog #define GET_BM(index) (((index) >> 4) & 3) 220e5c9a13eSbalrog 221e5c9a13eSbalrog static void po_callback(void *opaque, int free); 222e5c9a13eSbalrog static void pi_callback(void *opaque, int avail); 223e5c9a13eSbalrog static void mc_callback(void *opaque, int avail); 224e5c9a13eSbalrog 225e5c9a13eSbalrog static void fetch_bd(AC97LinkState *s, AC97BusMasterRegs *r) 226e5c9a13eSbalrog { 227e5c9a13eSbalrog uint8_t b[8]; 228e5c9a13eSbalrog 22993f43c48SEduard - Gabriel Munteanu pci_dma_read(&s->dev, r->bdbar + r->civ * 8, b, 8); 230e5c9a13eSbalrog r->bd_valid = 1; 231e5c9a13eSbalrog r->bd.addr = le32_to_cpu(*(uint32_t *) &b[0]) & ~3; 232e5c9a13eSbalrog r->bd.ctl_len = le32_to_cpu(*(uint32_t *) &b[4]); 233e5c9a13eSbalrog r->picb = r->bd.ctl_len & 0xffff; 234ab9f0f7dSBALATON Zoltan dolog("bd %2d addr=0x%x ctl=0x%06x len=0x%x(%d bytes)\n", 235e5c9a13eSbalrog r->civ, r->bd.addr, r->bd.ctl_len >> 16, 236ab9f0f7dSBALATON Zoltan r->bd.ctl_len & 0xffff, (r->bd.ctl_len & 0xffff) << 1); 237e5c9a13eSbalrog } 238e5c9a13eSbalrog 239e5c9a13eSbalrog static void update_sr(AC97LinkState *s, AC97BusMasterRegs *r, uint32_t new_sr) 240e5c9a13eSbalrog { 241e5c9a13eSbalrog int event = 0; 242e5c9a13eSbalrog int level = 0; 243e5c9a13eSbalrog uint32_t new_mask = new_sr & SR_INT_MASK; 244e5c9a13eSbalrog uint32_t old_mask = r->sr & SR_INT_MASK; 245e5c9a13eSbalrog uint32_t masks[] = {GS_PIINT, GS_POINT, GS_MINT}; 246e5c9a13eSbalrog 247e5c9a13eSbalrog if (new_mask ^ old_mask) { 248e5c9a13eSbalrog /** @todo is IRQ deasserted when only one of status bits is cleared? */ 249e5c9a13eSbalrog if (!new_mask) { 250e5c9a13eSbalrog event = 1; 251e5c9a13eSbalrog level = 0; 252ab9f0f7dSBALATON Zoltan } else { 253e5c9a13eSbalrog if ((new_mask & SR_LVBCI) && (r->cr & CR_LVBIE)) { 254e5c9a13eSbalrog event = 1; 255e5c9a13eSbalrog level = 1; 256e5c9a13eSbalrog } 257e5c9a13eSbalrog if ((new_mask & SR_BCIS) && (r->cr & CR_IOCE)) { 258e5c9a13eSbalrog event = 1; 259e5c9a13eSbalrog level = 1; 260e5c9a13eSbalrog } 261e5c9a13eSbalrog } 262e5c9a13eSbalrog } 263e5c9a13eSbalrog 264e5c9a13eSbalrog r->sr = new_sr; 265e5c9a13eSbalrog 266ab9f0f7dSBALATON Zoltan dolog("IOC%d LVB%d sr=0x%x event=%d level=%d\n", 267ab9f0f7dSBALATON Zoltan r->sr & SR_BCIS, r->sr & SR_LVBCI, r->sr, event, level); 268e5c9a13eSbalrog 269ab9f0f7dSBALATON Zoltan if (!event) { 270e5c9a13eSbalrog return; 271ab9f0f7dSBALATON Zoltan } 272e5c9a13eSbalrog 273e5c9a13eSbalrog if (level) { 274e5c9a13eSbalrog s->glob_sta |= masks[r - s->bm_regs]; 275e5c9a13eSbalrog dolog("set irq level=1\n"); 2769e64f8a3SMarcel Apfelbaum pci_irq_assert(&s->dev); 277ab9f0f7dSBALATON Zoltan } else { 278e5c9a13eSbalrog s->glob_sta &= ~masks[r - s->bm_regs]; 279e5c9a13eSbalrog dolog("set irq level=0\n"); 2809e64f8a3SMarcel Apfelbaum pci_irq_deassert(&s->dev); 281e5c9a13eSbalrog } 282e5c9a13eSbalrog } 283e5c9a13eSbalrog 284e5c9a13eSbalrog static void voice_set_active(AC97LinkState *s, int bm_index, int on) 285e5c9a13eSbalrog { 286e5c9a13eSbalrog switch (bm_index) { 287e5c9a13eSbalrog case PI_INDEX: 288e5c9a13eSbalrog AUD_set_active_in(s->voice_pi, on); 289e5c9a13eSbalrog break; 290e5c9a13eSbalrog 291e5c9a13eSbalrog case PO_INDEX: 292e5c9a13eSbalrog AUD_set_active_out(s->voice_po, on); 293e5c9a13eSbalrog break; 294e5c9a13eSbalrog 295e5c9a13eSbalrog case MC_INDEX: 296e5c9a13eSbalrog AUD_set_active_in(s->voice_mc, on); 297e5c9a13eSbalrog break; 298e5c9a13eSbalrog 299e5c9a13eSbalrog default: 300e5c9a13eSbalrog AUD_log("ac97", "invalid bm_index(%d) in voice_set_active", bm_index); 301e5c9a13eSbalrog break; 302e5c9a13eSbalrog } 303e5c9a13eSbalrog } 304e5c9a13eSbalrog 305e5c9a13eSbalrog static void reset_bm_regs(AC97LinkState *s, AC97BusMasterRegs *r) 306e5c9a13eSbalrog { 307e5c9a13eSbalrog dolog("reset_bm_regs\n"); 308e5c9a13eSbalrog r->bdbar = 0; 309e5c9a13eSbalrog r->civ = 0; 310e5c9a13eSbalrog r->lvi = 0; 311e5c9a13eSbalrog /** todo do we need to do that? */ 312e5c9a13eSbalrog update_sr(s, r, SR_DCH); 313e5c9a13eSbalrog r->picb = 0; 314e5c9a13eSbalrog r->piv = 0; 315e5c9a13eSbalrog r->cr = r->cr & CR_DONT_CLEAR_MASK; 316e5c9a13eSbalrog r->bd_valid = 0; 317e5c9a13eSbalrog 318e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 0); 319e5c9a13eSbalrog memset(s->silence, 0, sizeof(s->silence)); 320e5c9a13eSbalrog } 321e5c9a13eSbalrog 322e5c9a13eSbalrog static void mixer_store(AC97LinkState *s, uint32_t i, uint16_t v) 323e5c9a13eSbalrog { 324e5c9a13eSbalrog if (i + 2 > sizeof(s->mixer_data)) { 3250148d177SJuan Quintela dolog("mixer_store: index %d out of bounds %zd\n", 326e5c9a13eSbalrog i, sizeof(s->mixer_data)); 327e5c9a13eSbalrog return; 328e5c9a13eSbalrog } 329e5c9a13eSbalrog 330e5c9a13eSbalrog s->mixer_data[i + 0] = v & 0xff; 331e5c9a13eSbalrog s->mixer_data[i + 1] = v >> 8; 332e5c9a13eSbalrog } 333e5c9a13eSbalrog 334e5c9a13eSbalrog static uint16_t mixer_load(AC97LinkState *s, uint32_t i) 335e5c9a13eSbalrog { 336e5c9a13eSbalrog uint16_t val = 0xffff; 337e5c9a13eSbalrog 338e5c9a13eSbalrog if (i + 2 > sizeof(s->mixer_data)) { 339a4e652ebSHans de Goede dolog("mixer_load: index %d out of bounds %zd\n", 340e5c9a13eSbalrog i, sizeof(s->mixer_data)); 341ab9f0f7dSBALATON Zoltan } else { 342e5c9a13eSbalrog val = s->mixer_data[i + 0] | (s->mixer_data[i + 1] << 8); 343e5c9a13eSbalrog } 344e5c9a13eSbalrog 345e5c9a13eSbalrog return val; 346e5c9a13eSbalrog } 347e5c9a13eSbalrog 348e5c9a13eSbalrog static void open_voice(AC97LinkState *s, int index, int freq) 349e5c9a13eSbalrog { 3501ea879e5Smalc struct audsettings as; 351e5c9a13eSbalrog 352e5c9a13eSbalrog as.freq = freq; 353e5c9a13eSbalrog as.nchannels = 2; 35485bc5852SKővágó, Zoltán as.fmt = AUDIO_FORMAT_S16; 355e5c9a13eSbalrog as.endianness = 0; 356e5c9a13eSbalrog 3572c44375dSmalc if (freq > 0) { 3582c44375dSmalc s->invalid_freq[index] = 0; 359e5c9a13eSbalrog switch (index) { 360e5c9a13eSbalrog case PI_INDEX: 361e5c9a13eSbalrog s->voice_pi = AUD_open_in( 362e5c9a13eSbalrog &s->card, 363e5c9a13eSbalrog s->voice_pi, 364e5c9a13eSbalrog "ac97.pi", 365e5c9a13eSbalrog s, 366e5c9a13eSbalrog pi_callback, 367e5c9a13eSbalrog &as 368e5c9a13eSbalrog ); 369e5c9a13eSbalrog break; 370e5c9a13eSbalrog 371e5c9a13eSbalrog case PO_INDEX: 372e5c9a13eSbalrog s->voice_po = AUD_open_out( 373e5c9a13eSbalrog &s->card, 374e5c9a13eSbalrog s->voice_po, 375e5c9a13eSbalrog "ac97.po", 376e5c9a13eSbalrog s, 377e5c9a13eSbalrog po_callback, 378e5c9a13eSbalrog &as 379e5c9a13eSbalrog ); 380e5c9a13eSbalrog break; 381e5c9a13eSbalrog 382e5c9a13eSbalrog case MC_INDEX: 383e5c9a13eSbalrog s->voice_mc = AUD_open_in( 384e5c9a13eSbalrog &s->card, 385e5c9a13eSbalrog s->voice_mc, 386e5c9a13eSbalrog "ac97.mc", 387e5c9a13eSbalrog s, 388e5c9a13eSbalrog mc_callback, 389e5c9a13eSbalrog &as 390e5c9a13eSbalrog ); 391e5c9a13eSbalrog break; 392e5c9a13eSbalrog } 393ab9f0f7dSBALATON Zoltan } else { 3942c44375dSmalc s->invalid_freq[index] = freq; 3952c44375dSmalc switch (index) { 3962c44375dSmalc case PI_INDEX: 3972c44375dSmalc AUD_close_in(&s->card, s->voice_pi); 3982c44375dSmalc s->voice_pi = NULL; 3992c44375dSmalc break; 4002c44375dSmalc 4012c44375dSmalc case PO_INDEX: 4022c44375dSmalc AUD_close_out(&s->card, s->voice_po); 4032c44375dSmalc s->voice_po = NULL; 4042c44375dSmalc break; 4052c44375dSmalc 4062c44375dSmalc case MC_INDEX: 4072c44375dSmalc AUD_close_in(&s->card, s->voice_mc); 4082c44375dSmalc s->voice_mc = NULL; 4092c44375dSmalc break; 4102c44375dSmalc } 4112c44375dSmalc } 4122c44375dSmalc } 413e5c9a13eSbalrog 414e5c9a13eSbalrog static void reset_voices(AC97LinkState *s, uint8_t active[LAST_INDEX]) 415e5c9a13eSbalrog { 416e5c9a13eSbalrog uint16_t freq; 417e5c9a13eSbalrog 418e5c9a13eSbalrog freq = mixer_load(s, AC97_PCM_LR_ADC_Rate); 419e5c9a13eSbalrog open_voice(s, PI_INDEX, freq); 420e5c9a13eSbalrog AUD_set_active_in(s->voice_pi, active[PI_INDEX]); 421e5c9a13eSbalrog 422e5c9a13eSbalrog freq = mixer_load(s, AC97_PCM_Front_DAC_Rate); 423e5c9a13eSbalrog open_voice(s, PO_INDEX, freq); 424e5c9a13eSbalrog AUD_set_active_out(s->voice_po, active[PO_INDEX]); 425e5c9a13eSbalrog 426e5c9a13eSbalrog freq = mixer_load(s, AC97_MIC_ADC_Rate); 427e5c9a13eSbalrog open_voice(s, MC_INDEX, freq); 428e5c9a13eSbalrog AUD_set_active_in(s->voice_mc, active[MC_INDEX]); 429e5c9a13eSbalrog } 430e5c9a13eSbalrog 43119677a38SMarc-André Lureau static void get_volume(uint16_t vol, uint16_t mask, int inverse, 43219677a38SMarc-André Lureau int *mute, uint8_t *lvol, uint8_t *rvol) 43319677a38SMarc-André Lureau { 43419677a38SMarc-André Lureau *mute = (vol >> MUTE_SHIFT) & 1; 43519677a38SMarc-André Lureau *rvol = (255 * (vol & mask)) / mask; 43619677a38SMarc-André Lureau *lvol = (255 * ((vol >> 8) & mask)) / mask; 43719677a38SMarc-André Lureau 43819677a38SMarc-André Lureau if (inverse) { 43919677a38SMarc-André Lureau *rvol = 255 - *rvol; 44019677a38SMarc-André Lureau *lvol = 255 - *lvol; 44119677a38SMarc-André Lureau } 44219677a38SMarc-André Lureau } 44319677a38SMarc-André Lureau 44419677a38SMarc-André Lureau static void update_combined_volume_out(AC97LinkState *s) 44519677a38SMarc-André Lureau { 44619677a38SMarc-André Lureau uint8_t lvol, rvol, plvol, prvol; 44719677a38SMarc-André Lureau int mute, pmute; 44819677a38SMarc-André Lureau 44919677a38SMarc-André Lureau get_volume(mixer_load(s, AC97_Master_Volume_Mute), 0x3f, 1, 45019677a38SMarc-André Lureau &mute, &lvol, &rvol); 4517873bfb8SHans de Goede get_volume(mixer_load(s, AC97_PCM_Out_Volume_Mute), 0x1f, 1, 45219677a38SMarc-André Lureau &pmute, &plvol, &prvol); 45319677a38SMarc-André Lureau 45419677a38SMarc-André Lureau mute = mute | pmute; 45519677a38SMarc-André Lureau lvol = (lvol * plvol) / 255; 45619677a38SMarc-André Lureau rvol = (rvol * prvol) / 255; 45719677a38SMarc-André Lureau 45819677a38SMarc-André Lureau AUD_set_volume_out(s->voice_po, mute, lvol, rvol); 45919677a38SMarc-André Lureau } 46019677a38SMarc-André Lureau 46119677a38SMarc-André Lureau static void update_volume_in(AC97LinkState *s) 46219677a38SMarc-André Lureau { 46319677a38SMarc-André Lureau uint8_t lvol, rvol; 46419677a38SMarc-André Lureau int mute; 46519677a38SMarc-André Lureau 46619677a38SMarc-André Lureau get_volume(mixer_load(s, AC97_Record_Gain_Mute), 0x0f, 0, 46719677a38SMarc-André Lureau &mute, &lvol, &rvol); 46819677a38SMarc-André Lureau 46919677a38SMarc-André Lureau AUD_set_volume_in(s->voice_pi, mute, lvol, rvol); 47019677a38SMarc-André Lureau } 47119677a38SMarc-André Lureau 47219677a38SMarc-André Lureau static void set_volume(AC97LinkState *s, int index, uint32_t val) 47319677a38SMarc-André Lureau { 4747873bfb8SHans de Goede switch (index) { 4757873bfb8SHans de Goede case AC97_Master_Volume_Mute: 4767873bfb8SHans de Goede val &= 0xbf3f; 47719677a38SMarc-André Lureau mixer_store(s, index, val); 47819677a38SMarc-André Lureau update_combined_volume_out(s); 4797873bfb8SHans de Goede break; 4807873bfb8SHans de Goede case AC97_PCM_Out_Volume_Mute: 4817873bfb8SHans de Goede val &= 0x9f1f; 4827873bfb8SHans de Goede mixer_store(s, index, val); 4837873bfb8SHans de Goede update_combined_volume_out(s); 4847873bfb8SHans de Goede break; 4857873bfb8SHans de Goede case AC97_Record_Gain_Mute: 4867873bfb8SHans de Goede val &= 0x8f0f; 4877873bfb8SHans de Goede mixer_store(s, index, val); 48819677a38SMarc-André Lureau update_volume_in(s); 4897873bfb8SHans de Goede break; 49019677a38SMarc-André Lureau } 49119677a38SMarc-André Lureau } 49219677a38SMarc-André Lureau 49319677a38SMarc-André Lureau static void record_select(AC97LinkState *s, uint32_t val) 49419677a38SMarc-André Lureau { 49519677a38SMarc-André Lureau uint8_t rs = val & REC_MASK; 49619677a38SMarc-André Lureau uint8_t ls = (val >> 8) & REC_MASK; 49719677a38SMarc-André Lureau mixer_store(s, AC97_Record_Select, rs | (ls << 8)); 49819677a38SMarc-André Lureau } 49919677a38SMarc-André Lureau 500e5c9a13eSbalrog static void mixer_reset(AC97LinkState *s) 501e5c9a13eSbalrog { 502e5c9a13eSbalrog uint8_t active[LAST_INDEX]; 503e5c9a13eSbalrog 504e5c9a13eSbalrog dolog("mixer_reset\n"); 505e5c9a13eSbalrog memset(s->mixer_data, 0, sizeof(s->mixer_data)); 506e5c9a13eSbalrog memset(active, 0, sizeof(active)); 507e5c9a13eSbalrog mixer_store(s, AC97_Reset, 0x0000); /* 6940 */ 508d044be37SHans de Goede mixer_store(s, AC97_Headphone_Volume_Mute, 0x0000); 509d044be37SHans de Goede mixer_store(s, AC97_Master_Volume_Mono_Mute, 0x0000); 510d044be37SHans de Goede mixer_store(s, AC97_Master_Tone_RL, 0x0000); 511e5c9a13eSbalrog mixer_store(s, AC97_PC_BEEP_Volume_Mute, 0x0000); 512d044be37SHans de Goede mixer_store(s, AC97_Phone_Volume_Mute, 0x0000); 513d044be37SHans de Goede mixer_store(s, AC97_Mic_Volume_Mute, 0x0000); 514f94e9b9bSHans de Goede mixer_store(s, AC97_Line_In_Volume_Mute, 0x0000); 515d044be37SHans de Goede mixer_store(s, AC97_CD_Volume_Mute, 0x0000); 516d044be37SHans de Goede mixer_store(s, AC97_Video_Volume_Mute, 0x0000); 517d044be37SHans de Goede mixer_store(s, AC97_Aux_Volume_Mute, 0x0000); 518d044be37SHans de Goede mixer_store(s, AC97_Record_Gain_Mic_Mute, 0x0000); 519e5c9a13eSbalrog mixer_store(s, AC97_General_Purpose, 0x0000); 520e5c9a13eSbalrog mixer_store(s, AC97_3D_Control, 0x0000); 521e5c9a13eSbalrog mixer_store(s, AC97_Powerdown_Ctrl_Stat, 0x000f); 522e5c9a13eSbalrog 523e5c9a13eSbalrog /* 524e5c9a13eSbalrog * Sigmatel 9700 (STAC9700) 525e5c9a13eSbalrog */ 526e5c9a13eSbalrog mixer_store(s, AC97_Vendor_ID1, 0x8384); 527e5c9a13eSbalrog mixer_store(s, AC97_Vendor_ID2, 0x7600); /* 7608 */ 528e5c9a13eSbalrog 529e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_ID, 0x0809); 530e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, 0x0009); 531e5c9a13eSbalrog mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80); 532e5c9a13eSbalrog mixer_store(s, AC97_PCM_Surround_DAC_Rate, 0xbb80); 533e5c9a13eSbalrog mixer_store(s, AC97_PCM_LFE_DAC_Rate, 0xbb80); 534e5c9a13eSbalrog mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80); 535e5c9a13eSbalrog mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80); 536e5c9a13eSbalrog 53719677a38SMarc-André Lureau record_select(s, 0); 53819677a38SMarc-André Lureau set_volume(s, AC97_Master_Volume_Mute, 0x8000); 53919677a38SMarc-André Lureau set_volume(s, AC97_PCM_Out_Volume_Mute, 0x8808); 540f94e9b9bSHans de Goede set_volume(s, AC97_Record_Gain_Mute, 0x8808); 54119677a38SMarc-André Lureau 542e5c9a13eSbalrog reset_voices(s, active); 543e5c9a13eSbalrog } 544e5c9a13eSbalrog 545e5c9a13eSbalrog /** 546e5c9a13eSbalrog * Native audio mixer 547e5c9a13eSbalrog * I/O Reads 548e5c9a13eSbalrog */ 549e5c9a13eSbalrog static uint32_t nam_readb(void *opaque, uint32_t addr) 550e5c9a13eSbalrog { 55110ee2aaaSJuan Quintela AC97LinkState *s = opaque; 552ab9f0f7dSBALATON Zoltan dolog("U nam readb 0x%x\n", addr); 553e5c9a13eSbalrog s->cas = 0; 554e5c9a13eSbalrog return ~0U; 555e5c9a13eSbalrog } 556e5c9a13eSbalrog 557e5c9a13eSbalrog static uint32_t nam_readw(void *opaque, uint32_t addr) 558e5c9a13eSbalrog { 55910ee2aaaSJuan Quintela AC97LinkState *s = opaque; 560e5c9a13eSbalrog s->cas = 0; 561dba2b294SBALATON Zoltan return mixer_load(s, addr); 562e5c9a13eSbalrog } 563e5c9a13eSbalrog 564e5c9a13eSbalrog static uint32_t nam_readl(void *opaque, uint32_t addr) 565e5c9a13eSbalrog { 56610ee2aaaSJuan Quintela AC97LinkState *s = opaque; 567ab9f0f7dSBALATON Zoltan dolog("U nam readl 0x%x\n", addr); 568e5c9a13eSbalrog s->cas = 0; 569e5c9a13eSbalrog return ~0U; 570e5c9a13eSbalrog } 571e5c9a13eSbalrog 572e5c9a13eSbalrog /** 573e5c9a13eSbalrog * Native audio mixer 574e5c9a13eSbalrog * I/O Writes 575e5c9a13eSbalrog */ 576e5c9a13eSbalrog static void nam_writeb(void *opaque, uint32_t addr, uint32_t val) 577e5c9a13eSbalrog { 57810ee2aaaSJuan Quintela AC97LinkState *s = opaque; 579ab9f0f7dSBALATON Zoltan dolog("U nam writeb 0x%x <- 0x%x\n", addr, val); 580e5c9a13eSbalrog s->cas = 0; 581e5c9a13eSbalrog } 582e5c9a13eSbalrog 583e5c9a13eSbalrog static void nam_writew(void *opaque, uint32_t addr, uint32_t val) 584e5c9a13eSbalrog { 58510ee2aaaSJuan Quintela AC97LinkState *s = opaque; 586dba2b294SBALATON Zoltan 587e5c9a13eSbalrog s->cas = 0; 588dba2b294SBALATON Zoltan switch (addr) { 589e5c9a13eSbalrog case AC97_Reset: 590e5c9a13eSbalrog mixer_reset(s); 591e5c9a13eSbalrog break; 592e5c9a13eSbalrog case AC97_Powerdown_Ctrl_Stat: 593847c25d0SHans de Goede val &= ~0x800f; 594dba2b294SBALATON Zoltan val |= mixer_load(s, addr) & 0xf; 595dba2b294SBALATON Zoltan mixer_store(s, addr, val); 596e5c9a13eSbalrog break; 59719677a38SMarc-André Lureau case AC97_PCM_Out_Volume_Mute: 59819677a38SMarc-André Lureau case AC97_Master_Volume_Mute: 59919677a38SMarc-André Lureau case AC97_Record_Gain_Mute: 600dba2b294SBALATON Zoltan set_volume(s, addr, val); 60119677a38SMarc-André Lureau break; 60219677a38SMarc-André Lureau case AC97_Record_Select: 60319677a38SMarc-André Lureau record_select(s, val); 60419677a38SMarc-André Lureau break; 605e5c9a13eSbalrog case AC97_Vendor_ID1: 606e5c9a13eSbalrog case AC97_Vendor_ID2: 607ab9f0f7dSBALATON Zoltan dolog("Attempt to write vendor ID to 0x%x\n", val); 608e5c9a13eSbalrog break; 609e5c9a13eSbalrog case AC97_Extended_Audio_ID: 610ab9f0f7dSBALATON Zoltan dolog("Attempt to write extended audio ID to 0x%x\n", val); 611e5c9a13eSbalrog break; 612e5c9a13eSbalrog case AC97_Extended_Audio_Ctrl_Stat: 613e5c9a13eSbalrog if (!(val & EACS_VRA)) { 614e5c9a13eSbalrog mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80); 615e5c9a13eSbalrog mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80); 616e5c9a13eSbalrog open_voice(s, PI_INDEX, 48000); 617e5c9a13eSbalrog open_voice(s, PO_INDEX, 48000); 618e5c9a13eSbalrog } 619e5c9a13eSbalrog if (!(val & EACS_VRM)) { 620e5c9a13eSbalrog mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80); 621e5c9a13eSbalrog open_voice(s, MC_INDEX, 48000); 622e5c9a13eSbalrog } 623ab9f0f7dSBALATON Zoltan dolog("Setting extended audio control to 0x%x\n", val); 624e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, val); 625e5c9a13eSbalrog break; 626e5c9a13eSbalrog case AC97_PCM_Front_DAC_Rate: 627e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) { 628dba2b294SBALATON Zoltan mixer_store(s, addr, val); 629e5c9a13eSbalrog dolog("Set front DAC rate to %d\n", val); 630e5c9a13eSbalrog open_voice(s, PO_INDEX, val); 631ab9f0f7dSBALATON Zoltan } else { 632ab9f0f7dSBALATON Zoltan dolog("Attempt to set front DAC rate to %d, but VRA is not set\n", 633e5c9a13eSbalrog val); 634e5c9a13eSbalrog } 635e5c9a13eSbalrog break; 636e5c9a13eSbalrog case AC97_MIC_ADC_Rate: 637e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRM) { 638dba2b294SBALATON Zoltan mixer_store(s, addr, val); 639e5c9a13eSbalrog dolog("Set MIC ADC rate to %d\n", val); 640e5c9a13eSbalrog open_voice(s, MC_INDEX, val); 641ab9f0f7dSBALATON Zoltan } else { 642ab9f0f7dSBALATON Zoltan dolog("Attempt to set MIC ADC rate to %d, but VRM is not set\n", 643e5c9a13eSbalrog val); 644e5c9a13eSbalrog } 645e5c9a13eSbalrog break; 646e5c9a13eSbalrog case AC97_PCM_LR_ADC_Rate: 647e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) { 648dba2b294SBALATON Zoltan mixer_store(s, addr, val); 649e5c9a13eSbalrog dolog("Set front LR ADC rate to %d\n", val); 650e5c9a13eSbalrog open_voice(s, PI_INDEX, val); 651ab9f0f7dSBALATON Zoltan } else { 652e5c9a13eSbalrog dolog("Attempt to set LR ADC rate to %d, but VRA is not set\n", 653e5c9a13eSbalrog val); 654e5c9a13eSbalrog } 655e5c9a13eSbalrog break; 656d044be37SHans de Goede case AC97_Headphone_Volume_Mute: 657d044be37SHans de Goede case AC97_Master_Volume_Mono_Mute: 658d044be37SHans de Goede case AC97_Master_Tone_RL: 659d044be37SHans de Goede case AC97_PC_BEEP_Volume_Mute: 660d044be37SHans de Goede case AC97_Phone_Volume_Mute: 661d044be37SHans de Goede case AC97_Mic_Volume_Mute: 662f94e9b9bSHans de Goede case AC97_Line_In_Volume_Mute: 663d044be37SHans de Goede case AC97_CD_Volume_Mute: 664d044be37SHans de Goede case AC97_Video_Volume_Mute: 665d044be37SHans de Goede case AC97_Aux_Volume_Mute: 666d044be37SHans de Goede case AC97_Record_Gain_Mic_Mute: 667d044be37SHans de Goede case AC97_General_Purpose: 668d044be37SHans de Goede case AC97_3D_Control: 669d044be37SHans de Goede case AC97_Sigmatel_Analog: 670d044be37SHans de Goede case AC97_Sigmatel_Dac2Invert: 671d044be37SHans de Goede /* None of the features in these regs are emulated, so they are RO */ 672d044be37SHans de Goede break; 673e5c9a13eSbalrog default: 674ab9f0f7dSBALATON Zoltan dolog("U nam writew 0x%x <- 0x%x\n", addr, val); 675dba2b294SBALATON Zoltan mixer_store(s, addr, val); 676e5c9a13eSbalrog break; 677e5c9a13eSbalrog } 678e5c9a13eSbalrog } 679e5c9a13eSbalrog 680e5c9a13eSbalrog static void nam_writel(void *opaque, uint32_t addr, uint32_t val) 681e5c9a13eSbalrog { 68210ee2aaaSJuan Quintela AC97LinkState *s = opaque; 683ab9f0f7dSBALATON Zoltan dolog("U nam writel 0x%x <- 0x%x\n", addr, val); 684e5c9a13eSbalrog s->cas = 0; 685e5c9a13eSbalrog } 686e5c9a13eSbalrog 687e5c9a13eSbalrog /** 688e5c9a13eSbalrog * Native audio bus master 689e5c9a13eSbalrog * I/O Reads 690e5c9a13eSbalrog */ 691e5c9a13eSbalrog static uint32_t nabm_readb(void *opaque, uint32_t addr) 692e5c9a13eSbalrog { 69310ee2aaaSJuan Quintela AC97LinkState *s = opaque; 694e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 695e5c9a13eSbalrog uint32_t val = ~0U; 696e5c9a13eSbalrog 697dba2b294SBALATON Zoltan switch (addr) { 698e5c9a13eSbalrog case CAS: 699e5c9a13eSbalrog dolog("CAS %d\n", s->cas); 700e5c9a13eSbalrog val = s->cas; 701e5c9a13eSbalrog s->cas = 1; 702e5c9a13eSbalrog break; 703e5c9a13eSbalrog case PI_CIV: 704e5c9a13eSbalrog case PO_CIV: 705e5c9a13eSbalrog case MC_CIV: 706dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 707e5c9a13eSbalrog val = r->civ; 708dba2b294SBALATON Zoltan dolog("CIV[%d] -> 0x%x\n", GET_BM(addr), val); 709e5c9a13eSbalrog break; 710e5c9a13eSbalrog case PI_LVI: 711e5c9a13eSbalrog case PO_LVI: 712e5c9a13eSbalrog case MC_LVI: 713dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 714e5c9a13eSbalrog val = r->lvi; 715dba2b294SBALATON Zoltan dolog("LVI[%d] -> 0x%x\n", GET_BM(addr), val); 716e5c9a13eSbalrog break; 717e5c9a13eSbalrog case PI_PIV: 718e5c9a13eSbalrog case PO_PIV: 719e5c9a13eSbalrog case MC_PIV: 720dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 721e5c9a13eSbalrog val = r->piv; 722dba2b294SBALATON Zoltan dolog("PIV[%d] -> 0x%x\n", GET_BM(addr), val); 723e5c9a13eSbalrog break; 724e5c9a13eSbalrog case PI_CR: 725e5c9a13eSbalrog case PO_CR: 726e5c9a13eSbalrog case MC_CR: 727dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 728e5c9a13eSbalrog val = r->cr; 729dba2b294SBALATON Zoltan dolog("CR[%d] -> 0x%x\n", GET_BM(addr), val); 730e5c9a13eSbalrog break; 731e5c9a13eSbalrog case PI_SR: 732e5c9a13eSbalrog case PO_SR: 733e5c9a13eSbalrog case MC_SR: 734dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 735e5c9a13eSbalrog val = r->sr & 0xff; 736dba2b294SBALATON Zoltan dolog("SRb[%d] -> 0x%x\n", GET_BM(addr), val); 737e5c9a13eSbalrog break; 738e5c9a13eSbalrog default: 739ab9f0f7dSBALATON Zoltan dolog("U nabm readb 0x%x -> 0x%x\n", addr, val); 740e5c9a13eSbalrog break; 741e5c9a13eSbalrog } 742e5c9a13eSbalrog return val; 743e5c9a13eSbalrog } 744e5c9a13eSbalrog 745e5c9a13eSbalrog static uint32_t nabm_readw(void *opaque, uint32_t addr) 746e5c9a13eSbalrog { 74710ee2aaaSJuan Quintela AC97LinkState *s = opaque; 748e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 749e5c9a13eSbalrog uint32_t val = ~0U; 750e5c9a13eSbalrog 751dba2b294SBALATON Zoltan switch (addr) { 752e5c9a13eSbalrog case PI_SR: 753e5c9a13eSbalrog case PO_SR: 754e5c9a13eSbalrog case MC_SR: 755dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 756e5c9a13eSbalrog val = r->sr; 757dba2b294SBALATON Zoltan dolog("SR[%d] -> 0x%x\n", GET_BM(addr), val); 758e5c9a13eSbalrog break; 759e5c9a13eSbalrog case PI_PICB: 760e5c9a13eSbalrog case PO_PICB: 761e5c9a13eSbalrog case MC_PICB: 762dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 763e5c9a13eSbalrog val = r->picb; 764dba2b294SBALATON Zoltan dolog("PICB[%d] -> 0x%x\n", GET_BM(addr), val); 765e5c9a13eSbalrog break; 766e5c9a13eSbalrog default: 767ab9f0f7dSBALATON Zoltan dolog("U nabm readw 0x%x -> 0x%x\n", addr, val); 768e5c9a13eSbalrog break; 769e5c9a13eSbalrog } 770e5c9a13eSbalrog return val; 771e5c9a13eSbalrog } 772e5c9a13eSbalrog 773e5c9a13eSbalrog static uint32_t nabm_readl(void *opaque, uint32_t addr) 774e5c9a13eSbalrog { 77510ee2aaaSJuan Quintela AC97LinkState *s = opaque; 776e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 777e5c9a13eSbalrog uint32_t val = ~0U; 778e5c9a13eSbalrog 779dba2b294SBALATON Zoltan switch (addr) { 780e5c9a13eSbalrog case PI_BDBAR: 781e5c9a13eSbalrog case PO_BDBAR: 782e5c9a13eSbalrog case MC_BDBAR: 783dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 784e5c9a13eSbalrog val = r->bdbar; 785dba2b294SBALATON Zoltan dolog("BMADDR[%d] -> 0x%x\n", GET_BM(addr), val); 786e5c9a13eSbalrog break; 787e5c9a13eSbalrog case PI_CIV: 788e5c9a13eSbalrog case PO_CIV: 789e5c9a13eSbalrog case MC_CIV: 790dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 791e5c9a13eSbalrog val = r->civ | (r->lvi << 8) | (r->sr << 16); 792dba2b294SBALATON Zoltan dolog("CIV LVI SR[%d] -> 0x%x, 0x%x, 0x%x\n", GET_BM(addr), 793e5c9a13eSbalrog r->civ, r->lvi, r->sr); 794e5c9a13eSbalrog break; 795e5c9a13eSbalrog case PI_PICB: 796e5c9a13eSbalrog case PO_PICB: 797e5c9a13eSbalrog case MC_PICB: 798dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 799e5c9a13eSbalrog val = r->picb | (r->piv << 16) | (r->cr << 24); 800dba2b294SBALATON Zoltan dolog("PICB PIV CR[%d] -> 0x%x 0x%x 0x%x 0x%x\n", GET_BM(addr), 801e5c9a13eSbalrog val, r->picb, r->piv, r->cr); 802e5c9a13eSbalrog break; 803e5c9a13eSbalrog case GLOB_CNT: 804e5c9a13eSbalrog val = s->glob_cnt; 805ab9f0f7dSBALATON Zoltan dolog("glob_cnt -> 0x%x\n", val); 806e5c9a13eSbalrog break; 807e5c9a13eSbalrog case GLOB_STA: 808e5c9a13eSbalrog val = s->glob_sta | GS_S0CR; 809ab9f0f7dSBALATON Zoltan dolog("glob_sta -> 0x%x\n", val); 810e5c9a13eSbalrog break; 811e5c9a13eSbalrog default: 812ab9f0f7dSBALATON Zoltan dolog("U nabm readl 0x%x -> 0x%x\n", addr, val); 813e5c9a13eSbalrog break; 814e5c9a13eSbalrog } 815e5c9a13eSbalrog return val; 816e5c9a13eSbalrog } 817e5c9a13eSbalrog 818e5c9a13eSbalrog /** 819e5c9a13eSbalrog * Native audio bus master 820e5c9a13eSbalrog * I/O Writes 821e5c9a13eSbalrog */ 822e5c9a13eSbalrog static void nabm_writeb(void *opaque, uint32_t addr, uint32_t val) 823e5c9a13eSbalrog { 82410ee2aaaSJuan Quintela AC97LinkState *s = opaque; 825e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 826dba2b294SBALATON Zoltan 827dba2b294SBALATON Zoltan switch (addr) { 828e5c9a13eSbalrog case PI_LVI: 829e5c9a13eSbalrog case PO_LVI: 830e5c9a13eSbalrog case MC_LVI: 831dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 832e5c9a13eSbalrog if ((r->cr & CR_RPBM) && (r->sr & SR_DCH)) { 833e5c9a13eSbalrog r->sr &= ~(SR_DCH | SR_CELV); 834e5c9a13eSbalrog r->civ = r->piv; 835e5c9a13eSbalrog r->piv = (r->piv + 1) % 32; 836e5c9a13eSbalrog fetch_bd(s, r); 837e5c9a13eSbalrog } 838e5c9a13eSbalrog r->lvi = val % 32; 839dba2b294SBALATON Zoltan dolog("LVI[%d] <- 0x%x\n", GET_BM(addr), val); 840e5c9a13eSbalrog break; 841e5c9a13eSbalrog case PI_CR: 842e5c9a13eSbalrog case PO_CR: 843e5c9a13eSbalrog case MC_CR: 844dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 845e5c9a13eSbalrog if (val & CR_RR) { 846e5c9a13eSbalrog reset_bm_regs(s, r); 847ab9f0f7dSBALATON Zoltan } else { 848e5c9a13eSbalrog r->cr = val & CR_VALID_MASK; 849e5c9a13eSbalrog if (!(r->cr & CR_RPBM)) { 850e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 0); 851e5c9a13eSbalrog r->sr |= SR_DCH; 852ab9f0f7dSBALATON Zoltan } else { 853e5c9a13eSbalrog r->civ = r->piv; 854e5c9a13eSbalrog r->piv = (r->piv + 1) % 32; 855e5c9a13eSbalrog fetch_bd(s, r); 856e5c9a13eSbalrog r->sr &= ~SR_DCH; 857e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 1); 858e5c9a13eSbalrog } 859e5c9a13eSbalrog } 860dba2b294SBALATON Zoltan dolog("CR[%d] <- 0x%x (cr 0x%x)\n", GET_BM(addr), val, r->cr); 861e5c9a13eSbalrog break; 862e5c9a13eSbalrog case PI_SR: 863e5c9a13eSbalrog case PO_SR: 864e5c9a13eSbalrog case MC_SR: 865dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 866e5c9a13eSbalrog r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK); 867e5c9a13eSbalrog update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK)); 868dba2b294SBALATON Zoltan dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr); 869e5c9a13eSbalrog break; 870e5c9a13eSbalrog default: 871ab9f0f7dSBALATON Zoltan dolog("U nabm writeb 0x%x <- 0x%x\n", addr, val); 872e5c9a13eSbalrog break; 873e5c9a13eSbalrog } 874e5c9a13eSbalrog } 875e5c9a13eSbalrog 876e5c9a13eSbalrog static void nabm_writew(void *opaque, uint32_t addr, uint32_t val) 877e5c9a13eSbalrog { 87810ee2aaaSJuan Quintela AC97LinkState *s = opaque; 879e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 880dba2b294SBALATON Zoltan 881dba2b294SBALATON Zoltan switch (addr) { 882e5c9a13eSbalrog case PI_SR: 883e5c9a13eSbalrog case PO_SR: 884e5c9a13eSbalrog case MC_SR: 885dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 886e5c9a13eSbalrog r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK); 887e5c9a13eSbalrog update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK)); 888dba2b294SBALATON Zoltan dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr); 889e5c9a13eSbalrog break; 890e5c9a13eSbalrog default: 891ab9f0f7dSBALATON Zoltan dolog("U nabm writew 0x%x <- 0x%x\n", addr, val); 892e5c9a13eSbalrog break; 893e5c9a13eSbalrog } 894e5c9a13eSbalrog } 895e5c9a13eSbalrog 896e5c9a13eSbalrog static void nabm_writel(void *opaque, uint32_t addr, uint32_t val) 897e5c9a13eSbalrog { 89810ee2aaaSJuan Quintela AC97LinkState *s = opaque; 899e5c9a13eSbalrog AC97BusMasterRegs *r = NULL; 900dba2b294SBALATON Zoltan 901dba2b294SBALATON Zoltan switch (addr) { 902e5c9a13eSbalrog case PI_BDBAR: 903e5c9a13eSbalrog case PO_BDBAR: 904e5c9a13eSbalrog case MC_BDBAR: 905dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)]; 906e5c9a13eSbalrog r->bdbar = val & ~3; 907dba2b294SBALATON Zoltan dolog("BDBAR[%d] <- 0x%x (bdbar 0x%x)\n", GET_BM(addr), val, r->bdbar); 908e5c9a13eSbalrog break; 909e5c9a13eSbalrog case GLOB_CNT: 910dafea9e2SBALATON Zoltan /* TODO: Handle WR or CR being set (warm/cold reset requests) */ 911ab9f0f7dSBALATON Zoltan if (!(val & (GC_WR | GC_CR))) { 912e5c9a13eSbalrog s->glob_cnt = val & GC_VALID_MASK; 913ab9f0f7dSBALATON Zoltan } 914ab9f0f7dSBALATON Zoltan dolog("glob_cnt <- 0x%x (glob_cnt 0x%x)\n", val, s->glob_cnt); 915e5c9a13eSbalrog break; 916e5c9a13eSbalrog case GLOB_STA: 917e5c9a13eSbalrog s->glob_sta &= ~(val & GS_WCLEAR_MASK); 918e5c9a13eSbalrog s->glob_sta |= (val & ~(GS_WCLEAR_MASK | GS_RO_MASK)) & GS_VALID_MASK; 919ab9f0f7dSBALATON Zoltan dolog("glob_sta <- 0x%x (glob_sta 0x%x)\n", val, s->glob_sta); 920e5c9a13eSbalrog break; 921e5c9a13eSbalrog default: 922ab9f0f7dSBALATON Zoltan dolog("U nabm writel 0x%x <- 0x%x\n", addr, val); 923e5c9a13eSbalrog break; 924e5c9a13eSbalrog } 925e5c9a13eSbalrog } 926e5c9a13eSbalrog 927e5c9a13eSbalrog static int write_audio(AC97LinkState *s, AC97BusMasterRegs *r, 928e5c9a13eSbalrog int max, int *stop) 929e5c9a13eSbalrog { 930e5c9a13eSbalrog uint8_t tmpbuf[4096]; 931e5c9a13eSbalrog uint32_t addr = r->bd.addr; 932e5c9a13eSbalrog uint32_t temp = r->picb << 1; 933e5c9a13eSbalrog uint32_t written = 0; 934e5c9a13eSbalrog int to_copy = 0; 93558935915SKővágó, Zoltán temp = MIN(temp, max); 936e5c9a13eSbalrog 937e5c9a13eSbalrog if (!temp) { 938e5c9a13eSbalrog *stop = 1; 939e5c9a13eSbalrog return 0; 940e5c9a13eSbalrog } 941e5c9a13eSbalrog 942e5c9a13eSbalrog while (temp) { 943e5c9a13eSbalrog int copied; 94458935915SKővágó, Zoltán to_copy = MIN(temp, sizeof(tmpbuf)); 94593f43c48SEduard - Gabriel Munteanu pci_dma_read(&s->dev, addr, tmpbuf, to_copy); 946e5c9a13eSbalrog copied = AUD_write(s->voice_po, tmpbuf, to_copy); 947e5c9a13eSbalrog dolog("write_audio max=%x to_copy=%x copied=%x\n", 948e5c9a13eSbalrog max, to_copy, copied); 949e5c9a13eSbalrog if (!copied) { 950e5c9a13eSbalrog *stop = 1; 951e5c9a13eSbalrog break; 952e5c9a13eSbalrog } 953e5c9a13eSbalrog temp -= copied; 954e5c9a13eSbalrog addr += copied; 955e5c9a13eSbalrog written += copied; 956e5c9a13eSbalrog } 957e5c9a13eSbalrog 958e5c9a13eSbalrog if (!temp) { 959e5c9a13eSbalrog if (to_copy < 4) { 960e5c9a13eSbalrog dolog("whoops\n"); 961e5c9a13eSbalrog s->last_samp = 0; 962ab9f0f7dSBALATON Zoltan } else { 963e5c9a13eSbalrog s->last_samp = *(uint32_t *)&tmpbuf[to_copy - 4]; 964e5c9a13eSbalrog } 965e5c9a13eSbalrog } 966e5c9a13eSbalrog 967e5c9a13eSbalrog r->bd.addr = addr; 968e5c9a13eSbalrog return written; 969e5c9a13eSbalrog } 970e5c9a13eSbalrog 971e5c9a13eSbalrog static void write_bup(AC97LinkState *s, int elapsed) 972e5c9a13eSbalrog { 973e5c9a13eSbalrog dolog("write_bup\n"); 974e5c9a13eSbalrog if (!(s->bup_flag & BUP_SET)) { 975e5c9a13eSbalrog if (s->bup_flag & BUP_LAST) { 976e5c9a13eSbalrog int i; 977e5c9a13eSbalrog uint8_t *p = s->silence; 978e5c9a13eSbalrog for (i = 0; i < sizeof(s->silence) / 4; i++, p += 4) { 979e5c9a13eSbalrog *(uint32_t *) p = s->last_samp; 980e5c9a13eSbalrog } 981ab9f0f7dSBALATON Zoltan } else { 982e5c9a13eSbalrog memset(s->silence, 0, sizeof(s->silence)); 983e5c9a13eSbalrog } 984e5c9a13eSbalrog s->bup_flag |= BUP_SET; 985e5c9a13eSbalrog } 986e5c9a13eSbalrog 987e5c9a13eSbalrog while (elapsed) { 98858935915SKővágó, Zoltán int temp = MIN(elapsed, sizeof(s->silence)); 989e5c9a13eSbalrog while (temp) { 990e5c9a13eSbalrog int copied = AUD_write(s->voice_po, s->silence, temp); 991ab9f0f7dSBALATON Zoltan if (!copied) { 992e5c9a13eSbalrog return; 993ab9f0f7dSBALATON Zoltan } 994e5c9a13eSbalrog temp -= copied; 995e5c9a13eSbalrog elapsed -= copied; 996e5c9a13eSbalrog } 997e5c9a13eSbalrog } 998e5c9a13eSbalrog } 999e5c9a13eSbalrog 1000e5c9a13eSbalrog static int read_audio(AC97LinkState *s, AC97BusMasterRegs *r, 1001e5c9a13eSbalrog int max, int *stop) 1002e5c9a13eSbalrog { 1003e5c9a13eSbalrog uint8_t tmpbuf[4096]; 1004e5c9a13eSbalrog uint32_t addr = r->bd.addr; 1005e5c9a13eSbalrog uint32_t temp = r->picb << 1; 1006e5c9a13eSbalrog uint32_t nread = 0; 1007e5c9a13eSbalrog int to_copy = 0; 1008e5c9a13eSbalrog SWVoiceIn *voice = (r - s->bm_regs) == MC_INDEX ? s->voice_mc : s->voice_pi; 1009e5c9a13eSbalrog 101058935915SKővágó, Zoltán temp = MIN(temp, max); 1011e5c9a13eSbalrog 1012e5c9a13eSbalrog if (!temp) { 1013e5c9a13eSbalrog *stop = 1; 1014e5c9a13eSbalrog return 0; 1015e5c9a13eSbalrog } 1016e5c9a13eSbalrog 1017e5c9a13eSbalrog while (temp) { 1018e5c9a13eSbalrog int acquired; 101958935915SKővágó, Zoltán to_copy = MIN(temp, sizeof(tmpbuf)); 1020e5c9a13eSbalrog acquired = AUD_read(voice, tmpbuf, to_copy); 1021e5c9a13eSbalrog if (!acquired) { 1022e5c9a13eSbalrog *stop = 1; 1023e5c9a13eSbalrog break; 1024e5c9a13eSbalrog } 102593f43c48SEduard - Gabriel Munteanu pci_dma_write(&s->dev, addr, tmpbuf, acquired); 1026e5c9a13eSbalrog temp -= acquired; 1027e5c9a13eSbalrog addr += acquired; 1028e5c9a13eSbalrog nread += acquired; 1029e5c9a13eSbalrog } 1030e5c9a13eSbalrog 1031e5c9a13eSbalrog r->bd.addr = addr; 1032e5c9a13eSbalrog return nread; 1033e5c9a13eSbalrog } 1034e5c9a13eSbalrog 1035e5c9a13eSbalrog static void transfer_audio(AC97LinkState *s, int index, int elapsed) 1036e5c9a13eSbalrog { 1037e5c9a13eSbalrog AC97BusMasterRegs *r = &s->bm_regs[index]; 10387ba4cbbfSStefan Weil int stop = 0; 1039e5c9a13eSbalrog 10402c44375dSmalc if (s->invalid_freq[index]) { 10412c44375dSmalc AUD_log("ac97", "attempt to use voice %d with invalid frequency %d\n", 10422c44375dSmalc index, s->invalid_freq[index]); 10432c44375dSmalc return; 10442c44375dSmalc } 10452c44375dSmalc 1046e5c9a13eSbalrog if (r->sr & SR_DCH) { 1047e5c9a13eSbalrog if (r->cr & CR_RPBM) { 1048e5c9a13eSbalrog switch (index) { 1049e5c9a13eSbalrog case PO_INDEX: 1050e5c9a13eSbalrog write_bup(s, elapsed); 1051e5c9a13eSbalrog break; 1052e5c9a13eSbalrog } 1053e5c9a13eSbalrog } 1054e5c9a13eSbalrog return; 1055e5c9a13eSbalrog } 1056e5c9a13eSbalrog 1057e5c9a13eSbalrog while ((elapsed >> 1) && !stop) { 1058e5c9a13eSbalrog int temp; 1059e5c9a13eSbalrog 1060e5c9a13eSbalrog if (!r->bd_valid) { 1061e5c9a13eSbalrog dolog("invalid bd\n"); 1062e5c9a13eSbalrog fetch_bd(s, r); 1063e5c9a13eSbalrog } 1064e5c9a13eSbalrog 1065e5c9a13eSbalrog if (!r->picb) { 1066ab9f0f7dSBALATON Zoltan dolog("fresh bd %d is empty 0x%x 0x%x\n", 1067e5c9a13eSbalrog r->civ, r->bd.addr, r->bd.ctl_len); 1068e5c9a13eSbalrog if (r->civ == r->lvi) { 1069e5c9a13eSbalrog r->sr |= SR_DCH; /* CELV? */ 1070e5c9a13eSbalrog s->bup_flag = 0; 1071e5c9a13eSbalrog break; 1072e5c9a13eSbalrog } 1073e5c9a13eSbalrog r->sr &= ~SR_CELV; 1074e5c9a13eSbalrog r->civ = r->piv; 1075e5c9a13eSbalrog r->piv = (r->piv + 1) % 32; 1076e5c9a13eSbalrog fetch_bd(s, r); 1077e5c9a13eSbalrog return; 1078e5c9a13eSbalrog } 1079e5c9a13eSbalrog 1080e5c9a13eSbalrog switch (index) { 1081e5c9a13eSbalrog case PO_INDEX: 1082e5c9a13eSbalrog temp = write_audio(s, r, elapsed, &stop); 1083e5c9a13eSbalrog elapsed -= temp; 1084e5c9a13eSbalrog r->picb -= (temp >> 1); 1085e5c9a13eSbalrog break; 1086e5c9a13eSbalrog 1087e5c9a13eSbalrog case PI_INDEX: 1088e5c9a13eSbalrog case MC_INDEX: 1089e5c9a13eSbalrog temp = read_audio(s, r, elapsed, &stop); 1090e5c9a13eSbalrog elapsed -= temp; 1091e5c9a13eSbalrog r->picb -= (temp >> 1); 1092e5c9a13eSbalrog break; 1093e5c9a13eSbalrog } 1094e5c9a13eSbalrog 1095e5c9a13eSbalrog if (!r->picb) { 1096e5c9a13eSbalrog uint32_t new_sr = r->sr & ~SR_CELV; 1097e5c9a13eSbalrog 1098e5c9a13eSbalrog if (r->bd.ctl_len & BD_IOC) { 1099e5c9a13eSbalrog new_sr |= SR_BCIS; 1100e5c9a13eSbalrog } 1101e5c9a13eSbalrog 1102e5c9a13eSbalrog if (r->civ == r->lvi) { 1103e5c9a13eSbalrog dolog("Underrun civ (%d) == lvi (%d)\n", r->civ, r->lvi); 1104e5c9a13eSbalrog 1105e5c9a13eSbalrog new_sr |= SR_LVBCI | SR_DCH | SR_CELV; 1106e5c9a13eSbalrog stop = 1; 1107e5c9a13eSbalrog s->bup_flag = (r->bd.ctl_len & BD_BUP) ? BUP_LAST : 0; 1108ab9f0f7dSBALATON Zoltan } else { 1109e5c9a13eSbalrog r->civ = r->piv; 1110e5c9a13eSbalrog r->piv = (r->piv + 1) % 32; 1111e5c9a13eSbalrog fetch_bd(s, r); 1112e5c9a13eSbalrog } 1113e5c9a13eSbalrog 1114e5c9a13eSbalrog update_sr(s, r, new_sr); 1115e5c9a13eSbalrog } 1116e5c9a13eSbalrog } 1117e5c9a13eSbalrog } 1118e5c9a13eSbalrog 1119e5c9a13eSbalrog static void pi_callback(void *opaque, int avail) 1120e5c9a13eSbalrog { 1121e5c9a13eSbalrog transfer_audio(opaque, PI_INDEX, avail); 1122e5c9a13eSbalrog } 1123e5c9a13eSbalrog 1124e5c9a13eSbalrog static void mc_callback(void *opaque, int avail) 1125e5c9a13eSbalrog { 1126e5c9a13eSbalrog transfer_audio(opaque, MC_INDEX, avail); 1127e5c9a13eSbalrog } 1128e5c9a13eSbalrog 1129e5c9a13eSbalrog static void po_callback(void *opaque, int free) 1130e5c9a13eSbalrog { 1131e5c9a13eSbalrog transfer_audio(opaque, PO_INDEX, free); 1132e5c9a13eSbalrog } 1133e5c9a13eSbalrog 1134a90ffa49SJuan Quintela static const VMStateDescription vmstate_ac97_bm_regs = { 1135a90ffa49SJuan Quintela .name = "ac97_bm_regs", 1136a90ffa49SJuan Quintela .version_id = 1, 1137a90ffa49SJuan Quintela .minimum_version_id = 1, 1138a90ffa49SJuan Quintela .fields = (VMStateField[]) { 1139a90ffa49SJuan Quintela VMSTATE_UINT32(bdbar, AC97BusMasterRegs), 1140a90ffa49SJuan Quintela VMSTATE_UINT8(civ, AC97BusMasterRegs), 1141a90ffa49SJuan Quintela VMSTATE_UINT8(lvi, AC97BusMasterRegs), 1142a90ffa49SJuan Quintela VMSTATE_UINT16(sr, AC97BusMasterRegs), 1143a90ffa49SJuan Quintela VMSTATE_UINT16(picb, AC97BusMasterRegs), 1144a90ffa49SJuan Quintela VMSTATE_UINT8(piv, AC97BusMasterRegs), 1145a90ffa49SJuan Quintela VMSTATE_UINT8(cr, AC97BusMasterRegs), 1146a90ffa49SJuan Quintela VMSTATE_UINT32(bd_valid, AC97BusMasterRegs), 1147a90ffa49SJuan Quintela VMSTATE_UINT32(bd.addr, AC97BusMasterRegs), 1148a90ffa49SJuan Quintela VMSTATE_UINT32(bd.ctl_len, AC97BusMasterRegs), 1149a90ffa49SJuan Quintela VMSTATE_END_OF_LIST() 1150e5c9a13eSbalrog } 1151a90ffa49SJuan Quintela }; 1152e5c9a13eSbalrog 1153a90ffa49SJuan Quintela static int ac97_post_load(void *opaque, int version_id) 1154e5c9a13eSbalrog { 1155e5c9a13eSbalrog uint8_t active[LAST_INDEX]; 1156e5c9a13eSbalrog AC97LinkState *s = opaque; 1157e5c9a13eSbalrog 115819677a38SMarc-André Lureau record_select(s, mixer_load(s, AC97_Record_Select)); 115919677a38SMarc-André Lureau set_volume(s, AC97_Master_Volume_Mute, 116019677a38SMarc-André Lureau mixer_load(s, AC97_Master_Volume_Mute)); 116119677a38SMarc-André Lureau set_volume(s, AC97_PCM_Out_Volume_Mute, 116219677a38SMarc-André Lureau mixer_load(s, AC97_PCM_Out_Volume_Mute)); 1163f94e9b9bSHans de Goede set_volume(s, AC97_Record_Gain_Mute, 1164f94e9b9bSHans de Goede mixer_load(s, AC97_Record_Gain_Mute)); 116519677a38SMarc-André Lureau 11667626f39fSJuan Quintela active[PI_INDEX] = !!(s->bm_regs[PI_INDEX].cr & CR_RPBM); 11677626f39fSJuan Quintela active[PO_INDEX] = !!(s->bm_regs[PO_INDEX].cr & CR_RPBM); 11687626f39fSJuan Quintela active[MC_INDEX] = !!(s->bm_regs[MC_INDEX].cr & CR_RPBM); 1169e5c9a13eSbalrog reset_voices(s, active); 1170e5c9a13eSbalrog 1171e5c9a13eSbalrog s->bup_flag = 0; 1172e5c9a13eSbalrog s->last_samp = 0; 1173e5c9a13eSbalrog return 0; 1174e5c9a13eSbalrog } 1175e5c9a13eSbalrog 1176a90ffa49SJuan Quintela static bool is_version_2(void *opaque, int version_id) 1177a90ffa49SJuan Quintela { 1178a90ffa49SJuan Quintela return version_id == 2; 1179a90ffa49SJuan Quintela } 1180a90ffa49SJuan Quintela 1181a90ffa49SJuan Quintela static const VMStateDescription vmstate_ac97 = { 1182a90ffa49SJuan Quintela .name = "ac97", 1183a90ffa49SJuan Quintela .version_id = 3, 1184a90ffa49SJuan Quintela .minimum_version_id = 2, 1185a90ffa49SJuan Quintela .post_load = ac97_post_load, 1186a90ffa49SJuan Quintela .fields = (VMStateField[]) { 1187a90ffa49SJuan Quintela VMSTATE_PCI_DEVICE(dev, AC97LinkState), 1188a90ffa49SJuan Quintela VMSTATE_UINT32(glob_cnt, AC97LinkState), 1189a90ffa49SJuan Quintela VMSTATE_UINT32(glob_sta, AC97LinkState), 1190a90ffa49SJuan Quintela VMSTATE_UINT32(cas, AC97LinkState), 1191a90ffa49SJuan Quintela VMSTATE_STRUCT_ARRAY(bm_regs, AC97LinkState, 3, 1, 1192a90ffa49SJuan Quintela vmstate_ac97_bm_regs, AC97BusMasterRegs), 1193a90ffa49SJuan Quintela VMSTATE_BUFFER(mixer_data, AC97LinkState), 1194a90ffa49SJuan Quintela VMSTATE_UNUSED_TEST(is_version_2, 3), 1195a90ffa49SJuan Quintela VMSTATE_END_OF_LIST() 1196a90ffa49SJuan Quintela } 1197a90ffa49SJuan Quintela }; 1198a90ffa49SJuan Quintela 1199d6a6d362SAlexander Graf static uint64_t nam_read(void *opaque, hwaddr addr, unsigned size) 1200d6a6d362SAlexander Graf { 1201d6a6d362SAlexander Graf if ((addr / size) > 256) { 1202d6a6d362SAlexander Graf return -1; 1203d6a6d362SAlexander Graf } 1204d6a6d362SAlexander Graf 1205d6a6d362SAlexander Graf switch (size) { 1206d6a6d362SAlexander Graf case 1: 1207d6a6d362SAlexander Graf return nam_readb(opaque, addr); 1208d6a6d362SAlexander Graf case 2: 1209d6a6d362SAlexander Graf return nam_readw(opaque, addr); 1210d6a6d362SAlexander Graf case 4: 1211d6a6d362SAlexander Graf return nam_readl(opaque, addr); 1212d6a6d362SAlexander Graf default: 1213d6a6d362SAlexander Graf return -1; 1214d6a6d362SAlexander Graf } 1215d6a6d362SAlexander Graf } 1216d6a6d362SAlexander Graf 1217d6a6d362SAlexander Graf static void nam_write(void *opaque, hwaddr addr, uint64_t val, 1218d6a6d362SAlexander Graf unsigned size) 1219d6a6d362SAlexander Graf { 1220d6a6d362SAlexander Graf if ((addr / size) > 256) { 1221d6a6d362SAlexander Graf return; 1222d6a6d362SAlexander Graf } 1223d6a6d362SAlexander Graf 1224d6a6d362SAlexander Graf switch (size) { 1225d6a6d362SAlexander Graf case 1: 1226d6a6d362SAlexander Graf nam_writeb(opaque, addr, val); 1227d6a6d362SAlexander Graf break; 1228d6a6d362SAlexander Graf case 2: 1229d6a6d362SAlexander Graf nam_writew(opaque, addr, val); 1230d6a6d362SAlexander Graf break; 1231d6a6d362SAlexander Graf case 4: 1232d6a6d362SAlexander Graf nam_writel(opaque, addr, val); 1233d6a6d362SAlexander Graf break; 1234d6a6d362SAlexander Graf } 1235d6a6d362SAlexander Graf } 1236e5c9a13eSbalrog 123783c406d9SAvi Kivity static const MemoryRegionOps ac97_io_nam_ops = { 1238d6a6d362SAlexander Graf .read = nam_read, 1239d6a6d362SAlexander Graf .write = nam_write, 1240d6a6d362SAlexander Graf .impl = { 1241d6a6d362SAlexander Graf .min_access_size = 1, 1242d6a6d362SAlexander Graf .max_access_size = 4, 1243d6a6d362SAlexander Graf }, 1244d6a6d362SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 124583c406d9SAvi Kivity }; 124683c406d9SAvi Kivity 1247d6a6d362SAlexander Graf static uint64_t nabm_read(void *opaque, hwaddr addr, unsigned size) 1248d6a6d362SAlexander Graf { 1249d6a6d362SAlexander Graf if ((addr / size) > 64) { 1250d6a6d362SAlexander Graf return -1; 1251d6a6d362SAlexander Graf } 1252d6a6d362SAlexander Graf 1253d6a6d362SAlexander Graf switch (size) { 1254d6a6d362SAlexander Graf case 1: 1255d6a6d362SAlexander Graf return nabm_readb(opaque, addr); 1256d6a6d362SAlexander Graf case 2: 1257d6a6d362SAlexander Graf return nabm_readw(opaque, addr); 1258d6a6d362SAlexander Graf case 4: 1259d6a6d362SAlexander Graf return nabm_readl(opaque, addr); 1260d6a6d362SAlexander Graf default: 1261d6a6d362SAlexander Graf return -1; 1262d6a6d362SAlexander Graf } 1263d6a6d362SAlexander Graf } 1264d6a6d362SAlexander Graf 1265d6a6d362SAlexander Graf static void nabm_write(void *opaque, hwaddr addr, uint64_t val, 1266d6a6d362SAlexander Graf unsigned size) 1267d6a6d362SAlexander Graf { 1268d6a6d362SAlexander Graf if ((addr / size) > 64) { 1269d6a6d362SAlexander Graf return; 1270d6a6d362SAlexander Graf } 1271d6a6d362SAlexander Graf 1272d6a6d362SAlexander Graf switch (size) { 1273d6a6d362SAlexander Graf case 1: 1274d6a6d362SAlexander Graf nabm_writeb(opaque, addr, val); 1275d6a6d362SAlexander Graf break; 1276d6a6d362SAlexander Graf case 2: 1277d6a6d362SAlexander Graf nabm_writew(opaque, addr, val); 1278d6a6d362SAlexander Graf break; 1279d6a6d362SAlexander Graf case 4: 1280d6a6d362SAlexander Graf nabm_writel(opaque, addr, val); 1281d6a6d362SAlexander Graf break; 1282d6a6d362SAlexander Graf } 1283d6a6d362SAlexander Graf } 1284d6a6d362SAlexander Graf 128583c406d9SAvi Kivity 128683c406d9SAvi Kivity static const MemoryRegionOps ac97_io_nabm_ops = { 1287d6a6d362SAlexander Graf .read = nabm_read, 1288d6a6d362SAlexander Graf .write = nabm_write, 1289d6a6d362SAlexander Graf .impl = { 1290d6a6d362SAlexander Graf .min_access_size = 1, 1291d6a6d362SAlexander Graf .max_access_size = 4, 1292d6a6d362SAlexander Graf }, 1293d6a6d362SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 129483c406d9SAvi Kivity }; 1295e5c9a13eSbalrog 129613377147SGerd Hoffmann static void ac97_on_reset(DeviceState *dev) 1297e5c9a13eSbalrog { 129813377147SGerd Hoffmann AC97LinkState *s = container_of(dev, AC97LinkState, dev.qdev); 1299e5c9a13eSbalrog 1300e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[0]); 1301e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[1]); 1302e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[2]); 1303e5c9a13eSbalrog 1304e5c9a13eSbalrog /* 1305e5c9a13eSbalrog * Reset the mixer too. The Windows XP driver seems to rely on 1306e5c9a13eSbalrog * this. At least it wants to read the vendor id before it resets 1307e5c9a13eSbalrog * the codec manually. 1308e5c9a13eSbalrog */ 1309e5c9a13eSbalrog mixer_reset(s); 1310e5c9a13eSbalrog } 1311e5c9a13eSbalrog 13129af21dbeSMarkus Armbruster static void ac97_realize(PCIDevice *dev, Error **errp) 1313e5c9a13eSbalrog { 1314417d430eSLi Qiang AC97LinkState *s = AC97(dev); 131510ee2aaaSJuan Quintela uint8_t *c = s->dev.config; 1316e5c9a13eSbalrog 13174468fb63SMichael S. Tsirkin /* TODO: no need to override */ 13184468fb63SMichael S. Tsirkin c[PCI_COMMAND] = 0x00; /* pcicmd pci command rw, ro */ 13194468fb63SMichael S. Tsirkin c[PCI_COMMAND + 1] = 0x00; 1320e5c9a13eSbalrog 13214468fb63SMichael S. Tsirkin /* TODO: */ 13224468fb63SMichael S. Tsirkin c[PCI_STATUS] = PCI_STATUS_FAST_BACK; /* pcists pci status rwc, ro */ 13234468fb63SMichael S. Tsirkin c[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8; 1324e5c9a13eSbalrog 13254468fb63SMichael S. Tsirkin c[PCI_CLASS_PROG] = 0x00; /* pi programming interface ro */ 1326e5c9a13eSbalrog 13274468fb63SMichael S. Tsirkin /* TODO set when bar is registered. no need to override. */ 13284468fb63SMichael S. Tsirkin /* nabmar native audio mixer base address rw */ 13294468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0] = PCI_BASE_ADDRESS_SPACE_IO; 13304468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 1] = 0x00; 13314468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 2] = 0x00; 13324468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 3] = 0x00; 1333e5c9a13eSbalrog 13344468fb63SMichael S. Tsirkin /* TODO set when bar is registered. no need to override. */ 13354468fb63SMichael S. Tsirkin /* nabmbar native audio bus mastering base address rw */ 13364468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 4] = PCI_BASE_ADDRESS_SPACE_IO; 13374468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 5] = 0x00; 13384468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 6] = 0x00; 13394468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 7] = 0x00; 1340e5c9a13eSbalrog 13414468fb63SMichael S. Tsirkin c[PCI_INTERRUPT_LINE] = 0x00; /* intr_ln interrupt line rw */ 13424468fb63SMichael S. Tsirkin c[PCI_INTERRUPT_PIN] = 0x01; /* intr_pn interrupt pin ro */ 1343e5c9a13eSbalrog 134464bde0f3SPaolo Bonzini memory_region_init_io(&s->io_nam, OBJECT(s), &ac97_io_nam_ops, s, 134564bde0f3SPaolo Bonzini "ac97-nam", 1024); 134664bde0f3SPaolo Bonzini memory_region_init_io(&s->io_nabm, OBJECT(s), &ac97_io_nabm_ops, s, 134764bde0f3SPaolo Bonzini "ac97-nabm", 256); 1348e824b2ccSAvi Kivity pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nam); 1349e824b2ccSAvi Kivity pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nabm); 13501a7dafceSmalc AUD_register_card("ac97", &s->card); 13510ce5e020SPhilippe Mathieu-Daudé ac97_on_reset(DEVICE(s)); 1352d88a76d1SGerd Hoffmann } 1353d88a76d1SGerd Hoffmann 135412351a91SLi Qiang static void ac97_exit(PCIDevice *dev) 135512351a91SLi Qiang { 1356417d430eSLi Qiang AC97LinkState *s = AC97(dev); 135712351a91SLi Qiang 135812351a91SLi Qiang AUD_close_in(&s->card, s->voice_pi); 135912351a91SLi Qiang AUD_close_out(&s->card, s->voice_po); 136012351a91SLi Qiang AUD_close_in(&s->card, s->voice_mc); 136112351a91SLi Qiang AUD_remove_card(&s->card); 136212351a91SLi Qiang } 136312351a91SLi Qiang 136440021f08SAnthony Liguori static Property ac97_properties[] = { 136588e47b9aSKővágó, Zoltán DEFINE_AUDIO_PROPERTIES(AC97LinkState, card), 136625a21c94SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 136740021f08SAnthony Liguori }; 136840021f08SAnthony Liguori 136940021f08SAnthony Liguori static void ac97_class_init(ObjectClass *klass, void *data) 137040021f08SAnthony Liguori { 137139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 137240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 137340021f08SAnthony Liguori 13749af21dbeSMarkus Armbruster k->realize = ac97_realize; 137512351a91SLi Qiang k->exit = ac97_exit; 137640021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 137740021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82801AA_5; 137840021f08SAnthony Liguori k->revision = 0x01; 137940021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; 1380125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories); 138139bffca2SAnthony Liguori dc->desc = "Intel 82801AA AC97 Audio"; 138239bffca2SAnthony Liguori dc->vmsd = &vmstate_ac97; 13834f67d30bSMarc-André Lureau device_class_set_props(dc, ac97_properties); 138413377147SGerd Hoffmann dc->reset = ac97_on_reset; 138525a21c94SGerd Hoffmann } 138640021f08SAnthony Liguori 13878c43a6f0SAndreas Färber static const TypeInfo ac97_info = { 1388417d430eSLi Qiang .name = TYPE_AC97, 138939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 139039bffca2SAnthony Liguori .instance_size = sizeof(AC97LinkState), 139140021f08SAnthony Liguori .class_init = ac97_class_init, 1392fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1393fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1394fd3b02c8SEduardo Habkost { }, 1395fd3b02c8SEduardo Habkost }, 1396d88a76d1SGerd Hoffmann }; 1397d88a76d1SGerd Hoffmann 139883f7d43aSAndreas Färber static void ac97_register_types(void) 1399d88a76d1SGerd Hoffmann { 140039bffca2SAnthony Liguori type_register_static(&ac97_info); 14012957f5adSGerd Hoffmann deprecated_register_soundhw("ac97", "Intel 82801AA AC97 Audio", 14022957f5adSGerd Hoffmann 0, TYPE_AC97); 1403d88a76d1SGerd Hoffmann } 1404d88a76d1SGerd Hoffmann 140583f7d43aSAndreas Färber type_init(ac97_register_types) 1406