1e5c9a13eSbalrog /*
2e5c9a13eSbalrog * Copyright (C) 2006 InnoTek Systemberatung GmbH
3e5c9a13eSbalrog *
4e5c9a13eSbalrog * This file is part of VirtualBox Open Source Edition (OSE), as
5e5c9a13eSbalrog * available from http://www.virtualbox.org. This file is free software;
6e5c9a13eSbalrog * you can redistribute it and/or modify it under the terms of the GNU
7e5c9a13eSbalrog * General Public License as published by the Free Software Foundation,
8e5c9a13eSbalrog * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
9e5c9a13eSbalrog * distribution. VirtualBox OSE is distributed in the hope that it will
10e5c9a13eSbalrog * be useful, but WITHOUT ANY WARRANTY of any kind.
11e5c9a13eSbalrog *
12e5c9a13eSbalrog * If you received this file as part of a commercial VirtualBox
13e5c9a13eSbalrog * distribution, then only the terms of your commercial VirtualBox
14e5c9a13eSbalrog * license agreement apply instead of the previous paragraph.
156b620ca3SPaolo Bonzini *
166b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the
176b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version.
18e5c9a13eSbalrog */
19e5c9a13eSbalrog
206086a565SPeter Maydell #include "qemu/osdep.h"
218a824e4dSEduardo Habkost #include "hw/audio/soundhw.h"
22e5c9a13eSbalrog #include "audio/audio.h"
23edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
24a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
25d6454270SMarkus Armbruster #include "migration/vmstate.h"
260b8fa32fSMarkus Armbruster #include "qemu/module.h"
2732cad1ffSPhilippe Mathieu-Daudé #include "system/dma.h"
28db1015e9SEduardo Habkost #include "qom/object.h"
29c272a724SBALATON Zoltan #include "ac97.h"
30e5c9a13eSbalrog
31e5c9a13eSbalrog #define SOFT_VOLUME
32e5c9a13eSbalrog #define SR_FIFOE 16 /* rwc */
33e5c9a13eSbalrog #define SR_BCIS 8 /* rwc */
34e5c9a13eSbalrog #define SR_LVBCI 4 /* rwc */
35e5c9a13eSbalrog #define SR_CELV 2 /* ro */
36e5c9a13eSbalrog #define SR_DCH 1 /* ro */
37e5c9a13eSbalrog #define SR_VALID_MASK ((1 << 5) - 1)
38e5c9a13eSbalrog #define SR_WCLEAR_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
39e5c9a13eSbalrog #define SR_RO_MASK (SR_DCH | SR_CELV)
40e5c9a13eSbalrog #define SR_INT_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
41e5c9a13eSbalrog
42e5c9a13eSbalrog #define CR_IOCE 16 /* rw */
43e5c9a13eSbalrog #define CR_FEIE 8 /* rw */
44e5c9a13eSbalrog #define CR_LVBIE 4 /* rw */
45e5c9a13eSbalrog #define CR_RR 2 /* rw */
46e5c9a13eSbalrog #define CR_RPBM 1 /* rw */
47e5c9a13eSbalrog #define CR_VALID_MASK ((1 << 5) - 1)
48e5c9a13eSbalrog #define CR_DONT_CLEAR_MASK (CR_IOCE | CR_FEIE | CR_LVBIE)
49e5c9a13eSbalrog
50e5c9a13eSbalrog #define GC_WR 4 /* rw */
51e5c9a13eSbalrog #define GC_CR 2 /* rw */
52e5c9a13eSbalrog #define GC_VALID_MASK ((1 << 6) - 1)
53e5c9a13eSbalrog
54e5c9a13eSbalrog #define GS_MD3 (1 << 17) /* rw */
55e5c9a13eSbalrog #define GS_AD3 (1 << 16) /* rw */
56e5c9a13eSbalrog #define GS_RCS (1 << 15) /* rwc */
57e5c9a13eSbalrog #define GS_B3S12 (1 << 14) /* ro */
58e5c9a13eSbalrog #define GS_B2S12 (1 << 13) /* ro */
59e5c9a13eSbalrog #define GS_B1S12 (1 << 12) /* ro */
60e5c9a13eSbalrog #define GS_S1R1 (1 << 11) /* rwc */
61e5c9a13eSbalrog #define GS_S0R1 (1 << 10) /* rwc */
62e5c9a13eSbalrog #define GS_S1CR (1 << 9) /* ro */
63e5c9a13eSbalrog #define GS_S0CR (1 << 8) /* ro */
64e5c9a13eSbalrog #define GS_MINT (1 << 7) /* ro */
65e5c9a13eSbalrog #define GS_POINT (1 << 6) /* ro */
66e5c9a13eSbalrog #define GS_PIINT (1 << 5) /* ro */
67e5c9a13eSbalrog #define GS_RSRVD ((1 << 4) | (1 << 3))
68e5c9a13eSbalrog #define GS_MOINT (1 << 2) /* ro */
69e5c9a13eSbalrog #define GS_MIINT (1 << 1) /* ro */
70e5c9a13eSbalrog #define GS_GSCI 1 /* rwc */
71e5c9a13eSbalrog #define GS_RO_MASK (GS_B3S12 | \
72e5c9a13eSbalrog GS_B2S12 | \
73e5c9a13eSbalrog GS_B1S12 | \
74e5c9a13eSbalrog GS_S1CR | \
75e5c9a13eSbalrog GS_S0CR | \
76e5c9a13eSbalrog GS_MINT | \
77e5c9a13eSbalrog GS_POINT | \
78e5c9a13eSbalrog GS_PIINT | \
79e5c9a13eSbalrog GS_RSRVD | \
80e5c9a13eSbalrog GS_MOINT | \
81e5c9a13eSbalrog GS_MIINT)
82e5c9a13eSbalrog #define GS_VALID_MASK ((1 << 18) - 1)
83e5c9a13eSbalrog #define GS_WCLEAR_MASK (GS_RCS | GS_S1R1 | GS_S0R1 | GS_GSCI)
84e5c9a13eSbalrog
85e5c9a13eSbalrog #define BD_IOC (1 << 31)
86e5c9a13eSbalrog #define BD_BUP (1 << 30)
87e5c9a13eSbalrog
88417d430eSLi Qiang #define TYPE_AC97 "AC97"
898063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(AC97LinkState, AC97)
90417d430eSLi Qiang
91e5c9a13eSbalrog #define REC_MASK 7
92e5c9a13eSbalrog enum {
93e5c9a13eSbalrog REC_MIC = 0,
94e5c9a13eSbalrog REC_CD,
95e5c9a13eSbalrog REC_VIDEO,
96e5c9a13eSbalrog REC_AUX,
97e5c9a13eSbalrog REC_LINE_IN,
98e5c9a13eSbalrog REC_STEREO_MIX,
99e5c9a13eSbalrog REC_MONO_MIX,
100e5c9a13eSbalrog REC_PHONE
101e5c9a13eSbalrog };
102e5c9a13eSbalrog
103e5c9a13eSbalrog typedef struct BD {
104e5c9a13eSbalrog uint32_t addr;
105e5c9a13eSbalrog uint32_t ctl_len;
106e5c9a13eSbalrog } BD;
107e5c9a13eSbalrog
108e5c9a13eSbalrog typedef struct AC97BusMasterRegs {
109e5c9a13eSbalrog uint32_t bdbar; /* rw 0 */
110e5c9a13eSbalrog uint8_t civ; /* ro 0 */
111e5c9a13eSbalrog uint8_t lvi; /* rw 0 */
112e5c9a13eSbalrog uint16_t sr; /* rw 1 */
113e5c9a13eSbalrog uint16_t picb; /* ro 0 */
114e5c9a13eSbalrog uint8_t piv; /* ro 0 */
115e5c9a13eSbalrog uint8_t cr; /* rw 0 */
116e5c9a13eSbalrog unsigned int bd_valid;
117e5c9a13eSbalrog BD bd;
118e5c9a13eSbalrog } AC97BusMasterRegs;
119e5c9a13eSbalrog
120db1015e9SEduardo Habkost struct AC97LinkState {
12110ee2aaaSJuan Quintela PCIDevice dev;
122e5c9a13eSbalrog QEMUSoundCard card;
123e5c9a13eSbalrog uint32_t glob_cnt;
124e5c9a13eSbalrog uint32_t glob_sta;
125e5c9a13eSbalrog uint32_t cas;
126e5c9a13eSbalrog uint32_t last_samp;
127e5c9a13eSbalrog AC97BusMasterRegs bm_regs[3];
128e5c9a13eSbalrog uint8_t mixer_data[256];
129e5c9a13eSbalrog SWVoiceIn *voice_pi;
130e5c9a13eSbalrog SWVoiceOut *voice_po;
131e5c9a13eSbalrog SWVoiceIn *voice_mc;
1322c44375dSmalc int invalid_freq[3];
133e5c9a13eSbalrog uint8_t silence[128];
134e5c9a13eSbalrog int bup_flag;
13583c406d9SAvi Kivity MemoryRegion io_nam;
13683c406d9SAvi Kivity MemoryRegion io_nabm;
137db1015e9SEduardo Habkost };
138e5c9a13eSbalrog
139e5c9a13eSbalrog enum {
140e5c9a13eSbalrog BUP_SET = 1,
141e5c9a13eSbalrog BUP_LAST = 2
142e5c9a13eSbalrog };
143e5c9a13eSbalrog
144e5c9a13eSbalrog #ifdef DEBUG_AC97
145e5c9a13eSbalrog #define dolog(...) AUD_log("ac97", __VA_ARGS__)
146e5c9a13eSbalrog #else
147e5c9a13eSbalrog #define dolog(...)
148e5c9a13eSbalrog #endif
149e5c9a13eSbalrog
150e5c9a13eSbalrog #define MKREGS(prefix, start) \
151e5c9a13eSbalrog enum { \
152e5c9a13eSbalrog prefix ## _BDBAR = start, \
153e5c9a13eSbalrog prefix ## _CIV = start + 4, \
154e5c9a13eSbalrog prefix ## _LVI = start + 5, \
155e5c9a13eSbalrog prefix ## _SR = start + 6, \
156e5c9a13eSbalrog prefix ## _PICB = start + 8, \
157e5c9a13eSbalrog prefix ## _PIV = start + 10, \
158e5c9a13eSbalrog prefix ## _CR = start + 11 \
159e5c9a13eSbalrog }
160e5c9a13eSbalrog
161e5c9a13eSbalrog enum {
162e5c9a13eSbalrog PI_INDEX = 0,
163e5c9a13eSbalrog PO_INDEX,
164e5c9a13eSbalrog MC_INDEX,
165e5c9a13eSbalrog LAST_INDEX
166e5c9a13eSbalrog };
167e5c9a13eSbalrog
168e5c9a13eSbalrog MKREGS(PI, PI_INDEX * 16);
169e5c9a13eSbalrog MKREGS(PO, PO_INDEX * 16);
170e5c9a13eSbalrog MKREGS(MC, MC_INDEX * 16);
171e5c9a13eSbalrog
172e5c9a13eSbalrog enum {
173e5c9a13eSbalrog GLOB_CNT = 0x2c,
174e5c9a13eSbalrog GLOB_STA = 0x30,
175e5c9a13eSbalrog CAS = 0x34
176e5c9a13eSbalrog };
177e5c9a13eSbalrog
178e5c9a13eSbalrog #define GET_BM(index) (((index) >> 4) & 3)
179e5c9a13eSbalrog
180e5c9a13eSbalrog static void po_callback(void *opaque, int free);
181e5c9a13eSbalrog static void pi_callback(void *opaque, int avail);
182e5c9a13eSbalrog static void mc_callback(void *opaque, int avail);
183e5c9a13eSbalrog
fetch_bd(AC97LinkState * s,AC97BusMasterRegs * r)184e5c9a13eSbalrog static void fetch_bd(AC97LinkState *s, AC97BusMasterRegs *r)
185e5c9a13eSbalrog {
186e5c9a13eSbalrog uint8_t b[8];
187e5c9a13eSbalrog
18893f43c48SEduard - Gabriel Munteanu pci_dma_read(&s->dev, r->bdbar + r->civ * 8, b, 8);
189e5c9a13eSbalrog r->bd_valid = 1;
190e5c9a13eSbalrog r->bd.addr = le32_to_cpu(*(uint32_t *) &b[0]) & ~3;
191e5c9a13eSbalrog r->bd.ctl_len = le32_to_cpu(*(uint32_t *) &b[4]);
192e5c9a13eSbalrog r->picb = r->bd.ctl_len & 0xffff;
193ab9f0f7dSBALATON Zoltan dolog("bd %2d addr=0x%x ctl=0x%06x len=0x%x(%d bytes)\n",
194e5c9a13eSbalrog r->civ, r->bd.addr, r->bd.ctl_len >> 16,
195ab9f0f7dSBALATON Zoltan r->bd.ctl_len & 0xffff, (r->bd.ctl_len & 0xffff) << 1);
196e5c9a13eSbalrog }
197e5c9a13eSbalrog
update_sr(AC97LinkState * s,AC97BusMasterRegs * r,uint32_t new_sr)198e5c9a13eSbalrog static void update_sr(AC97LinkState *s, AC97BusMasterRegs *r, uint32_t new_sr)
199e5c9a13eSbalrog {
200e5c9a13eSbalrog int event = 0;
201e5c9a13eSbalrog int level = 0;
202e5c9a13eSbalrog uint32_t new_mask = new_sr & SR_INT_MASK;
203e5c9a13eSbalrog uint32_t old_mask = r->sr & SR_INT_MASK;
204e5c9a13eSbalrog uint32_t masks[] = {GS_PIINT, GS_POINT, GS_MINT};
205e5c9a13eSbalrog
206e5c9a13eSbalrog if (new_mask ^ old_mask) {
207e5c9a13eSbalrog /** @todo is IRQ deasserted when only one of status bits is cleared? */
208e5c9a13eSbalrog if (!new_mask) {
209e5c9a13eSbalrog event = 1;
210e5c9a13eSbalrog level = 0;
211ab9f0f7dSBALATON Zoltan } else {
212e5c9a13eSbalrog if ((new_mask & SR_LVBCI) && (r->cr & CR_LVBIE)) {
213e5c9a13eSbalrog event = 1;
214e5c9a13eSbalrog level = 1;
215e5c9a13eSbalrog }
216e5c9a13eSbalrog if ((new_mask & SR_BCIS) && (r->cr & CR_IOCE)) {
217e5c9a13eSbalrog event = 1;
218e5c9a13eSbalrog level = 1;
219e5c9a13eSbalrog }
220e5c9a13eSbalrog }
221e5c9a13eSbalrog }
222e5c9a13eSbalrog
223e5c9a13eSbalrog r->sr = new_sr;
224e5c9a13eSbalrog
225ab9f0f7dSBALATON Zoltan dolog("IOC%d LVB%d sr=0x%x event=%d level=%d\n",
226ab9f0f7dSBALATON Zoltan r->sr & SR_BCIS, r->sr & SR_LVBCI, r->sr, event, level);
227e5c9a13eSbalrog
228ab9f0f7dSBALATON Zoltan if (!event) {
229e5c9a13eSbalrog return;
230ab9f0f7dSBALATON Zoltan }
231e5c9a13eSbalrog
232e5c9a13eSbalrog if (level) {
233e5c9a13eSbalrog s->glob_sta |= masks[r - s->bm_regs];
234e5c9a13eSbalrog dolog("set irq level=1\n");
2359e64f8a3SMarcel Apfelbaum pci_irq_assert(&s->dev);
236ab9f0f7dSBALATON Zoltan } else {
237e5c9a13eSbalrog s->glob_sta &= ~masks[r - s->bm_regs];
238e5c9a13eSbalrog dolog("set irq level=0\n");
2399e64f8a3SMarcel Apfelbaum pci_irq_deassert(&s->dev);
240e5c9a13eSbalrog }
241e5c9a13eSbalrog }
242e5c9a13eSbalrog
voice_set_active(AC97LinkState * s,int bm_index,int on)243e5c9a13eSbalrog static void voice_set_active(AC97LinkState *s, int bm_index, int on)
244e5c9a13eSbalrog {
245e5c9a13eSbalrog switch (bm_index) {
246e5c9a13eSbalrog case PI_INDEX:
247e5c9a13eSbalrog AUD_set_active_in(s->voice_pi, on);
248e5c9a13eSbalrog break;
249e5c9a13eSbalrog
250e5c9a13eSbalrog case PO_INDEX:
251e5c9a13eSbalrog AUD_set_active_out(s->voice_po, on);
252e5c9a13eSbalrog break;
253e5c9a13eSbalrog
254e5c9a13eSbalrog case MC_INDEX:
255e5c9a13eSbalrog AUD_set_active_in(s->voice_mc, on);
256e5c9a13eSbalrog break;
257e5c9a13eSbalrog
258e5c9a13eSbalrog default:
259e5c9a13eSbalrog AUD_log("ac97", "invalid bm_index(%d) in voice_set_active", bm_index);
260e5c9a13eSbalrog break;
261e5c9a13eSbalrog }
262e5c9a13eSbalrog }
263e5c9a13eSbalrog
reset_bm_regs(AC97LinkState * s,AC97BusMasterRegs * r)264e5c9a13eSbalrog static void reset_bm_regs(AC97LinkState *s, AC97BusMasterRegs *r)
265e5c9a13eSbalrog {
266e5c9a13eSbalrog dolog("reset_bm_regs\n");
267e5c9a13eSbalrog r->bdbar = 0;
268e5c9a13eSbalrog r->civ = 0;
269e5c9a13eSbalrog r->lvi = 0;
270e5c9a13eSbalrog /** todo do we need to do that? */
271e5c9a13eSbalrog update_sr(s, r, SR_DCH);
272e5c9a13eSbalrog r->picb = 0;
273e5c9a13eSbalrog r->piv = 0;
274e5c9a13eSbalrog r->cr = r->cr & CR_DONT_CLEAR_MASK;
275e5c9a13eSbalrog r->bd_valid = 0;
276e5c9a13eSbalrog
277e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 0);
278e5c9a13eSbalrog memset(s->silence, 0, sizeof(s->silence));
279e5c9a13eSbalrog }
280e5c9a13eSbalrog
mixer_store(AC97LinkState * s,uint32_t i,uint16_t v)281e5c9a13eSbalrog static void mixer_store(AC97LinkState *s, uint32_t i, uint16_t v)
282e5c9a13eSbalrog {
283e5c9a13eSbalrog if (i + 2 > sizeof(s->mixer_data)) {
2840148d177SJuan Quintela dolog("mixer_store: index %d out of bounds %zd\n",
285e5c9a13eSbalrog i, sizeof(s->mixer_data));
286e5c9a13eSbalrog return;
287e5c9a13eSbalrog }
288e5c9a13eSbalrog
289e5c9a13eSbalrog s->mixer_data[i + 0] = v & 0xff;
290e5c9a13eSbalrog s->mixer_data[i + 1] = v >> 8;
291e5c9a13eSbalrog }
292e5c9a13eSbalrog
mixer_load(AC97LinkState * s,uint32_t i)293e5c9a13eSbalrog static uint16_t mixer_load(AC97LinkState *s, uint32_t i)
294e5c9a13eSbalrog {
295e5c9a13eSbalrog uint16_t val = 0xffff;
296e5c9a13eSbalrog
297e5c9a13eSbalrog if (i + 2 > sizeof(s->mixer_data)) {
298a4e652ebSHans de Goede dolog("mixer_load: index %d out of bounds %zd\n",
299e5c9a13eSbalrog i, sizeof(s->mixer_data));
300ab9f0f7dSBALATON Zoltan } else {
301e5c9a13eSbalrog val = s->mixer_data[i + 0] | (s->mixer_data[i + 1] << 8);
302e5c9a13eSbalrog }
303e5c9a13eSbalrog
304e5c9a13eSbalrog return val;
305e5c9a13eSbalrog }
306e5c9a13eSbalrog
open_voice(AC97LinkState * s,int index,int freq)307e5c9a13eSbalrog static void open_voice(AC97LinkState *s, int index, int freq)
308e5c9a13eSbalrog {
3091ea879e5Smalc struct audsettings as;
310e5c9a13eSbalrog
311e5c9a13eSbalrog as.freq = freq;
312e5c9a13eSbalrog as.nchannels = 2;
31385bc5852SKővágó, Zoltán as.fmt = AUDIO_FORMAT_S16;
314e5c9a13eSbalrog as.endianness = 0;
315e5c9a13eSbalrog
3162c44375dSmalc if (freq > 0) {
3172c44375dSmalc s->invalid_freq[index] = 0;
318e5c9a13eSbalrog switch (index) {
319e5c9a13eSbalrog case PI_INDEX:
320e5c9a13eSbalrog s->voice_pi = AUD_open_in(
321e5c9a13eSbalrog &s->card,
322e5c9a13eSbalrog s->voice_pi,
323e5c9a13eSbalrog "ac97.pi",
324e5c9a13eSbalrog s,
325e5c9a13eSbalrog pi_callback,
326e5c9a13eSbalrog &as
327e5c9a13eSbalrog );
328e5c9a13eSbalrog break;
329e5c9a13eSbalrog
330e5c9a13eSbalrog case PO_INDEX:
331e5c9a13eSbalrog s->voice_po = AUD_open_out(
332e5c9a13eSbalrog &s->card,
333e5c9a13eSbalrog s->voice_po,
334e5c9a13eSbalrog "ac97.po",
335e5c9a13eSbalrog s,
336e5c9a13eSbalrog po_callback,
337e5c9a13eSbalrog &as
338e5c9a13eSbalrog );
339e5c9a13eSbalrog break;
340e5c9a13eSbalrog
341e5c9a13eSbalrog case MC_INDEX:
342e5c9a13eSbalrog s->voice_mc = AUD_open_in(
343e5c9a13eSbalrog &s->card,
344e5c9a13eSbalrog s->voice_mc,
345e5c9a13eSbalrog "ac97.mc",
346e5c9a13eSbalrog s,
347e5c9a13eSbalrog mc_callback,
348e5c9a13eSbalrog &as
349e5c9a13eSbalrog );
350e5c9a13eSbalrog break;
351e5c9a13eSbalrog }
352ab9f0f7dSBALATON Zoltan } else {
3532c44375dSmalc s->invalid_freq[index] = freq;
3542c44375dSmalc switch (index) {
3552c44375dSmalc case PI_INDEX:
3562c44375dSmalc AUD_close_in(&s->card, s->voice_pi);
3572c44375dSmalc s->voice_pi = NULL;
3582c44375dSmalc break;
3592c44375dSmalc
3602c44375dSmalc case PO_INDEX:
3612c44375dSmalc AUD_close_out(&s->card, s->voice_po);
3622c44375dSmalc s->voice_po = NULL;
3632c44375dSmalc break;
3642c44375dSmalc
3652c44375dSmalc case MC_INDEX:
3662c44375dSmalc AUD_close_in(&s->card, s->voice_mc);
3672c44375dSmalc s->voice_mc = NULL;
3682c44375dSmalc break;
3692c44375dSmalc }
3702c44375dSmalc }
3712c44375dSmalc }
372e5c9a13eSbalrog
reset_voices(AC97LinkState * s,uint8_t active[LAST_INDEX])373e5c9a13eSbalrog static void reset_voices(AC97LinkState *s, uint8_t active[LAST_INDEX])
374e5c9a13eSbalrog {
375e5c9a13eSbalrog uint16_t freq;
376e5c9a13eSbalrog
377e5c9a13eSbalrog freq = mixer_load(s, AC97_PCM_LR_ADC_Rate);
378e5c9a13eSbalrog open_voice(s, PI_INDEX, freq);
379e5c9a13eSbalrog AUD_set_active_in(s->voice_pi, active[PI_INDEX]);
380e5c9a13eSbalrog
381e5c9a13eSbalrog freq = mixer_load(s, AC97_PCM_Front_DAC_Rate);
382e5c9a13eSbalrog open_voice(s, PO_INDEX, freq);
383e5c9a13eSbalrog AUD_set_active_out(s->voice_po, active[PO_INDEX]);
384e5c9a13eSbalrog
385e5c9a13eSbalrog freq = mixer_load(s, AC97_MIC_ADC_Rate);
386e5c9a13eSbalrog open_voice(s, MC_INDEX, freq);
387e5c9a13eSbalrog AUD_set_active_in(s->voice_mc, active[MC_INDEX]);
388e5c9a13eSbalrog }
389e5c9a13eSbalrog
get_volume(uint16_t vol,uint16_t mask,int inverse,int * mute,uint8_t * lvol,uint8_t * rvol)39019677a38SMarc-André Lureau static void get_volume(uint16_t vol, uint16_t mask, int inverse,
39119677a38SMarc-André Lureau int *mute, uint8_t *lvol, uint8_t *rvol)
39219677a38SMarc-André Lureau {
39319677a38SMarc-André Lureau *mute = (vol >> MUTE_SHIFT) & 1;
39419677a38SMarc-André Lureau *rvol = (255 * (vol & mask)) / mask;
39519677a38SMarc-André Lureau *lvol = (255 * ((vol >> 8) & mask)) / mask;
39619677a38SMarc-André Lureau
39719677a38SMarc-André Lureau if (inverse) {
39819677a38SMarc-André Lureau *rvol = 255 - *rvol;
39919677a38SMarc-André Lureau *lvol = 255 - *lvol;
40019677a38SMarc-André Lureau }
40119677a38SMarc-André Lureau }
40219677a38SMarc-André Lureau
update_combined_volume_out(AC97LinkState * s)40319677a38SMarc-André Lureau static void update_combined_volume_out(AC97LinkState *s)
40419677a38SMarc-André Lureau {
40519677a38SMarc-André Lureau uint8_t lvol, rvol, plvol, prvol;
40619677a38SMarc-André Lureau int mute, pmute;
40719677a38SMarc-André Lureau
40819677a38SMarc-André Lureau get_volume(mixer_load(s, AC97_Master_Volume_Mute), 0x3f, 1,
40919677a38SMarc-André Lureau &mute, &lvol, &rvol);
4107873bfb8SHans de Goede get_volume(mixer_load(s, AC97_PCM_Out_Volume_Mute), 0x1f, 1,
41119677a38SMarc-André Lureau &pmute, &plvol, &prvol);
41219677a38SMarc-André Lureau
41319677a38SMarc-André Lureau mute = mute | pmute;
41419677a38SMarc-André Lureau lvol = (lvol * plvol) / 255;
41519677a38SMarc-André Lureau rvol = (rvol * prvol) / 255;
41619677a38SMarc-André Lureau
41719677a38SMarc-André Lureau AUD_set_volume_out(s->voice_po, mute, lvol, rvol);
41819677a38SMarc-André Lureau }
41919677a38SMarc-André Lureau
update_volume_in(AC97LinkState * s)42019677a38SMarc-André Lureau static void update_volume_in(AC97LinkState *s)
42119677a38SMarc-André Lureau {
42219677a38SMarc-André Lureau uint8_t lvol, rvol;
42319677a38SMarc-André Lureau int mute;
42419677a38SMarc-André Lureau
42519677a38SMarc-André Lureau get_volume(mixer_load(s, AC97_Record_Gain_Mute), 0x0f, 0,
42619677a38SMarc-André Lureau &mute, &lvol, &rvol);
42719677a38SMarc-André Lureau
42819677a38SMarc-André Lureau AUD_set_volume_in(s->voice_pi, mute, lvol, rvol);
42919677a38SMarc-André Lureau }
43019677a38SMarc-André Lureau
set_volume(AC97LinkState * s,int index,uint32_t val)43119677a38SMarc-André Lureau static void set_volume(AC97LinkState *s, int index, uint32_t val)
43219677a38SMarc-André Lureau {
4337873bfb8SHans de Goede switch (index) {
4347873bfb8SHans de Goede case AC97_Master_Volume_Mute:
4357873bfb8SHans de Goede val &= 0xbf3f;
43619677a38SMarc-André Lureau mixer_store(s, index, val);
43719677a38SMarc-André Lureau update_combined_volume_out(s);
4387873bfb8SHans de Goede break;
4397873bfb8SHans de Goede case AC97_PCM_Out_Volume_Mute:
4407873bfb8SHans de Goede val &= 0x9f1f;
4417873bfb8SHans de Goede mixer_store(s, index, val);
4427873bfb8SHans de Goede update_combined_volume_out(s);
4437873bfb8SHans de Goede break;
4447873bfb8SHans de Goede case AC97_Record_Gain_Mute:
4457873bfb8SHans de Goede val &= 0x8f0f;
4467873bfb8SHans de Goede mixer_store(s, index, val);
44719677a38SMarc-André Lureau update_volume_in(s);
4487873bfb8SHans de Goede break;
44919677a38SMarc-André Lureau }
45019677a38SMarc-André Lureau }
45119677a38SMarc-André Lureau
record_select(AC97LinkState * s,uint32_t val)45219677a38SMarc-André Lureau static void record_select(AC97LinkState *s, uint32_t val)
45319677a38SMarc-André Lureau {
45419677a38SMarc-André Lureau uint8_t rs = val & REC_MASK;
45519677a38SMarc-André Lureau uint8_t ls = (val >> 8) & REC_MASK;
45619677a38SMarc-André Lureau mixer_store(s, AC97_Record_Select, rs | (ls << 8));
45719677a38SMarc-André Lureau }
45819677a38SMarc-André Lureau
mixer_reset(AC97LinkState * s)459e5c9a13eSbalrog static void mixer_reset(AC97LinkState *s)
460e5c9a13eSbalrog {
461e5c9a13eSbalrog uint8_t active[LAST_INDEX];
462e5c9a13eSbalrog
463e5c9a13eSbalrog dolog("mixer_reset\n");
464e5c9a13eSbalrog memset(s->mixer_data, 0, sizeof(s->mixer_data));
465e5c9a13eSbalrog memset(active, 0, sizeof(active));
466e5c9a13eSbalrog mixer_store(s, AC97_Reset, 0x0000); /* 6940 */
467d044be37SHans de Goede mixer_store(s, AC97_Headphone_Volume_Mute, 0x0000);
468d044be37SHans de Goede mixer_store(s, AC97_Master_Volume_Mono_Mute, 0x0000);
469d044be37SHans de Goede mixer_store(s, AC97_Master_Tone_RL, 0x0000);
470e5c9a13eSbalrog mixer_store(s, AC97_PC_BEEP_Volume_Mute, 0x0000);
471d044be37SHans de Goede mixer_store(s, AC97_Phone_Volume_Mute, 0x0000);
472d044be37SHans de Goede mixer_store(s, AC97_Mic_Volume_Mute, 0x0000);
473f94e9b9bSHans de Goede mixer_store(s, AC97_Line_In_Volume_Mute, 0x0000);
474d044be37SHans de Goede mixer_store(s, AC97_CD_Volume_Mute, 0x0000);
475d044be37SHans de Goede mixer_store(s, AC97_Video_Volume_Mute, 0x0000);
476d044be37SHans de Goede mixer_store(s, AC97_Aux_Volume_Mute, 0x0000);
477d044be37SHans de Goede mixer_store(s, AC97_Record_Gain_Mic_Mute, 0x0000);
478e5c9a13eSbalrog mixer_store(s, AC97_General_Purpose, 0x0000);
479e5c9a13eSbalrog mixer_store(s, AC97_3D_Control, 0x0000);
480e5c9a13eSbalrog mixer_store(s, AC97_Powerdown_Ctrl_Stat, 0x000f);
481e5c9a13eSbalrog
482e5c9a13eSbalrog /*
483e5c9a13eSbalrog * Sigmatel 9700 (STAC9700)
484e5c9a13eSbalrog */
485e5c9a13eSbalrog mixer_store(s, AC97_Vendor_ID1, 0x8384);
486e5c9a13eSbalrog mixer_store(s, AC97_Vendor_ID2, 0x7600); /* 7608 */
487e5c9a13eSbalrog
488e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_ID, 0x0809);
489e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, 0x0009);
490e5c9a13eSbalrog mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80);
491e5c9a13eSbalrog mixer_store(s, AC97_PCM_Surround_DAC_Rate, 0xbb80);
492e5c9a13eSbalrog mixer_store(s, AC97_PCM_LFE_DAC_Rate, 0xbb80);
493e5c9a13eSbalrog mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80);
494e5c9a13eSbalrog mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80);
495e5c9a13eSbalrog
49619677a38SMarc-André Lureau record_select(s, 0);
49719677a38SMarc-André Lureau set_volume(s, AC97_Master_Volume_Mute, 0x8000);
49819677a38SMarc-André Lureau set_volume(s, AC97_PCM_Out_Volume_Mute, 0x8808);
499f94e9b9bSHans de Goede set_volume(s, AC97_Record_Gain_Mute, 0x8808);
50019677a38SMarc-André Lureau
501e5c9a13eSbalrog reset_voices(s, active);
502e5c9a13eSbalrog }
503e5c9a13eSbalrog
504e5c9a13eSbalrog /**
505e5c9a13eSbalrog * Native audio mixer
506e5c9a13eSbalrog * I/O Reads
507e5c9a13eSbalrog */
nam_readb(void * opaque,uint32_t addr)508e5c9a13eSbalrog static uint32_t nam_readb(void *opaque, uint32_t addr)
509e5c9a13eSbalrog {
51010ee2aaaSJuan Quintela AC97LinkState *s = opaque;
511ab9f0f7dSBALATON Zoltan dolog("U nam readb 0x%x\n", addr);
512e5c9a13eSbalrog s->cas = 0;
513e5c9a13eSbalrog return ~0U;
514e5c9a13eSbalrog }
515e5c9a13eSbalrog
nam_readw(void * opaque,uint32_t addr)516e5c9a13eSbalrog static uint32_t nam_readw(void *opaque, uint32_t addr)
517e5c9a13eSbalrog {
51810ee2aaaSJuan Quintela AC97LinkState *s = opaque;
519e5c9a13eSbalrog s->cas = 0;
520dba2b294SBALATON Zoltan return mixer_load(s, addr);
521e5c9a13eSbalrog }
522e5c9a13eSbalrog
nam_readl(void * opaque,uint32_t addr)523e5c9a13eSbalrog static uint32_t nam_readl(void *opaque, uint32_t addr)
524e5c9a13eSbalrog {
52510ee2aaaSJuan Quintela AC97LinkState *s = opaque;
526ab9f0f7dSBALATON Zoltan dolog("U nam readl 0x%x\n", addr);
527e5c9a13eSbalrog s->cas = 0;
528e5c9a13eSbalrog return ~0U;
529e5c9a13eSbalrog }
530e5c9a13eSbalrog
531e5c9a13eSbalrog /**
532e5c9a13eSbalrog * Native audio mixer
533e5c9a13eSbalrog * I/O Writes
534e5c9a13eSbalrog */
nam_writeb(void * opaque,uint32_t addr,uint32_t val)535e5c9a13eSbalrog static void nam_writeb(void *opaque, uint32_t addr, uint32_t val)
536e5c9a13eSbalrog {
53710ee2aaaSJuan Quintela AC97LinkState *s = opaque;
538ab9f0f7dSBALATON Zoltan dolog("U nam writeb 0x%x <- 0x%x\n", addr, val);
539e5c9a13eSbalrog s->cas = 0;
540e5c9a13eSbalrog }
541e5c9a13eSbalrog
nam_writew(void * opaque,uint32_t addr,uint32_t val)542e5c9a13eSbalrog static void nam_writew(void *opaque, uint32_t addr, uint32_t val)
543e5c9a13eSbalrog {
54410ee2aaaSJuan Quintela AC97LinkState *s = opaque;
545dba2b294SBALATON Zoltan
546e5c9a13eSbalrog s->cas = 0;
547dba2b294SBALATON Zoltan switch (addr) {
548e5c9a13eSbalrog case AC97_Reset:
549e5c9a13eSbalrog mixer_reset(s);
550e5c9a13eSbalrog break;
551e5c9a13eSbalrog case AC97_Powerdown_Ctrl_Stat:
552847c25d0SHans de Goede val &= ~0x800f;
553dba2b294SBALATON Zoltan val |= mixer_load(s, addr) & 0xf;
554dba2b294SBALATON Zoltan mixer_store(s, addr, val);
555e5c9a13eSbalrog break;
55619677a38SMarc-André Lureau case AC97_PCM_Out_Volume_Mute:
55719677a38SMarc-André Lureau case AC97_Master_Volume_Mute:
55819677a38SMarc-André Lureau case AC97_Record_Gain_Mute:
559dba2b294SBALATON Zoltan set_volume(s, addr, val);
56019677a38SMarc-André Lureau break;
56119677a38SMarc-André Lureau case AC97_Record_Select:
56219677a38SMarc-André Lureau record_select(s, val);
56319677a38SMarc-André Lureau break;
564e5c9a13eSbalrog case AC97_Vendor_ID1:
565e5c9a13eSbalrog case AC97_Vendor_ID2:
566ab9f0f7dSBALATON Zoltan dolog("Attempt to write vendor ID to 0x%x\n", val);
567e5c9a13eSbalrog break;
568e5c9a13eSbalrog case AC97_Extended_Audio_ID:
569ab9f0f7dSBALATON Zoltan dolog("Attempt to write extended audio ID to 0x%x\n", val);
570e5c9a13eSbalrog break;
571e5c9a13eSbalrog case AC97_Extended_Audio_Ctrl_Stat:
572e5c9a13eSbalrog if (!(val & EACS_VRA)) {
573e5c9a13eSbalrog mixer_store(s, AC97_PCM_Front_DAC_Rate, 0xbb80);
574e5c9a13eSbalrog mixer_store(s, AC97_PCM_LR_ADC_Rate, 0xbb80);
575e5c9a13eSbalrog open_voice(s, PI_INDEX, 48000);
576e5c9a13eSbalrog open_voice(s, PO_INDEX, 48000);
577e5c9a13eSbalrog }
578e5c9a13eSbalrog if (!(val & EACS_VRM)) {
579e5c9a13eSbalrog mixer_store(s, AC97_MIC_ADC_Rate, 0xbb80);
580e5c9a13eSbalrog open_voice(s, MC_INDEX, 48000);
581e5c9a13eSbalrog }
582ab9f0f7dSBALATON Zoltan dolog("Setting extended audio control to 0x%x\n", val);
583e5c9a13eSbalrog mixer_store(s, AC97_Extended_Audio_Ctrl_Stat, val);
584e5c9a13eSbalrog break;
585e5c9a13eSbalrog case AC97_PCM_Front_DAC_Rate:
586e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
587dba2b294SBALATON Zoltan mixer_store(s, addr, val);
588e5c9a13eSbalrog dolog("Set front DAC rate to %d\n", val);
589e5c9a13eSbalrog open_voice(s, PO_INDEX, val);
590ab9f0f7dSBALATON Zoltan } else {
591ab9f0f7dSBALATON Zoltan dolog("Attempt to set front DAC rate to %d, but VRA is not set\n",
592e5c9a13eSbalrog val);
593e5c9a13eSbalrog }
594e5c9a13eSbalrog break;
595e5c9a13eSbalrog case AC97_MIC_ADC_Rate:
596e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRM) {
597dba2b294SBALATON Zoltan mixer_store(s, addr, val);
598e5c9a13eSbalrog dolog("Set MIC ADC rate to %d\n", val);
599e5c9a13eSbalrog open_voice(s, MC_INDEX, val);
600ab9f0f7dSBALATON Zoltan } else {
601ab9f0f7dSBALATON Zoltan dolog("Attempt to set MIC ADC rate to %d, but VRM is not set\n",
602e5c9a13eSbalrog val);
603e5c9a13eSbalrog }
604e5c9a13eSbalrog break;
605e5c9a13eSbalrog case AC97_PCM_LR_ADC_Rate:
606e5c9a13eSbalrog if (mixer_load(s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
607dba2b294SBALATON Zoltan mixer_store(s, addr, val);
608e5c9a13eSbalrog dolog("Set front LR ADC rate to %d\n", val);
609e5c9a13eSbalrog open_voice(s, PI_INDEX, val);
610ab9f0f7dSBALATON Zoltan } else {
611e5c9a13eSbalrog dolog("Attempt to set LR ADC rate to %d, but VRA is not set\n",
612e5c9a13eSbalrog val);
613e5c9a13eSbalrog }
614e5c9a13eSbalrog break;
615d044be37SHans de Goede case AC97_Headphone_Volume_Mute:
616d044be37SHans de Goede case AC97_Master_Volume_Mono_Mute:
617d044be37SHans de Goede case AC97_Master_Tone_RL:
618d044be37SHans de Goede case AC97_PC_BEEP_Volume_Mute:
619d044be37SHans de Goede case AC97_Phone_Volume_Mute:
620d044be37SHans de Goede case AC97_Mic_Volume_Mute:
621f94e9b9bSHans de Goede case AC97_Line_In_Volume_Mute:
622d044be37SHans de Goede case AC97_CD_Volume_Mute:
623d044be37SHans de Goede case AC97_Video_Volume_Mute:
624d044be37SHans de Goede case AC97_Aux_Volume_Mute:
625d044be37SHans de Goede case AC97_Record_Gain_Mic_Mute:
626d044be37SHans de Goede case AC97_General_Purpose:
627d044be37SHans de Goede case AC97_3D_Control:
628d044be37SHans de Goede case AC97_Sigmatel_Analog:
629d044be37SHans de Goede case AC97_Sigmatel_Dac2Invert:
630d044be37SHans de Goede /* None of the features in these regs are emulated, so they are RO */
631d044be37SHans de Goede break;
632e5c9a13eSbalrog default:
633ab9f0f7dSBALATON Zoltan dolog("U nam writew 0x%x <- 0x%x\n", addr, val);
634dba2b294SBALATON Zoltan mixer_store(s, addr, val);
635e5c9a13eSbalrog break;
636e5c9a13eSbalrog }
637e5c9a13eSbalrog }
638e5c9a13eSbalrog
nam_writel(void * opaque,uint32_t addr,uint32_t val)639e5c9a13eSbalrog static void nam_writel(void *opaque, uint32_t addr, uint32_t val)
640e5c9a13eSbalrog {
64110ee2aaaSJuan Quintela AC97LinkState *s = opaque;
642ab9f0f7dSBALATON Zoltan dolog("U nam writel 0x%x <- 0x%x\n", addr, val);
643e5c9a13eSbalrog s->cas = 0;
644e5c9a13eSbalrog }
645e5c9a13eSbalrog
646e5c9a13eSbalrog /**
647e5c9a13eSbalrog * Native audio bus master
648e5c9a13eSbalrog * I/O Reads
649e5c9a13eSbalrog */
nabm_readb(void * opaque,uint32_t addr)650e5c9a13eSbalrog static uint32_t nabm_readb(void *opaque, uint32_t addr)
651e5c9a13eSbalrog {
65210ee2aaaSJuan Quintela AC97LinkState *s = opaque;
653e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
654e5c9a13eSbalrog uint32_t val = ~0U;
655e5c9a13eSbalrog
656dba2b294SBALATON Zoltan switch (addr) {
657e5c9a13eSbalrog case CAS:
658e5c9a13eSbalrog dolog("CAS %d\n", s->cas);
659e5c9a13eSbalrog val = s->cas;
660e5c9a13eSbalrog s->cas = 1;
661e5c9a13eSbalrog break;
662e5c9a13eSbalrog case PI_CIV:
663e5c9a13eSbalrog case PO_CIV:
664e5c9a13eSbalrog case MC_CIV:
665dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
666e5c9a13eSbalrog val = r->civ;
667dba2b294SBALATON Zoltan dolog("CIV[%d] -> 0x%x\n", GET_BM(addr), val);
668e5c9a13eSbalrog break;
669e5c9a13eSbalrog case PI_LVI:
670e5c9a13eSbalrog case PO_LVI:
671e5c9a13eSbalrog case MC_LVI:
672dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
673e5c9a13eSbalrog val = r->lvi;
674dba2b294SBALATON Zoltan dolog("LVI[%d] -> 0x%x\n", GET_BM(addr), val);
675e5c9a13eSbalrog break;
676e5c9a13eSbalrog case PI_PIV:
677e5c9a13eSbalrog case PO_PIV:
678e5c9a13eSbalrog case MC_PIV:
679dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
680e5c9a13eSbalrog val = r->piv;
681dba2b294SBALATON Zoltan dolog("PIV[%d] -> 0x%x\n", GET_BM(addr), val);
682e5c9a13eSbalrog break;
683e5c9a13eSbalrog case PI_CR:
684e5c9a13eSbalrog case PO_CR:
685e5c9a13eSbalrog case MC_CR:
686dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
687e5c9a13eSbalrog val = r->cr;
688dba2b294SBALATON Zoltan dolog("CR[%d] -> 0x%x\n", GET_BM(addr), val);
689e5c9a13eSbalrog break;
690e5c9a13eSbalrog case PI_SR:
691e5c9a13eSbalrog case PO_SR:
692e5c9a13eSbalrog case MC_SR:
693dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
694e5c9a13eSbalrog val = r->sr & 0xff;
695dba2b294SBALATON Zoltan dolog("SRb[%d] -> 0x%x\n", GET_BM(addr), val);
696e5c9a13eSbalrog break;
697e5c9a13eSbalrog default:
698ab9f0f7dSBALATON Zoltan dolog("U nabm readb 0x%x -> 0x%x\n", addr, val);
699e5c9a13eSbalrog break;
700e5c9a13eSbalrog }
701e5c9a13eSbalrog return val;
702e5c9a13eSbalrog }
703e5c9a13eSbalrog
nabm_readw(void * opaque,uint32_t addr)704e5c9a13eSbalrog static uint32_t nabm_readw(void *opaque, uint32_t addr)
705e5c9a13eSbalrog {
70610ee2aaaSJuan Quintela AC97LinkState *s = opaque;
707e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
708e5c9a13eSbalrog uint32_t val = ~0U;
709e5c9a13eSbalrog
710dba2b294SBALATON Zoltan switch (addr) {
711e5c9a13eSbalrog case PI_SR:
712e5c9a13eSbalrog case PO_SR:
713e5c9a13eSbalrog case MC_SR:
714dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
715e5c9a13eSbalrog val = r->sr;
716dba2b294SBALATON Zoltan dolog("SR[%d] -> 0x%x\n", GET_BM(addr), val);
717e5c9a13eSbalrog break;
718e5c9a13eSbalrog case PI_PICB:
719e5c9a13eSbalrog case PO_PICB:
720e5c9a13eSbalrog case MC_PICB:
721dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
722e5c9a13eSbalrog val = r->picb;
723dba2b294SBALATON Zoltan dolog("PICB[%d] -> 0x%x\n", GET_BM(addr), val);
724e5c9a13eSbalrog break;
725e5c9a13eSbalrog default:
726ab9f0f7dSBALATON Zoltan dolog("U nabm readw 0x%x -> 0x%x\n", addr, val);
727e5c9a13eSbalrog break;
728e5c9a13eSbalrog }
729e5c9a13eSbalrog return val;
730e5c9a13eSbalrog }
731e5c9a13eSbalrog
nabm_readl(void * opaque,uint32_t addr)732e5c9a13eSbalrog static uint32_t nabm_readl(void *opaque, uint32_t addr)
733e5c9a13eSbalrog {
73410ee2aaaSJuan Quintela AC97LinkState *s = opaque;
735e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
736e5c9a13eSbalrog uint32_t val = ~0U;
737e5c9a13eSbalrog
738dba2b294SBALATON Zoltan switch (addr) {
739e5c9a13eSbalrog case PI_BDBAR:
740e5c9a13eSbalrog case PO_BDBAR:
741e5c9a13eSbalrog case MC_BDBAR:
742dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
743e5c9a13eSbalrog val = r->bdbar;
744dba2b294SBALATON Zoltan dolog("BMADDR[%d] -> 0x%x\n", GET_BM(addr), val);
745e5c9a13eSbalrog break;
746e5c9a13eSbalrog case PI_CIV:
747e5c9a13eSbalrog case PO_CIV:
748e5c9a13eSbalrog case MC_CIV:
749dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
750e5c9a13eSbalrog val = r->civ | (r->lvi << 8) | (r->sr << 16);
751dba2b294SBALATON Zoltan dolog("CIV LVI SR[%d] -> 0x%x, 0x%x, 0x%x\n", GET_BM(addr),
752e5c9a13eSbalrog r->civ, r->lvi, r->sr);
753e5c9a13eSbalrog break;
754e5c9a13eSbalrog case PI_PICB:
755e5c9a13eSbalrog case PO_PICB:
756e5c9a13eSbalrog case MC_PICB:
757dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
758e5c9a13eSbalrog val = r->picb | (r->piv << 16) | (r->cr << 24);
759dba2b294SBALATON Zoltan dolog("PICB PIV CR[%d] -> 0x%x 0x%x 0x%x 0x%x\n", GET_BM(addr),
760e5c9a13eSbalrog val, r->picb, r->piv, r->cr);
761e5c9a13eSbalrog break;
762e5c9a13eSbalrog case GLOB_CNT:
763e5c9a13eSbalrog val = s->glob_cnt;
764ab9f0f7dSBALATON Zoltan dolog("glob_cnt -> 0x%x\n", val);
765e5c9a13eSbalrog break;
766e5c9a13eSbalrog case GLOB_STA:
767e5c9a13eSbalrog val = s->glob_sta | GS_S0CR;
768ab9f0f7dSBALATON Zoltan dolog("glob_sta -> 0x%x\n", val);
769e5c9a13eSbalrog break;
770e5c9a13eSbalrog default:
771ab9f0f7dSBALATON Zoltan dolog("U nabm readl 0x%x -> 0x%x\n", addr, val);
772e5c9a13eSbalrog break;
773e5c9a13eSbalrog }
774e5c9a13eSbalrog return val;
775e5c9a13eSbalrog }
776e5c9a13eSbalrog
777e5c9a13eSbalrog /**
778e5c9a13eSbalrog * Native audio bus master
779e5c9a13eSbalrog * I/O Writes
780e5c9a13eSbalrog */
nabm_writeb(void * opaque,uint32_t addr,uint32_t val)781e5c9a13eSbalrog static void nabm_writeb(void *opaque, uint32_t addr, uint32_t val)
782e5c9a13eSbalrog {
78310ee2aaaSJuan Quintela AC97LinkState *s = opaque;
784e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
785dba2b294SBALATON Zoltan
786dba2b294SBALATON Zoltan switch (addr) {
787e5c9a13eSbalrog case PI_LVI:
788e5c9a13eSbalrog case PO_LVI:
789e5c9a13eSbalrog case MC_LVI:
790dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
791e5c9a13eSbalrog if ((r->cr & CR_RPBM) && (r->sr & SR_DCH)) {
792e5c9a13eSbalrog r->sr &= ~(SR_DCH | SR_CELV);
793e5c9a13eSbalrog r->civ = r->piv;
794e5c9a13eSbalrog r->piv = (r->piv + 1) % 32;
795e5c9a13eSbalrog fetch_bd(s, r);
796e5c9a13eSbalrog }
797e5c9a13eSbalrog r->lvi = val % 32;
798dba2b294SBALATON Zoltan dolog("LVI[%d] <- 0x%x\n", GET_BM(addr), val);
799e5c9a13eSbalrog break;
800e5c9a13eSbalrog case PI_CR:
801e5c9a13eSbalrog case PO_CR:
802e5c9a13eSbalrog case MC_CR:
803dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
804e5c9a13eSbalrog if (val & CR_RR) {
805e5c9a13eSbalrog reset_bm_regs(s, r);
806ab9f0f7dSBALATON Zoltan } else {
807e5c9a13eSbalrog r->cr = val & CR_VALID_MASK;
808e5c9a13eSbalrog if (!(r->cr & CR_RPBM)) {
809e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 0);
810e5c9a13eSbalrog r->sr |= SR_DCH;
811ab9f0f7dSBALATON Zoltan } else {
812e5c9a13eSbalrog r->civ = r->piv;
813e5c9a13eSbalrog r->piv = (r->piv + 1) % 32;
814e5c9a13eSbalrog fetch_bd(s, r);
815e5c9a13eSbalrog r->sr &= ~SR_DCH;
816e5c9a13eSbalrog voice_set_active(s, r - s->bm_regs, 1);
817e5c9a13eSbalrog }
818e5c9a13eSbalrog }
819dba2b294SBALATON Zoltan dolog("CR[%d] <- 0x%x (cr 0x%x)\n", GET_BM(addr), val, r->cr);
820e5c9a13eSbalrog break;
821e5c9a13eSbalrog case PI_SR:
822e5c9a13eSbalrog case PO_SR:
823e5c9a13eSbalrog case MC_SR:
824dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
825e5c9a13eSbalrog r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
826e5c9a13eSbalrog update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK));
827dba2b294SBALATON Zoltan dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr);
828e5c9a13eSbalrog break;
829e5c9a13eSbalrog default:
830ab9f0f7dSBALATON Zoltan dolog("U nabm writeb 0x%x <- 0x%x\n", addr, val);
831e5c9a13eSbalrog break;
832e5c9a13eSbalrog }
833e5c9a13eSbalrog }
834e5c9a13eSbalrog
nabm_writew(void * opaque,uint32_t addr,uint32_t val)835e5c9a13eSbalrog static void nabm_writew(void *opaque, uint32_t addr, uint32_t val)
836e5c9a13eSbalrog {
83710ee2aaaSJuan Quintela AC97LinkState *s = opaque;
838e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
839dba2b294SBALATON Zoltan
840dba2b294SBALATON Zoltan switch (addr) {
841e5c9a13eSbalrog case PI_SR:
842e5c9a13eSbalrog case PO_SR:
843e5c9a13eSbalrog case MC_SR:
844dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
845e5c9a13eSbalrog r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
846e5c9a13eSbalrog update_sr(s, r, r->sr & ~(val & SR_WCLEAR_MASK));
847dba2b294SBALATON Zoltan dolog("SR[%d] <- 0x%x (sr 0x%x)\n", GET_BM(addr), val, r->sr);
848e5c9a13eSbalrog break;
849e5c9a13eSbalrog default:
850ab9f0f7dSBALATON Zoltan dolog("U nabm writew 0x%x <- 0x%x\n", addr, val);
851e5c9a13eSbalrog break;
852e5c9a13eSbalrog }
853e5c9a13eSbalrog }
854e5c9a13eSbalrog
nabm_writel(void * opaque,uint32_t addr,uint32_t val)855e5c9a13eSbalrog static void nabm_writel(void *opaque, uint32_t addr, uint32_t val)
856e5c9a13eSbalrog {
85710ee2aaaSJuan Quintela AC97LinkState *s = opaque;
858e5c9a13eSbalrog AC97BusMasterRegs *r = NULL;
859dba2b294SBALATON Zoltan
860dba2b294SBALATON Zoltan switch (addr) {
861e5c9a13eSbalrog case PI_BDBAR:
862e5c9a13eSbalrog case PO_BDBAR:
863e5c9a13eSbalrog case MC_BDBAR:
864dba2b294SBALATON Zoltan r = &s->bm_regs[GET_BM(addr)];
865e5c9a13eSbalrog r->bdbar = val & ~3;
866dba2b294SBALATON Zoltan dolog("BDBAR[%d] <- 0x%x (bdbar 0x%x)\n", GET_BM(addr), val, r->bdbar);
867e5c9a13eSbalrog break;
868e5c9a13eSbalrog case GLOB_CNT:
869dafea9e2SBALATON Zoltan /* TODO: Handle WR or CR being set (warm/cold reset requests) */
870ab9f0f7dSBALATON Zoltan if (!(val & (GC_WR | GC_CR))) {
871e5c9a13eSbalrog s->glob_cnt = val & GC_VALID_MASK;
872ab9f0f7dSBALATON Zoltan }
873ab9f0f7dSBALATON Zoltan dolog("glob_cnt <- 0x%x (glob_cnt 0x%x)\n", val, s->glob_cnt);
874e5c9a13eSbalrog break;
875e5c9a13eSbalrog case GLOB_STA:
876e5c9a13eSbalrog s->glob_sta &= ~(val & GS_WCLEAR_MASK);
877e5c9a13eSbalrog s->glob_sta |= (val & ~(GS_WCLEAR_MASK | GS_RO_MASK)) & GS_VALID_MASK;
878ab9f0f7dSBALATON Zoltan dolog("glob_sta <- 0x%x (glob_sta 0x%x)\n", val, s->glob_sta);
879e5c9a13eSbalrog break;
880e5c9a13eSbalrog default:
881ab9f0f7dSBALATON Zoltan dolog("U nabm writel 0x%x <- 0x%x\n", addr, val);
882e5c9a13eSbalrog break;
883e5c9a13eSbalrog }
884e5c9a13eSbalrog }
885e5c9a13eSbalrog
write_audio(AC97LinkState * s,AC97BusMasterRegs * r,int max,int * stop)886e5c9a13eSbalrog static int write_audio(AC97LinkState *s, AC97BusMasterRegs *r,
887e5c9a13eSbalrog int max, int *stop)
888e5c9a13eSbalrog {
889e5c9a13eSbalrog uint8_t tmpbuf[4096];
890e5c9a13eSbalrog uint32_t addr = r->bd.addr;
891e5c9a13eSbalrog uint32_t temp = r->picb << 1;
892e5c9a13eSbalrog uint32_t written = 0;
893e5c9a13eSbalrog int to_copy = 0;
89458935915SKővágó, Zoltán temp = MIN(temp, max);
895e5c9a13eSbalrog
896e5c9a13eSbalrog if (!temp) {
897e5c9a13eSbalrog *stop = 1;
898e5c9a13eSbalrog return 0;
899e5c9a13eSbalrog }
900e5c9a13eSbalrog
901e5c9a13eSbalrog while (temp) {
902e5c9a13eSbalrog int copied;
90358935915SKővágó, Zoltán to_copy = MIN(temp, sizeof(tmpbuf));
90493f43c48SEduard - Gabriel Munteanu pci_dma_read(&s->dev, addr, tmpbuf, to_copy);
905e5c9a13eSbalrog copied = AUD_write(s->voice_po, tmpbuf, to_copy);
906e5c9a13eSbalrog dolog("write_audio max=%x to_copy=%x copied=%x\n",
907e5c9a13eSbalrog max, to_copy, copied);
908e5c9a13eSbalrog if (!copied) {
909e5c9a13eSbalrog *stop = 1;
910e5c9a13eSbalrog break;
911e5c9a13eSbalrog }
912e5c9a13eSbalrog temp -= copied;
913e5c9a13eSbalrog addr += copied;
914e5c9a13eSbalrog written += copied;
915e5c9a13eSbalrog }
916e5c9a13eSbalrog
917e5c9a13eSbalrog if (!temp) {
918e5c9a13eSbalrog if (to_copy < 4) {
919e5c9a13eSbalrog dolog("whoops\n");
920e5c9a13eSbalrog s->last_samp = 0;
921ab9f0f7dSBALATON Zoltan } else {
922e5c9a13eSbalrog s->last_samp = *(uint32_t *)&tmpbuf[to_copy - 4];
923e5c9a13eSbalrog }
924e5c9a13eSbalrog }
925e5c9a13eSbalrog
926e5c9a13eSbalrog r->bd.addr = addr;
927e5c9a13eSbalrog return written;
928e5c9a13eSbalrog }
929e5c9a13eSbalrog
write_bup(AC97LinkState * s,int elapsed)930e5c9a13eSbalrog static void write_bup(AC97LinkState *s, int elapsed)
931e5c9a13eSbalrog {
932e5c9a13eSbalrog dolog("write_bup\n");
933e5c9a13eSbalrog if (!(s->bup_flag & BUP_SET)) {
934e5c9a13eSbalrog if (s->bup_flag & BUP_LAST) {
935e5c9a13eSbalrog int i;
936e5c9a13eSbalrog uint8_t *p = s->silence;
937e5c9a13eSbalrog for (i = 0; i < sizeof(s->silence) / 4; i++, p += 4) {
938e5c9a13eSbalrog *(uint32_t *) p = s->last_samp;
939e5c9a13eSbalrog }
940ab9f0f7dSBALATON Zoltan } else {
941e5c9a13eSbalrog memset(s->silence, 0, sizeof(s->silence));
942e5c9a13eSbalrog }
943e5c9a13eSbalrog s->bup_flag |= BUP_SET;
944e5c9a13eSbalrog }
945e5c9a13eSbalrog
946e5c9a13eSbalrog while (elapsed) {
94758935915SKővágó, Zoltán int temp = MIN(elapsed, sizeof(s->silence));
948e5c9a13eSbalrog while (temp) {
949e5c9a13eSbalrog int copied = AUD_write(s->voice_po, s->silence, temp);
950ab9f0f7dSBALATON Zoltan if (!copied) {
951e5c9a13eSbalrog return;
952ab9f0f7dSBALATON Zoltan }
953e5c9a13eSbalrog temp -= copied;
954e5c9a13eSbalrog elapsed -= copied;
955e5c9a13eSbalrog }
956e5c9a13eSbalrog }
957e5c9a13eSbalrog }
958e5c9a13eSbalrog
read_audio(AC97LinkState * s,AC97BusMasterRegs * r,int max,int * stop)959e5c9a13eSbalrog static int read_audio(AC97LinkState *s, AC97BusMasterRegs *r,
960e5c9a13eSbalrog int max, int *stop)
961e5c9a13eSbalrog {
962e5c9a13eSbalrog uint8_t tmpbuf[4096];
963e5c9a13eSbalrog uint32_t addr = r->bd.addr;
964e5c9a13eSbalrog uint32_t temp = r->picb << 1;
965e5c9a13eSbalrog uint32_t nread = 0;
966e5c9a13eSbalrog int to_copy = 0;
967e5c9a13eSbalrog SWVoiceIn *voice = (r - s->bm_regs) == MC_INDEX ? s->voice_mc : s->voice_pi;
968e5c9a13eSbalrog
96958935915SKővágó, Zoltán temp = MIN(temp, max);
970e5c9a13eSbalrog
971e5c9a13eSbalrog if (!temp) {
972e5c9a13eSbalrog *stop = 1;
973e5c9a13eSbalrog return 0;
974e5c9a13eSbalrog }
975e5c9a13eSbalrog
976e5c9a13eSbalrog while (temp) {
977e5c9a13eSbalrog int acquired;
97858935915SKővágó, Zoltán to_copy = MIN(temp, sizeof(tmpbuf));
979e5c9a13eSbalrog acquired = AUD_read(voice, tmpbuf, to_copy);
980e5c9a13eSbalrog if (!acquired) {
981e5c9a13eSbalrog *stop = 1;
982e5c9a13eSbalrog break;
983e5c9a13eSbalrog }
98493f43c48SEduard - Gabriel Munteanu pci_dma_write(&s->dev, addr, tmpbuf, acquired);
985e5c9a13eSbalrog temp -= acquired;
986e5c9a13eSbalrog addr += acquired;
987e5c9a13eSbalrog nread += acquired;
988e5c9a13eSbalrog }
989e5c9a13eSbalrog
990e5c9a13eSbalrog r->bd.addr = addr;
991e5c9a13eSbalrog return nread;
992e5c9a13eSbalrog }
993e5c9a13eSbalrog
transfer_audio(AC97LinkState * s,int index,int elapsed)994e5c9a13eSbalrog static void transfer_audio(AC97LinkState *s, int index, int elapsed)
995e5c9a13eSbalrog {
996e5c9a13eSbalrog AC97BusMasterRegs *r = &s->bm_regs[index];
9977ba4cbbfSStefan Weil int stop = 0;
998e5c9a13eSbalrog
9992c44375dSmalc if (s->invalid_freq[index]) {
10002c44375dSmalc AUD_log("ac97", "attempt to use voice %d with invalid frequency %d\n",
10012c44375dSmalc index, s->invalid_freq[index]);
10022c44375dSmalc return;
10032c44375dSmalc }
10042c44375dSmalc
1005e5c9a13eSbalrog if (r->sr & SR_DCH) {
1006e5c9a13eSbalrog if (r->cr & CR_RPBM) {
1007e5c9a13eSbalrog switch (index) {
1008e5c9a13eSbalrog case PO_INDEX:
1009e5c9a13eSbalrog write_bup(s, elapsed);
1010e5c9a13eSbalrog break;
1011e5c9a13eSbalrog }
1012e5c9a13eSbalrog }
1013e5c9a13eSbalrog return;
1014e5c9a13eSbalrog }
1015e5c9a13eSbalrog
1016e5c9a13eSbalrog while ((elapsed >> 1) && !stop) {
1017e5c9a13eSbalrog int temp;
1018e5c9a13eSbalrog
1019e5c9a13eSbalrog if (!r->bd_valid) {
1020e5c9a13eSbalrog dolog("invalid bd\n");
1021e5c9a13eSbalrog fetch_bd(s, r);
1022e5c9a13eSbalrog }
1023e5c9a13eSbalrog
1024e5c9a13eSbalrog if (!r->picb) {
1025ab9f0f7dSBALATON Zoltan dolog("fresh bd %d is empty 0x%x 0x%x\n",
1026e5c9a13eSbalrog r->civ, r->bd.addr, r->bd.ctl_len);
1027e5c9a13eSbalrog if (r->civ == r->lvi) {
1028e5c9a13eSbalrog r->sr |= SR_DCH; /* CELV? */
1029e5c9a13eSbalrog s->bup_flag = 0;
1030e5c9a13eSbalrog break;
1031e5c9a13eSbalrog }
1032e5c9a13eSbalrog r->sr &= ~SR_CELV;
1033e5c9a13eSbalrog r->civ = r->piv;
1034e5c9a13eSbalrog r->piv = (r->piv + 1) % 32;
1035e5c9a13eSbalrog fetch_bd(s, r);
1036e5c9a13eSbalrog return;
1037e5c9a13eSbalrog }
1038e5c9a13eSbalrog
1039e5c9a13eSbalrog switch (index) {
1040e5c9a13eSbalrog case PO_INDEX:
1041e5c9a13eSbalrog temp = write_audio(s, r, elapsed, &stop);
1042e5c9a13eSbalrog elapsed -= temp;
1043e5c9a13eSbalrog r->picb -= (temp >> 1);
1044e5c9a13eSbalrog break;
1045e5c9a13eSbalrog
1046e5c9a13eSbalrog case PI_INDEX:
1047e5c9a13eSbalrog case MC_INDEX:
1048e5c9a13eSbalrog temp = read_audio(s, r, elapsed, &stop);
1049e5c9a13eSbalrog elapsed -= temp;
1050e5c9a13eSbalrog r->picb -= (temp >> 1);
1051e5c9a13eSbalrog break;
1052e5c9a13eSbalrog }
1053e5c9a13eSbalrog
1054e5c9a13eSbalrog if (!r->picb) {
1055e5c9a13eSbalrog uint32_t new_sr = r->sr & ~SR_CELV;
1056e5c9a13eSbalrog
1057e5c9a13eSbalrog if (r->bd.ctl_len & BD_IOC) {
1058e5c9a13eSbalrog new_sr |= SR_BCIS;
1059e5c9a13eSbalrog }
1060e5c9a13eSbalrog
1061e5c9a13eSbalrog if (r->civ == r->lvi) {
1062e5c9a13eSbalrog dolog("Underrun civ (%d) == lvi (%d)\n", r->civ, r->lvi);
1063e5c9a13eSbalrog
1064e5c9a13eSbalrog new_sr |= SR_LVBCI | SR_DCH | SR_CELV;
1065e5c9a13eSbalrog stop = 1;
1066e5c9a13eSbalrog s->bup_flag = (r->bd.ctl_len & BD_BUP) ? BUP_LAST : 0;
1067ab9f0f7dSBALATON Zoltan } else {
1068e5c9a13eSbalrog r->civ = r->piv;
1069e5c9a13eSbalrog r->piv = (r->piv + 1) % 32;
1070e5c9a13eSbalrog fetch_bd(s, r);
1071e5c9a13eSbalrog }
1072e5c9a13eSbalrog
1073e5c9a13eSbalrog update_sr(s, r, new_sr);
1074e5c9a13eSbalrog }
1075e5c9a13eSbalrog }
1076e5c9a13eSbalrog }
1077e5c9a13eSbalrog
pi_callback(void * opaque,int avail)1078e5c9a13eSbalrog static void pi_callback(void *opaque, int avail)
1079e5c9a13eSbalrog {
1080e5c9a13eSbalrog transfer_audio(opaque, PI_INDEX, avail);
1081e5c9a13eSbalrog }
1082e5c9a13eSbalrog
mc_callback(void * opaque,int avail)1083e5c9a13eSbalrog static void mc_callback(void *opaque, int avail)
1084e5c9a13eSbalrog {
1085e5c9a13eSbalrog transfer_audio(opaque, MC_INDEX, avail);
1086e5c9a13eSbalrog }
1087e5c9a13eSbalrog
po_callback(void * opaque,int free)1088e5c9a13eSbalrog static void po_callback(void *opaque, int free)
1089e5c9a13eSbalrog {
1090e5c9a13eSbalrog transfer_audio(opaque, PO_INDEX, free);
1091e5c9a13eSbalrog }
1092e5c9a13eSbalrog
1093a90ffa49SJuan Quintela static const VMStateDescription vmstate_ac97_bm_regs = {
1094a90ffa49SJuan Quintela .name = "ac97_bm_regs",
1095a90ffa49SJuan Quintela .version_id = 1,
1096a90ffa49SJuan Quintela .minimum_version_id = 1,
1097856a6fe4SRichard Henderson .fields = (const VMStateField[]) {
1098a90ffa49SJuan Quintela VMSTATE_UINT32(bdbar, AC97BusMasterRegs),
1099a90ffa49SJuan Quintela VMSTATE_UINT8(civ, AC97BusMasterRegs),
1100a90ffa49SJuan Quintela VMSTATE_UINT8(lvi, AC97BusMasterRegs),
1101a90ffa49SJuan Quintela VMSTATE_UINT16(sr, AC97BusMasterRegs),
1102a90ffa49SJuan Quintela VMSTATE_UINT16(picb, AC97BusMasterRegs),
1103a90ffa49SJuan Quintela VMSTATE_UINT8(piv, AC97BusMasterRegs),
1104a90ffa49SJuan Quintela VMSTATE_UINT8(cr, AC97BusMasterRegs),
1105a90ffa49SJuan Quintela VMSTATE_UINT32(bd_valid, AC97BusMasterRegs),
1106a90ffa49SJuan Quintela VMSTATE_UINT32(bd.addr, AC97BusMasterRegs),
1107a90ffa49SJuan Quintela VMSTATE_UINT32(bd.ctl_len, AC97BusMasterRegs),
1108a90ffa49SJuan Quintela VMSTATE_END_OF_LIST()
1109e5c9a13eSbalrog }
1110a90ffa49SJuan Quintela };
1111e5c9a13eSbalrog
ac97_post_load(void * opaque,int version_id)1112a90ffa49SJuan Quintela static int ac97_post_load(void *opaque, int version_id)
1113e5c9a13eSbalrog {
1114e5c9a13eSbalrog uint8_t active[LAST_INDEX];
1115e5c9a13eSbalrog AC97LinkState *s = opaque;
1116e5c9a13eSbalrog
111719677a38SMarc-André Lureau record_select(s, mixer_load(s, AC97_Record_Select));
111819677a38SMarc-André Lureau set_volume(s, AC97_Master_Volume_Mute,
111919677a38SMarc-André Lureau mixer_load(s, AC97_Master_Volume_Mute));
112019677a38SMarc-André Lureau set_volume(s, AC97_PCM_Out_Volume_Mute,
112119677a38SMarc-André Lureau mixer_load(s, AC97_PCM_Out_Volume_Mute));
1122f94e9b9bSHans de Goede set_volume(s, AC97_Record_Gain_Mute,
1123f94e9b9bSHans de Goede mixer_load(s, AC97_Record_Gain_Mute));
112419677a38SMarc-André Lureau
11257626f39fSJuan Quintela active[PI_INDEX] = !!(s->bm_regs[PI_INDEX].cr & CR_RPBM);
11267626f39fSJuan Quintela active[PO_INDEX] = !!(s->bm_regs[PO_INDEX].cr & CR_RPBM);
11277626f39fSJuan Quintela active[MC_INDEX] = !!(s->bm_regs[MC_INDEX].cr & CR_RPBM);
1128e5c9a13eSbalrog reset_voices(s, active);
1129e5c9a13eSbalrog
1130e5c9a13eSbalrog s->bup_flag = 0;
1131e5c9a13eSbalrog s->last_samp = 0;
1132e5c9a13eSbalrog return 0;
1133e5c9a13eSbalrog }
1134e5c9a13eSbalrog
is_version_2(void * opaque,int version_id)1135a90ffa49SJuan Quintela static bool is_version_2(void *opaque, int version_id)
1136a90ffa49SJuan Quintela {
1137a90ffa49SJuan Quintela return version_id == 2;
1138a90ffa49SJuan Quintela }
1139a90ffa49SJuan Quintela
1140a90ffa49SJuan Quintela static const VMStateDescription vmstate_ac97 = {
1141a90ffa49SJuan Quintela .name = "ac97",
1142a90ffa49SJuan Quintela .version_id = 3,
1143a90ffa49SJuan Quintela .minimum_version_id = 2,
1144a90ffa49SJuan Quintela .post_load = ac97_post_load,
1145856a6fe4SRichard Henderson .fields = (const VMStateField[]) {
1146a90ffa49SJuan Quintela VMSTATE_PCI_DEVICE(dev, AC97LinkState),
1147a90ffa49SJuan Quintela VMSTATE_UINT32(glob_cnt, AC97LinkState),
1148a90ffa49SJuan Quintela VMSTATE_UINT32(glob_sta, AC97LinkState),
1149a90ffa49SJuan Quintela VMSTATE_UINT32(cas, AC97LinkState),
1150a90ffa49SJuan Quintela VMSTATE_STRUCT_ARRAY(bm_regs, AC97LinkState, 3, 1,
1151a90ffa49SJuan Quintela vmstate_ac97_bm_regs, AC97BusMasterRegs),
1152a90ffa49SJuan Quintela VMSTATE_BUFFER(mixer_data, AC97LinkState),
1153a90ffa49SJuan Quintela VMSTATE_UNUSED_TEST(is_version_2, 3),
1154a90ffa49SJuan Quintela VMSTATE_END_OF_LIST()
1155a90ffa49SJuan Quintela }
1156a90ffa49SJuan Quintela };
1157a90ffa49SJuan Quintela
nam_read(void * opaque,hwaddr addr,unsigned size)1158d6a6d362SAlexander Graf static uint64_t nam_read(void *opaque, hwaddr addr, unsigned size)
1159d6a6d362SAlexander Graf {
1160d6a6d362SAlexander Graf if ((addr / size) > 256) {
1161d6a6d362SAlexander Graf return -1;
1162d6a6d362SAlexander Graf }
1163d6a6d362SAlexander Graf
1164d6a6d362SAlexander Graf switch (size) {
1165d6a6d362SAlexander Graf case 1:
1166d6a6d362SAlexander Graf return nam_readb(opaque, addr);
1167d6a6d362SAlexander Graf case 2:
1168d6a6d362SAlexander Graf return nam_readw(opaque, addr);
1169d6a6d362SAlexander Graf case 4:
1170d6a6d362SAlexander Graf return nam_readl(opaque, addr);
1171d6a6d362SAlexander Graf default:
1172d6a6d362SAlexander Graf return -1;
1173d6a6d362SAlexander Graf }
1174d6a6d362SAlexander Graf }
1175d6a6d362SAlexander Graf
nam_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)1176d6a6d362SAlexander Graf static void nam_write(void *opaque, hwaddr addr, uint64_t val,
1177d6a6d362SAlexander Graf unsigned size)
1178d6a6d362SAlexander Graf {
1179d6a6d362SAlexander Graf if ((addr / size) > 256) {
1180d6a6d362SAlexander Graf return;
1181d6a6d362SAlexander Graf }
1182d6a6d362SAlexander Graf
1183d6a6d362SAlexander Graf switch (size) {
1184d6a6d362SAlexander Graf case 1:
1185d6a6d362SAlexander Graf nam_writeb(opaque, addr, val);
1186d6a6d362SAlexander Graf break;
1187d6a6d362SAlexander Graf case 2:
1188d6a6d362SAlexander Graf nam_writew(opaque, addr, val);
1189d6a6d362SAlexander Graf break;
1190d6a6d362SAlexander Graf case 4:
1191d6a6d362SAlexander Graf nam_writel(opaque, addr, val);
1192d6a6d362SAlexander Graf break;
1193d6a6d362SAlexander Graf }
1194d6a6d362SAlexander Graf }
1195e5c9a13eSbalrog
119683c406d9SAvi Kivity static const MemoryRegionOps ac97_io_nam_ops = {
1197d6a6d362SAlexander Graf .read = nam_read,
1198d6a6d362SAlexander Graf .write = nam_write,
1199d6a6d362SAlexander Graf .impl = {
1200d6a6d362SAlexander Graf .min_access_size = 1,
1201d6a6d362SAlexander Graf .max_access_size = 4,
1202d6a6d362SAlexander Graf },
1203d6a6d362SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN,
120483c406d9SAvi Kivity };
120583c406d9SAvi Kivity
nabm_read(void * opaque,hwaddr addr,unsigned size)1206d6a6d362SAlexander Graf static uint64_t nabm_read(void *opaque, hwaddr addr, unsigned size)
1207d6a6d362SAlexander Graf {
1208d6a6d362SAlexander Graf if ((addr / size) > 64) {
1209d6a6d362SAlexander Graf return -1;
1210d6a6d362SAlexander Graf }
1211d6a6d362SAlexander Graf
1212d6a6d362SAlexander Graf switch (size) {
1213d6a6d362SAlexander Graf case 1:
1214d6a6d362SAlexander Graf return nabm_readb(opaque, addr);
1215d6a6d362SAlexander Graf case 2:
1216d6a6d362SAlexander Graf return nabm_readw(opaque, addr);
1217d6a6d362SAlexander Graf case 4:
1218d6a6d362SAlexander Graf return nabm_readl(opaque, addr);
1219d6a6d362SAlexander Graf default:
1220d6a6d362SAlexander Graf return -1;
1221d6a6d362SAlexander Graf }
1222d6a6d362SAlexander Graf }
1223d6a6d362SAlexander Graf
nabm_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)1224d6a6d362SAlexander Graf static void nabm_write(void *opaque, hwaddr addr, uint64_t val,
1225d6a6d362SAlexander Graf unsigned size)
1226d6a6d362SAlexander Graf {
1227d6a6d362SAlexander Graf if ((addr / size) > 64) {
1228d6a6d362SAlexander Graf return;
1229d6a6d362SAlexander Graf }
1230d6a6d362SAlexander Graf
1231d6a6d362SAlexander Graf switch (size) {
1232d6a6d362SAlexander Graf case 1:
1233d6a6d362SAlexander Graf nabm_writeb(opaque, addr, val);
1234d6a6d362SAlexander Graf break;
1235d6a6d362SAlexander Graf case 2:
1236d6a6d362SAlexander Graf nabm_writew(opaque, addr, val);
1237d6a6d362SAlexander Graf break;
1238d6a6d362SAlexander Graf case 4:
1239d6a6d362SAlexander Graf nabm_writel(opaque, addr, val);
1240d6a6d362SAlexander Graf break;
1241d6a6d362SAlexander Graf }
1242d6a6d362SAlexander Graf }
1243d6a6d362SAlexander Graf
124483c406d9SAvi Kivity
124583c406d9SAvi Kivity static const MemoryRegionOps ac97_io_nabm_ops = {
1246d6a6d362SAlexander Graf .read = nabm_read,
1247d6a6d362SAlexander Graf .write = nabm_write,
1248d6a6d362SAlexander Graf .impl = {
1249d6a6d362SAlexander Graf .min_access_size = 1,
1250d6a6d362SAlexander Graf .max_access_size = 4,
1251d6a6d362SAlexander Graf },
1252d6a6d362SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN,
125383c406d9SAvi Kivity };
1254e5c9a13eSbalrog
ac97_on_reset(DeviceState * dev)125513377147SGerd Hoffmann static void ac97_on_reset(DeviceState *dev)
1256e5c9a13eSbalrog {
1257911a6afbSPhilippe Mathieu-Daudé AC97LinkState *s = AC97(dev);
1258e5c9a13eSbalrog
1259e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[0]);
1260e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[1]);
1261e5c9a13eSbalrog reset_bm_regs(s, &s->bm_regs[2]);
1262e5c9a13eSbalrog
1263e5c9a13eSbalrog /*
1264e5c9a13eSbalrog * Reset the mixer too. The Windows XP driver seems to rely on
1265e5c9a13eSbalrog * this. At least it wants to read the vendor id before it resets
1266e5c9a13eSbalrog * the codec manually.
1267e5c9a13eSbalrog */
1268e5c9a13eSbalrog mixer_reset(s);
1269e5c9a13eSbalrog }
1270e5c9a13eSbalrog
ac97_realize(PCIDevice * dev,Error ** errp)12719af21dbeSMarkus Armbruster static void ac97_realize(PCIDevice *dev, Error **errp)
1272e5c9a13eSbalrog {
1273417d430eSLi Qiang AC97LinkState *s = AC97(dev);
127410ee2aaaSJuan Quintela uint8_t *c = s->dev.config;
1275e5c9a13eSbalrog
1276cb94ff5fSMartin Kletzander if (!AUD_register_card ("ac97", &s->card, errp)) {
1277cb94ff5fSMartin Kletzander return;
1278cb94ff5fSMartin Kletzander }
1279cb94ff5fSMartin Kletzander
12804468fb63SMichael S. Tsirkin /* TODO: no need to override */
12814468fb63SMichael S. Tsirkin c[PCI_COMMAND] = 0x00; /* pcicmd pci command rw, ro */
12824468fb63SMichael S. Tsirkin c[PCI_COMMAND + 1] = 0x00;
1283e5c9a13eSbalrog
12844468fb63SMichael S. Tsirkin /* TODO: */
12854468fb63SMichael S. Tsirkin c[PCI_STATUS] = PCI_STATUS_FAST_BACK; /* pcists pci status rwc, ro */
12864468fb63SMichael S. Tsirkin c[PCI_STATUS + 1] = PCI_STATUS_DEVSEL_MEDIUM >> 8;
1287e5c9a13eSbalrog
12884468fb63SMichael S. Tsirkin c[PCI_CLASS_PROG] = 0x00; /* pi programming interface ro */
1289e5c9a13eSbalrog
12904468fb63SMichael S. Tsirkin /* TODO set when bar is registered. no need to override. */
12914468fb63SMichael S. Tsirkin /* nabmar native audio mixer base address rw */
12924468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0] = PCI_BASE_ADDRESS_SPACE_IO;
12934468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 1] = 0x00;
12944468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 2] = 0x00;
12954468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 3] = 0x00;
1296e5c9a13eSbalrog
12974468fb63SMichael S. Tsirkin /* TODO set when bar is registered. no need to override. */
12984468fb63SMichael S. Tsirkin /* nabmbar native audio bus mastering base address rw */
12994468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 4] = PCI_BASE_ADDRESS_SPACE_IO;
13004468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 5] = 0x00;
13014468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 6] = 0x00;
13024468fb63SMichael S. Tsirkin c[PCI_BASE_ADDRESS_0 + 7] = 0x00;
1303e5c9a13eSbalrog
13044468fb63SMichael S. Tsirkin c[PCI_INTERRUPT_LINE] = 0x00; /* intr_ln interrupt line rw */
13054468fb63SMichael S. Tsirkin c[PCI_INTERRUPT_PIN] = 0x01; /* intr_pn interrupt pin ro */
1306e5c9a13eSbalrog
130764bde0f3SPaolo Bonzini memory_region_init_io(&s->io_nam, OBJECT(s), &ac97_io_nam_ops, s,
130864bde0f3SPaolo Bonzini "ac97-nam", 1024);
130964bde0f3SPaolo Bonzini memory_region_init_io(&s->io_nabm, OBJECT(s), &ac97_io_nabm_ops, s,
131064bde0f3SPaolo Bonzini "ac97-nabm", 256);
1311e824b2ccSAvi Kivity pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nam);
1312e824b2ccSAvi Kivity pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io_nabm);
1313cb94ff5fSMartin Kletzander
13140ce5e020SPhilippe Mathieu-Daudé ac97_on_reset(DEVICE(s));
1315d88a76d1SGerd Hoffmann }
1316d88a76d1SGerd Hoffmann
ac97_exit(PCIDevice * dev)131712351a91SLi Qiang static void ac97_exit(PCIDevice *dev)
131812351a91SLi Qiang {
1319417d430eSLi Qiang AC97LinkState *s = AC97(dev);
132012351a91SLi Qiang
132112351a91SLi Qiang AUD_close_in(&s->card, s->voice_pi);
132212351a91SLi Qiang AUD_close_out(&s->card, s->voice_po);
132312351a91SLi Qiang AUD_close_in(&s->card, s->voice_mc);
132412351a91SLi Qiang AUD_remove_card(&s->card);
132512351a91SLi Qiang }
132612351a91SLi Qiang
1327ed1e71daSRichard Henderson static const Property ac97_properties[] = {
132888e47b9aSKővágó, Zoltán DEFINE_AUDIO_PROPERTIES(AC97LinkState, card),
132940021f08SAnthony Liguori };
133040021f08SAnthony Liguori
ac97_class_init(ObjectClass * klass,const void * data)133112d1a768SPhilippe Mathieu-Daudé static void ac97_class_init(ObjectClass *klass, const void *data)
133240021f08SAnthony Liguori {
133339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass);
133440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
133540021f08SAnthony Liguori
13369af21dbeSMarkus Armbruster k->realize = ac97_realize;
133712351a91SLi Qiang k->exit = ac97_exit;
133840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL;
133940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_INTEL_82801AA_5;
134040021f08SAnthony Liguori k->revision = 0x01;
134140021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
1342125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
134339bffca2SAnthony Liguori dc->desc = "Intel 82801AA AC97 Audio";
134439bffca2SAnthony Liguori dc->vmsd = &vmstate_ac97;
13454f67d30bSMarc-André Lureau device_class_set_props(dc, ac97_properties);
1346e3d08143SPeter Maydell device_class_set_legacy_reset(dc, ac97_on_reset);
134725a21c94SGerd Hoffmann }
134840021f08SAnthony Liguori
13498c43a6f0SAndreas Färber static const TypeInfo ac97_info = {
1350417d430eSLi Qiang .name = TYPE_AC97,
135139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE,
135239bffca2SAnthony Liguori .instance_size = sizeof(AC97LinkState),
135340021f08SAnthony Liguori .class_init = ac97_class_init,
1354*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) {
1355fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1356fd3b02c8SEduardo Habkost { },
1357fd3b02c8SEduardo Habkost },
1358d88a76d1SGerd Hoffmann };
1359d88a76d1SGerd Hoffmann
ac97_register_types(void)136083f7d43aSAndreas Färber static void ac97_register_types(void)
1361d88a76d1SGerd Hoffmann {
136239bffca2SAnthony Liguori type_register_static(&ac97_info);
13632957f5adSGerd Hoffmann deprecated_register_soundhw("ac97", "Intel 82801AA AC97 Audio",
13642957f5adSGerd Hoffmann 0, TYPE_AC97);
1365d88a76d1SGerd Hoffmann }
1366d88a76d1SGerd Hoffmann
136783f7d43aSAndreas Färber type_init(ac97_register_types)
1368