xref: /qemu/hw/arm/xilinx_zynq.c (revision 494c271784a5e360523e874be9f67259932ea68c)
1 /*
2  * Xilinx Zynq Baseboard System emulation.
3  *
4  * Copyright (c) 2010 Xilinx.
5  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6  * Copyright (c) 2012 Petalogix Pty Ltd.
7  * Written by Haibing Ma
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License
11  * as published by the Free Software Foundation; either version
12  * 2 of the License, or (at your option) any later version.
13  *
14  * You should have received a copy of the GNU General Public License along
15  * with this program; if not, see <http://www.gnu.org/licenses/>.
16  */
17 
18 #include "hw/sysbus.h"
19 #include "hw/arm/arm.h"
20 #include "net/net.h"
21 #include "exec/address-spaces.h"
22 #include "sysemu/sysemu.h"
23 #include "hw/boards.h"
24 #include "hw/block/flash.h"
25 #include "sysemu/blockdev.h"
26 #include "hw/loader.h"
27 #include "hw/ssi.h"
28 #include "qemu/error-report.h"
29 
30 #define NUM_SPI_FLASHES 4
31 #define NUM_QSPI_FLASHES 2
32 #define NUM_QSPI_BUSSES 2
33 
34 #define FLASH_SIZE (64 * 1024 * 1024)
35 #define FLASH_SECTOR_SIZE (128 * 1024)
36 
37 #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
38 
39 #define MPCORE_PERIPHBASE 0xF8F00000
40 
41 static const int dma_irqs[8] = {
42     46, 47, 48, 49, 72, 73, 74, 75
43 };
44 
45 static struct arm_boot_info zynq_binfo = {};
46 
47 static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
48 {
49     DeviceState *dev;
50     SysBusDevice *s;
51 
52     qemu_check_nic_model(nd, "cadence_gem");
53     dev = qdev_create(NULL, "cadence_gem");
54     qdev_set_nic_properties(dev, nd);
55     qdev_init_nofail(dev);
56     s = SYS_BUS_DEVICE(dev);
57     sysbus_mmio_map(s, 0, base);
58     sysbus_connect_irq(s, 0, irq);
59 }
60 
61 static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
62                                          bool is_qspi)
63 {
64     DeviceState *dev;
65     SysBusDevice *busdev;
66     SSIBus *spi;
67     DeviceState *flash_dev;
68     int i, j;
69     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
70     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
71 
72     dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
73     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
74     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
75     qdev_prop_set_uint8(dev, "num-busses", num_busses);
76     qdev_init_nofail(dev);
77     busdev = SYS_BUS_DEVICE(dev);
78     sysbus_mmio_map(busdev, 0, base_addr);
79     if (is_qspi) {
80         sysbus_mmio_map(busdev, 1, 0xFC000000);
81     }
82     sysbus_connect_irq(busdev, 0, irq);
83 
84     for (i = 0; i < num_busses; ++i) {
85         char bus_name[16];
86         qemu_irq cs_line;
87 
88         snprintf(bus_name, 16, "spi%d", i);
89         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
90 
91         for (j = 0; j < num_ss; ++j) {
92             flash_dev = ssi_create_slave(spi, "n25q128");
93 
94             cs_line = qdev_get_gpio_in(flash_dev, 0);
95             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
96         }
97     }
98 
99 }
100 
101 static void zynq_init(QEMUMachineInitArgs *args)
102 {
103     ram_addr_t ram_size = args->ram_size;
104     const char *cpu_model = args->cpu_model;
105     const char *kernel_filename = args->kernel_filename;
106     const char *kernel_cmdline = args->kernel_cmdline;
107     const char *initrd_filename = args->initrd_filename;
108     ObjectClass *cpu_oc;
109     ARMCPU *cpu;
110     MemoryRegion *address_space_mem = get_system_memory();
111     MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
112     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
113     DeviceState *dev;
114     SysBusDevice *busdev;
115     qemu_irq pic[64];
116     NICInfo *nd;
117     Error *err = NULL;
118     int n;
119 
120     if (!cpu_model) {
121         cpu_model = "cortex-a9";
122     }
123     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
124 
125     cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc)));
126 
127     object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar", &err);
128     if (err) {
129         error_report("%s", error_get_pretty(err));
130         exit(1);
131     }
132     object_property_set_bool(OBJECT(cpu), true, "realized", &err);
133     if (err) {
134         error_report("%s", error_get_pretty(err));
135         exit(1);
136     }
137 
138     /* max 2GB ram */
139     if (ram_size > 0x80000000) {
140         ram_size = 0x80000000;
141     }
142 
143     /* DDR remapped to address zero.  */
144     memory_region_init_ram(ext_ram, NULL, "zynq.ext_ram", ram_size);
145     vmstate_register_ram_global(ext_ram);
146     memory_region_add_subregion(address_space_mem, 0, ext_ram);
147 
148     /* 256K of on-chip memory */
149     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10);
150     vmstate_register_ram_global(ocm_ram);
151     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
152 
153     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
154 
155     /* AMD */
156     pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
157                           dinfo ? dinfo->bdrv : NULL, FLASH_SECTOR_SIZE,
158                           FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
159                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
160                               0);
161 
162     dev = qdev_create(NULL, "xilinx,zynq_slcr");
163     qdev_init_nofail(dev);
164     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
165 
166     dev = qdev_create(NULL, "a9mpcore_priv");
167     qdev_prop_set_uint32(dev, "num-cpu", 1);
168     qdev_init_nofail(dev);
169     busdev = SYS_BUS_DEVICE(dev);
170     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
171     sysbus_connect_irq(busdev, 0,
172                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
173 
174     for (n = 0; n < 64; n++) {
175         pic[n] = qdev_get_gpio_in(dev, n);
176     }
177 
178     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
179     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
180     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
181 
182     sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
183     sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
184 
185     sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]);
186     sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]);
187 
188     sysbus_create_varargs("cadence_ttc", 0xF8001000,
189             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
190     sysbus_create_varargs("cadence_ttc", 0xF8002000,
191             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
192 
193     for (n = 0; n < nb_nics; n++) {
194         nd = &nd_table[n];
195         if (n == 0) {
196             gem_init(nd, 0xE000B000, pic[54-IRQ_OFFSET]);
197         } else if (n == 1) {
198             gem_init(nd, 0xE000C000, pic[77-IRQ_OFFSET]);
199         }
200     }
201 
202     dev = qdev_create(NULL, "generic-sdhci");
203     qdev_init_nofail(dev);
204     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000);
205     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]);
206 
207     dev = qdev_create(NULL, "generic-sdhci");
208     qdev_init_nofail(dev);
209     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000);
210     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]);
211 
212     dev = qdev_create(NULL, "pl330");
213     qdev_prop_set_uint8(dev, "num_chnls",  8);
214     qdev_prop_set_uint8(dev, "num_periph_req",  4);
215     qdev_prop_set_uint8(dev, "num_events",  16);
216 
217     qdev_prop_set_uint8(dev, "data_width",  64);
218     qdev_prop_set_uint8(dev, "wr_cap",  8);
219     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
220     qdev_prop_set_uint8(dev, "rd_cap",  8);
221     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
222     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
223 
224     qdev_init_nofail(dev);
225     busdev = SYS_BUS_DEVICE(dev);
226     sysbus_mmio_map(busdev, 0, 0xF8003000);
227     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
228     for (n = 0; n < 8; ++n) { /* event irqs */
229         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
230     }
231 
232     zynq_binfo.ram_size = ram_size;
233     zynq_binfo.kernel_filename = kernel_filename;
234     zynq_binfo.kernel_cmdline = kernel_cmdline;
235     zynq_binfo.initrd_filename = initrd_filename;
236     zynq_binfo.nb_cpus = 1;
237     zynq_binfo.board_id = 0xd32;
238     zynq_binfo.loader_start = 0;
239     arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo);
240 }
241 
242 static QEMUMachine zynq_machine = {
243     .name = "xilinx-zynq-a9",
244     .desc = "Xilinx Zynq Platform Baseboard for Cortex-A9",
245     .init = zynq_init,
246     .block_default_type = IF_SCSI,
247     .max_cpus = 1,
248     .no_sdcard = 1,
249 };
250 
251 static void zynq_machine_init(void)
252 {
253     qemu_register_machine(&zynq_machine);
254 }
255 
256 machine_init(zynq_machine_init);
257