xref: /qemu/hw/arm/xilinx_zynq.c (revision f4b99537f1caac9864e3e93ac5a980e5d62ece0f)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Xilinx Zynq Baseboard System emulation.
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2010 Xilinx.
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Petalogix Pty Ltd.
7e3260506SPeter A. G. Crosthwaite  * Written by Haibing Ma
8e3260506SPeter A. G. Crosthwaite  *
9e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
10e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
11e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
12e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
13e3260506SPeter A. G. Crosthwaite  *
14e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
15e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
16e3260506SPeter A. G. Crosthwaite  */
17e3260506SPeter A. G. Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
204771d756SPaolo Bonzini #include "qemu-common.h"
214771d756SPaolo Bonzini #include "cpu.h"
2283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
23bd2be150SPeter Maydell #include "hw/arm/arm.h"
241422e32dSPaolo Bonzini #include "net/net.h"
25022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/boards.h"
280d09e41aSPaolo Bonzini #include "hw/block/flash.h"
29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
3083c9f4caSPaolo Bonzini #include "hw/loader.h"
3174fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h"
328fd06719SAlistair Francis #include "hw/ssi/ssi.h"
33d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
34eb4f566bSPeter Maydell #include "hw/sd/sd.h"
354be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h"
36559d489fSPeter A. G. Crosthwaite 
37559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
387b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2
397b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2
40e3260506SPeter A. G. Crosthwaite 
41e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024)
42e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024)
43e3260506SPeter A. G. Crosthwaite 
44e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
45e3260506SPeter A. G. Crosthwaite 
46c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
47b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
48c2577128SPeter Crosthwaite 
497451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
507451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
517451afb6SPeter Crosthwaite };
527451afb6SPeter Crosthwaite 
53c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
54c3a9a689SPeter Crosthwaite 
55c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
56c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
57c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
58c3a9a689SPeter Crosthwaite 
59c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
60c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
61c3a9a689SPeter Crosthwaite 
62c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
63c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
64c3a9a689SPeter Crosthwaite 
65c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
66c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
67c3a9a689SPeter Crosthwaite  */
68c3a9a689SPeter Crosthwaite 
69c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
70c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
71c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
72c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
73c3a9a689SPeter Crosthwaite 
74c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
75c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
76c3a9a689SPeter Crosthwaite {
77c3a9a689SPeter Crosthwaite     int n;
78c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
79c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
80c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
81c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
82c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
83c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
84c3a9a689SPeter Crosthwaite     };
85c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
86c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
87c3a9a689SPeter Crosthwaite     }
88c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
89c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
90c3a9a689SPeter Crosthwaite }
91c3a9a689SPeter Crosthwaite 
92e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {};
93e3260506SPeter A. G. Crosthwaite 
94e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
95e3260506SPeter A. G. Crosthwaite {
96e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
97e3260506SPeter A. G. Crosthwaite     SysBusDevice *s;
98e3260506SPeter A. G. Crosthwaite 
99e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "cadence_gem");
1007fcd57e8SPeter Crosthwaite     if (nd->used) {
1017fcd57e8SPeter Crosthwaite         qemu_check_nic_model(nd, "cadence_gem");
102e3260506SPeter A. G. Crosthwaite         qdev_set_nic_properties(dev, nd);
1037fcd57e8SPeter Crosthwaite     }
104e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1051356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
106e3260506SPeter A. G. Crosthwaite     sysbus_mmio_map(s, 0, base);
107e3260506SPeter A. G. Crosthwaite     sysbus_connect_irq(s, 0, irq);
108e3260506SPeter A. G. Crosthwaite }
109e3260506SPeter A. G. Crosthwaite 
1107b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
1117b482bcfSPeter Crosthwaite                                          bool is_qspi)
112559d489fSPeter A. G. Crosthwaite {
113559d489fSPeter A. G. Crosthwaite     DeviceState *dev;
114559d489fSPeter A. G. Crosthwaite     SysBusDevice *busdev;
115559d489fSPeter A. G. Crosthwaite     SSIBus *spi;
11679f5d67eSwalimis     DeviceState *flash_dev;
1177b482bcfSPeter Crosthwaite     int i, j;
1187b482bcfSPeter Crosthwaite     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
1197b482bcfSPeter Crosthwaite     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
120559d489fSPeter A. G. Crosthwaite 
1216b91f015SPeter Crosthwaite     dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
1227b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
1237b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
1247b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-busses", num_busses);
125559d489fSPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1261356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
127559d489fSPeter A. G. Crosthwaite     sysbus_mmio_map(busdev, 0, base_addr);
1287b482bcfSPeter Crosthwaite     if (is_qspi) {
1297b482bcfSPeter Crosthwaite         sysbus_mmio_map(busdev, 1, 0xFC000000);
1307b482bcfSPeter Crosthwaite     }
131559d489fSPeter A. G. Crosthwaite     sysbus_connect_irq(busdev, 0, irq);
132559d489fSPeter A. G. Crosthwaite 
1337b482bcfSPeter Crosthwaite     for (i = 0; i < num_busses; ++i) {
1347b482bcfSPeter Crosthwaite         char bus_name[16];
135559d489fSPeter A. G. Crosthwaite         qemu_irq cs_line;
136559d489fSPeter A. G. Crosthwaite 
1377b482bcfSPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
1387b482bcfSPeter Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
1397b482bcfSPeter Crosthwaite 
1407b482bcfSPeter Crosthwaite         for (j = 0; j < num_ss; ++j) {
141f1922e36SPeter Crosthwaite             flash_dev = ssi_create_slave(spi, "n25q128");
142559d489fSPeter A. G. Crosthwaite 
143de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
1447b482bcfSPeter Crosthwaite             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
1457b482bcfSPeter Crosthwaite         }
146559d489fSPeter A. G. Crosthwaite     }
147559d489fSPeter A. G. Crosthwaite 
148559d489fSPeter A. G. Crosthwaite }
149559d489fSPeter A. G. Crosthwaite 
1503ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
151e3260506SPeter A. G. Crosthwaite {
1523ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
1533ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
1543ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
1553ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
1563ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
157d8bbdcf8SPeter Crosthwaite     ObjectClass *cpu_oc;
15817c2f0bfSAndreas Färber     ARMCPU *cpu;
159e3260506SPeter A. G. Crosthwaite     MemoryRegion *address_space_mem = get_system_memory();
160e3260506SPeter A. G. Crosthwaite     MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
161e3260506SPeter A. G. Crosthwaite     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
162eb4f566bSPeter Maydell     DeviceState *dev, *carddev;
163e3260506SPeter A. G. Crosthwaite     SysBusDevice *busdev;
164eb4f566bSPeter Maydell     DriveInfo *di;
165eb4f566bSPeter Maydell     BlockBackend *blk;
166e3260506SPeter A. G. Crosthwaite     qemu_irq pic[64];
167e3260506SPeter A. G. Crosthwaite     int n;
168e3260506SPeter A. G. Crosthwaite 
169e3260506SPeter A. G. Crosthwaite     if (!cpu_model) {
170e3260506SPeter A. G. Crosthwaite         cpu_model = "cortex-a9";
171e3260506SPeter A. G. Crosthwaite     }
172d8bbdcf8SPeter Crosthwaite     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
173e3260506SPeter A. G. Crosthwaite 
174d8bbdcf8SPeter Crosthwaite     cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc)));
175d8bbdcf8SPeter Crosthwaite 
17661e2f352SGreg Bellows     /* By default A9 CPUs have EL3 enabled.  This board does not
17761e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
17861e2f352SGreg Bellows      * realization.
17961e2f352SGreg Bellows      */
18061e2f352SGreg Bellows     if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
181007b0657SMarkus Armbruster         object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal);
18261e2f352SGreg Bellows     }
18361e2f352SGreg Bellows 
184007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr",
185007b0657SMarkus Armbruster                             &error_fatal);
186007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
187007b0657SMarkus Armbruster                             &error_fatal);
188007b0657SMarkus Armbruster     object_property_set_bool(OBJECT(cpu), true, "realized", &error_fatal);
189e3260506SPeter A. G. Crosthwaite 
190e3260506SPeter A. G. Crosthwaite     /* max 2GB ram */
191e3260506SPeter A. G. Crosthwaite     if (ram_size > 0x80000000) {
192e3260506SPeter A. G. Crosthwaite         ram_size = 0x80000000;
193e3260506SPeter A. G. Crosthwaite     }
194e3260506SPeter A. G. Crosthwaite 
195e3260506SPeter A. G. Crosthwaite     /* DDR remapped to address zero.  */
196c8623c02SDirk Müller     memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram",
197c8623c02SDirk Müller                                          ram_size);
198e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0, ext_ram);
199e3260506SPeter A. G. Crosthwaite 
200e3260506SPeter A. G. Crosthwaite     /* 256K of on-chip memory */
20149946538SHu Tao     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
202f8ed85acSMarkus Armbruster                            &error_fatal);
203e3260506SPeter A. G. Crosthwaite     vmstate_register_ram_global(ocm_ram);
204e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
205e3260506SPeter A. G. Crosthwaite 
206e3260506SPeter A. G. Crosthwaite     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
207e3260506SPeter A. G. Crosthwaite 
208e3260506SPeter A. G. Crosthwaite     /* AMD */
209e3260506SPeter A. G. Crosthwaite     pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
2104be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
211fa1d36dfSMarkus Armbruster                           FLASH_SECTOR_SIZE,
212e3260506SPeter A. G. Crosthwaite                           FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
213e3260506SPeter A. G. Crosthwaite                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
214e3260506SPeter A. G. Crosthwaite                               0);
215e3260506SPeter A. G. Crosthwaite 
216e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "xilinx,zynq_slcr");
217e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2181356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
219e3260506SPeter A. G. Crosthwaite 
220e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "a9mpcore_priv");
221e3260506SPeter A. G. Crosthwaite     qdev_prop_set_uint32(dev, "num-cpu", 1);
222e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2231356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
224c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
225e4a6540dSPeter Maydell     sysbus_connect_irq(busdev, 0,
226e4a6540dSPeter Maydell                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
227e3260506SPeter A. G. Crosthwaite 
228e3260506SPeter A. G. Crosthwaite     for (n = 0; n < 64; n++) {
229e3260506SPeter A. G. Crosthwaite         pic[n] = qdev_get_gpio_in(dev, n);
230e3260506SPeter A. G. Crosthwaite     }
231e3260506SPeter A. G. Crosthwaite 
2327b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
2337b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
2347b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
235559d489fSPeter A. G. Crosthwaite 
236892776ceSPeter Crosthwaite     sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
23770ef6a5bSLiming Wang     sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
238892776ceSPeter Crosthwaite 
2394be12ea0Sxiaoqiang zhao     cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hds[0]);
2404be12ea0Sxiaoqiang zhao     cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hds[1]);
241e3260506SPeter A. G. Crosthwaite 
242e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8001000,
243e3260506SPeter A. G. Crosthwaite             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
244e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8002000,
245e3260506SPeter A. G. Crosthwaite             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
246e3260506SPeter A. G. Crosthwaite 
2477fcd57e8SPeter Crosthwaite     gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
2487fcd57e8SPeter Crosthwaite     gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
249e3260506SPeter A. G. Crosthwaite 
250b972b4e2SPeter Crosthwaite     dev = qdev_create(NULL, "generic-sdhci");
251b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
252b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000);
253b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]);
254b972b4e2SPeter Crosthwaite 
255eb4f566bSPeter Maydell     di = drive_get_next(IF_SD);
256eb4f566bSPeter Maydell     blk = di ? blk_by_legacy_dinfo(di) : NULL;
257eb4f566bSPeter Maydell     carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
258eb4f566bSPeter Maydell     qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
259eb4f566bSPeter Maydell     object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal);
260eb4f566bSPeter Maydell 
261b972b4e2SPeter Crosthwaite     dev = qdev_create(NULL, "generic-sdhci");
262b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
263b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000);
264b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]);
265b972b4e2SPeter Crosthwaite 
266eb4f566bSPeter Maydell     di = drive_get_next(IF_SD);
267eb4f566bSPeter Maydell     blk = di ? blk_by_legacy_dinfo(di) : NULL;
268eb4f566bSPeter Maydell     carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
269eb4f566bSPeter Maydell     qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
270eb4f566bSPeter Maydell     object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal);
271eb4f566bSPeter Maydell 
27274fcbd22SGuenter Roeck     dev = qdev_create(NULL, TYPE_ZYNQ_XADC);
27374fcbd22SGuenter Roeck     qdev_init_nofail(dev);
27474fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
27574fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
27674fcbd22SGuenter Roeck 
2777451afb6SPeter Crosthwaite     dev = qdev_create(NULL, "pl330");
2787451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
2797451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
2807451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
2817451afb6SPeter Crosthwaite 
2827451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
2837451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
2847451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
2857451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
2867451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
2877451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
2887451afb6SPeter Crosthwaite 
2897451afb6SPeter Crosthwaite     qdev_init_nofail(dev);
2907451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
2917451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
2927451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
2937451afb6SPeter Crosthwaite     for (n = 0; n < 8; ++n) { /* event irqs */
2947451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
2957451afb6SPeter Crosthwaite     }
2967451afb6SPeter Crosthwaite 
297*f4b99537SPeter Crosthwaite     dev = qdev_create(NULL, "xlnx.ps7-dev-cfg");
298*f4b99537SPeter Crosthwaite     qdev_init_nofail(dev);
299*f4b99537SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
300*f4b99537SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
301*f4b99537SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8007000);
302*f4b99537SPeter Crosthwaite 
303e3260506SPeter A. G. Crosthwaite     zynq_binfo.ram_size = ram_size;
304e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_filename = kernel_filename;
305e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_cmdline = kernel_cmdline;
306e3260506SPeter A. G. Crosthwaite     zynq_binfo.initrd_filename = initrd_filename;
307e3260506SPeter A. G. Crosthwaite     zynq_binfo.nb_cpus = 1;
308e3260506SPeter A. G. Crosthwaite     zynq_binfo.board_id = 0xd32;
309e3260506SPeter A. G. Crosthwaite     zynq_binfo.loader_start = 0;
310c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
311c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
312c3a9a689SPeter Crosthwaite 
313182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo);
314e3260506SPeter A. G. Crosthwaite }
315e3260506SPeter A. G. Crosthwaite 
316e264d29dSEduardo Habkost static void zynq_machine_init(MachineClass *mc)
317e3260506SPeter A. G. Crosthwaite {
318e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
319e264d29dSEduardo Habkost     mc->init = zynq_init;
320e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
321e264d29dSEduardo Habkost     mc->max_cpus = 1;
322e264d29dSEduardo Habkost     mc->no_sdcard = 1;
323e3260506SPeter A. G. Crosthwaite }
324e3260506SPeter A. G. Crosthwaite 
325e264d29dSEduardo Habkost DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
326