xref: /qemu/hw/arm/xilinx_zynq.c (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Xilinx Zynq Baseboard System emulation.
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2010 Xilinx.
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Petalogix Pty Ltd.
7e3260506SPeter A. G. Crosthwaite  * Written by Haibing Ma
8e3260506SPeter A. G. Crosthwaite  *
9e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
10e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
11e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
12e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
13e3260506SPeter A. G. Crosthwaite  *
14e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
15e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
16e3260506SPeter A. G. Crosthwaite  */
17e3260506SPeter A. G. Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
1977a7cc61SPhilippe Mathieu-Daudé #include "qemu/units.h"
20da34e65cSMarkus Armbruster #include "qapi/error.h"
214771d756SPaolo Bonzini #include "cpu.h"
2283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2312ec8bd5SPeter Maydell #include "hw/arm/boot.h"
241422e32dSPaolo Bonzini #include "net/net.h"
25022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/boards.h"
280d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2983c9f4caSPaolo Bonzini #include "hw/loader.h"
3074fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h"
318fd06719SAlistair Francis #include "hw/ssi/ssi.h"
32616ec12dSGuenter Roeck #include "hw/usb/chipidea.h"
33d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
34c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
354be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h"
36c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h"
37c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
385b49a34cSDamien Hedde #include "hw/qdev-clock.h"
395b49a34cSDamien Hedde #include "sysemu/reset.h"
40*db1015e9SEduardo Habkost #include "qom/object.h"
415b49a34cSDamien Hedde 
425b49a34cSDamien Hedde #define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9")
43*db1015e9SEduardo Habkost typedef struct ZynqMachineState ZynqMachineState;
445b49a34cSDamien Hedde #define ZYNQ_MACHINE(obj) \
455b49a34cSDamien Hedde     OBJECT_CHECK(ZynqMachineState, (obj), TYPE_ZYNQ_MACHINE)
465b49a34cSDamien Hedde 
475b49a34cSDamien Hedde /* board base frequency: 33.333333 MHz */
485b49a34cSDamien Hedde #define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3)
49559d489fSPeter A. G. Crosthwaite 
50559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
517b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2
527b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2
53e3260506SPeter A. G. Crosthwaite 
54e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024)
55e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024)
56e3260506SPeter A. G. Crosthwaite 
57e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
58e3260506SPeter A. G. Crosthwaite 
59c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
60b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
61c2577128SPeter Crosthwaite 
627451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
637451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
647451afb6SPeter Crosthwaite };
657451afb6SPeter Crosthwaite 
66c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
67c3a9a689SPeter Crosthwaite 
68c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
69c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
70c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
71c3a9a689SPeter Crosthwaite 
72c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
73c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
74c3a9a689SPeter Crosthwaite 
7527a49d3bSPhilippe Mathieu-Daudé #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080  /* Datasheet: UG585 (v1.12.1) */
7627a49d3bSPhilippe Mathieu-Daudé 
77c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
78c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
79c3a9a689SPeter Crosthwaite 
80c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
81c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
82c3a9a689SPeter Crosthwaite  */
83c3a9a689SPeter Crosthwaite 
84c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
85c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
86c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
87c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
88c3a9a689SPeter Crosthwaite 
89*db1015e9SEduardo Habkost struct ZynqMachineState {
905b49a34cSDamien Hedde     MachineState parent;
915b49a34cSDamien Hedde     Clock *ps_clk;
92*db1015e9SEduardo Habkost };
935b49a34cSDamien Hedde 
94c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
95c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
96c3a9a689SPeter Crosthwaite {
97c3a9a689SPeter Crosthwaite     int n;
98c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
99c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
100c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
101c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
102c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
103c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
104c3a9a689SPeter Crosthwaite     };
105c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
106c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
107c3a9a689SPeter Crosthwaite     }
108c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
109c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
110c3a9a689SPeter Crosthwaite }
111c3a9a689SPeter Crosthwaite 
112e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {};
113e3260506SPeter A. G. Crosthwaite 
114e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
115e3260506SPeter A. G. Crosthwaite {
116e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
117e3260506SPeter A. G. Crosthwaite     SysBusDevice *s;
118e3260506SPeter A. G. Crosthwaite 
1193e80f690SMarkus Armbruster     dev = qdev_new(TYPE_CADENCE_GEM);
1207fcd57e8SPeter Crosthwaite     if (nd->used) {
121c2de81e2SPhilippe Mathieu-Daudé         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
122e3260506SPeter A. G. Crosthwaite         qdev_set_nic_properties(dev, nd);
1237fcd57e8SPeter Crosthwaite     }
1241356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
1253c6ef471SMarkus Armbruster     sysbus_realize_and_unref(s, &error_fatal);
126e3260506SPeter A. G. Crosthwaite     sysbus_mmio_map(s, 0, base);
127e3260506SPeter A. G. Crosthwaite     sysbus_connect_irq(s, 0, irq);
128e3260506SPeter A. G. Crosthwaite }
129e3260506SPeter A. G. Crosthwaite 
1307b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
1317b482bcfSPeter Crosthwaite                                          bool is_qspi)
132559d489fSPeter A. G. Crosthwaite {
133559d489fSPeter A. G. Crosthwaite     DeviceState *dev;
134559d489fSPeter A. G. Crosthwaite     SysBusDevice *busdev;
135559d489fSPeter A. G. Crosthwaite     SSIBus *spi;
13679f5d67eSwalimis     DeviceState *flash_dev;
1377b482bcfSPeter Crosthwaite     int i, j;
1387b482bcfSPeter Crosthwaite     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
1397b482bcfSPeter Crosthwaite     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
140559d489fSPeter A. G. Crosthwaite 
1413e80f690SMarkus Armbruster     dev = qdev_new(is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
1427b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
1437b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
1447b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-busses", num_busses);
1451356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
1463c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
147559d489fSPeter A. G. Crosthwaite     sysbus_mmio_map(busdev, 0, base_addr);
1487b482bcfSPeter Crosthwaite     if (is_qspi) {
1497b482bcfSPeter Crosthwaite         sysbus_mmio_map(busdev, 1, 0xFC000000);
1507b482bcfSPeter Crosthwaite     }
151559d489fSPeter A. G. Crosthwaite     sysbus_connect_irq(busdev, 0, irq);
152559d489fSPeter A. G. Crosthwaite 
1537b482bcfSPeter Crosthwaite     for (i = 0; i < num_busses; ++i) {
1547b482bcfSPeter Crosthwaite         char bus_name[16];
155559d489fSPeter A. G. Crosthwaite         qemu_irq cs_line;
156559d489fSPeter A. G. Crosthwaite 
1577b482bcfSPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
1587b482bcfSPeter Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
1597b482bcfSPeter Crosthwaite 
1607b482bcfSPeter Crosthwaite         for (j = 0; j < num_ss; ++j) {
16173bce518SPaolo Bonzini             DriveInfo *dinfo = drive_get_next(IF_MTD);
16257d479c9SMarkus Armbruster             flash_dev = qdev_new("n25q128");
16373bce518SPaolo Bonzini             if (dinfo) {
164934df912SMarkus Armbruster                 qdev_prop_set_drive_err(flash_dev, "drive",
165934df912SMarkus Armbruster                                         blk_by_legacy_dinfo(dinfo),
166934df912SMarkus Armbruster                                         &error_fatal);
16773bce518SPaolo Bonzini             }
16857d479c9SMarkus Armbruster             qdev_realize_and_unref(flash_dev, BUS(spi), &error_fatal);
169559d489fSPeter A. G. Crosthwaite 
170de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
1717b482bcfSPeter Crosthwaite             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
1727b482bcfSPeter Crosthwaite         }
173559d489fSPeter A. G. Crosthwaite     }
174559d489fSPeter A. G. Crosthwaite 
175559d489fSPeter A. G. Crosthwaite }
176559d489fSPeter A. G. Crosthwaite 
1773ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
178e3260506SPeter A. G. Crosthwaite {
1795b49a34cSDamien Hedde     ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine);
18017c2f0bfSAndreas Färber     ARMCPU *cpu;
181e3260506SPeter A. G. Crosthwaite     MemoryRegion *address_space_mem = get_system_memory();
182e3260506SPeter A. G. Crosthwaite     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
1835b49a34cSDamien Hedde     DeviceState *dev, *slcr;
184e3260506SPeter A. G. Crosthwaite     SysBusDevice *busdev;
185e3260506SPeter A. G. Crosthwaite     qemu_irq pic[64];
186e3260506SPeter A. G. Crosthwaite     int n;
187e3260506SPeter A. G. Crosthwaite 
188c9800965SIgor Mammedov     /* max 2GB ram */
189c9800965SIgor Mammedov     if (machine->ram_size > 2 * GiB) {
190c9800965SIgor Mammedov         error_report("RAM size more than 2 GiB is not supported");
191c9800965SIgor Mammedov         exit(EXIT_FAILURE);
192c9800965SIgor Mammedov     }
193c9800965SIgor Mammedov 
194ba1ba5ccSIgor Mammedov     cpu = ARM_CPU(object_new(machine->cpu_type));
195d8bbdcf8SPeter Crosthwaite 
19661e2f352SGreg Bellows     /* By default A9 CPUs have EL3 enabled.  This board does not
19761e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
19861e2f352SGreg Bellows      * realization.
19961e2f352SGreg Bellows      */
20061e2f352SGreg Bellows     if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
2015325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(cpu), "has_el3", false, &error_fatal);
20261e2f352SGreg Bellows     }
20361e2f352SGreg Bellows 
2045325cc34SMarkus Armbruster     object_property_set_int(OBJECT(cpu), "midr", ZYNQ_BOARD_MIDR,
205007b0657SMarkus Armbruster                             &error_fatal);
2065325cc34SMarkus Armbruster     object_property_set_int(OBJECT(cpu), "reset-cbar", MPCORE_PERIPHBASE,
207007b0657SMarkus Armbruster                             &error_fatal);
208ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(cpu), NULL, &error_fatal);
209e3260506SPeter A. G. Crosthwaite 
210e3260506SPeter A. G. Crosthwaite     /* DDR remapped to address zero.  */
2118182d3d1SIgor Mammedov     memory_region_add_subregion(address_space_mem, 0, machine->ram);
212e3260506SPeter A. G. Crosthwaite 
213e3260506SPeter A. G. Crosthwaite     /* 256K of on-chip memory */
21477a7cc61SPhilippe Mathieu-Daudé     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB,
215f8ed85acSMarkus Armbruster                            &error_fatal);
216e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
217e3260506SPeter A. G. Crosthwaite 
218e3260506SPeter A. G. Crosthwaite     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
219e3260506SPeter A. G. Crosthwaite 
220e3260506SPeter A. G. Crosthwaite     /* AMD */
221940d5b13SMarkus Armbruster     pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE,
2224be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
223ce14710fSMarkus Armbruster                           FLASH_SECTOR_SIZE, 1,
224e3260506SPeter A. G. Crosthwaite                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
225e3260506SPeter A. G. Crosthwaite                           0);
226e3260506SPeter A. G. Crosthwaite 
2275b49a34cSDamien Hedde     /* Create the main clock source, and feed slcr with it */
2285b49a34cSDamien Hedde     zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK));
2295b49a34cSDamien Hedde     object_property_add_child(OBJECT(zynq_machine), "ps_clk",
230d2623129SMarkus Armbruster                               OBJECT(zynq_machine->ps_clk));
2315b49a34cSDamien Hedde     object_unref(OBJECT(zynq_machine->ps_clk));
2325b49a34cSDamien Hedde     clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY);
2333ab92878SPhilippe Mathieu-Daudé 
2343ab92878SPhilippe Mathieu-Daudé     /* Create slcr, keep a pointer to connect clocks */
2353ab92878SPhilippe Mathieu-Daudé     slcr = qdev_new("xilinx,zynq_slcr");
2365b49a34cSDamien Hedde     qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk);
2373ab92878SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal);
2383ab92878SPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000);
239e3260506SPeter A. G. Crosthwaite 
2403e80f690SMarkus Armbruster     dev = qdev_new(TYPE_A9MPCORE_PRIV);
241e3260506SPeter A. G. Crosthwaite     qdev_prop_set_uint32(dev, "num-cpu", 1);
2421356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
2433c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
244c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
245e4a6540dSPeter Maydell     sysbus_connect_irq(busdev, 0,
246e4a6540dSPeter Maydell                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
247e3260506SPeter A. G. Crosthwaite 
248e3260506SPeter A. G. Crosthwaite     for (n = 0; n < 64; n++) {
249e3260506SPeter A. G. Crosthwaite         pic[n] = qdev_get_gpio_in(dev, n);
250e3260506SPeter A. G. Crosthwaite     }
251e3260506SPeter A. G. Crosthwaite 
2527b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
2537b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
2547b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
255559d489fSPeter A. G. Crosthwaite 
256616ec12dSGuenter Roeck     sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]);
257616ec12dSGuenter Roeck     sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]);
258892776ceSPeter Crosthwaite 
25931a171ccSPhilippe Mathieu-Daudé     dev = qdev_new(TYPE_CADENCE_UART);
26031a171ccSPhilippe Mathieu-Daudé     busdev = SYS_BUS_DEVICE(dev);
26131a171ccSPhilippe Mathieu-Daudé     qdev_prop_set_chr(dev, "chardev", serial_hd(0));
2623ab92878SPhilippe Mathieu-Daudé     qdev_connect_clock_in(dev, "refclk",
2633ab92878SPhilippe Mathieu-Daudé                           qdev_get_clock_out(slcr, "uart0_ref_clk"));
26431a171ccSPhilippe Mathieu-Daudé     sysbus_realize_and_unref(busdev, &error_fatal);
26531a171ccSPhilippe Mathieu-Daudé     sysbus_mmio_map(busdev, 0, 0xE0000000);
26631a171ccSPhilippe Mathieu-Daudé     sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]);
26731a171ccSPhilippe Mathieu-Daudé     dev = qdev_new(TYPE_CADENCE_UART);
26831a171ccSPhilippe Mathieu-Daudé     busdev = SYS_BUS_DEVICE(dev);
26931a171ccSPhilippe Mathieu-Daudé     qdev_prop_set_chr(dev, "chardev", serial_hd(1));
2703ab92878SPhilippe Mathieu-Daudé     qdev_connect_clock_in(dev, "refclk",
2713ab92878SPhilippe Mathieu-Daudé                           qdev_get_clock_out(slcr, "uart1_ref_clk"));
27231a171ccSPhilippe Mathieu-Daudé     sysbus_realize_and_unref(busdev, &error_fatal);
27331a171ccSPhilippe Mathieu-Daudé     sysbus_mmio_map(busdev, 0, 0xE0001000);
27431a171ccSPhilippe Mathieu-Daudé     sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]);
275e3260506SPeter A. G. Crosthwaite 
276e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8001000,
277e3260506SPeter A. G. Crosthwaite             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
278e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8002000,
279e3260506SPeter A. G. Crosthwaite             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
280e3260506SPeter A. G. Crosthwaite 
2817fcd57e8SPeter Crosthwaite     gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
2827fcd57e8SPeter Crosthwaite     gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
283e3260506SPeter A. G. Crosthwaite 
28427a49d3bSPhilippe Mathieu-Daudé     for (n = 0; n < 2; n++) {
28527a49d3bSPhilippe Mathieu-Daudé         int hci_irq = n ? 79 : 56;
28627a49d3bSPhilippe Mathieu-Daudé         hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000;
28727a49d3bSPhilippe Mathieu-Daudé         DriveInfo *di;
28827a49d3bSPhilippe Mathieu-Daudé         BlockBackend *blk;
28927a49d3bSPhilippe Mathieu-Daudé         DeviceState *carddev;
29027a49d3bSPhilippe Mathieu-Daudé 
29127a49d3bSPhilippe Mathieu-Daudé         /* Compatible with:
29227a49d3bSPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 2.0 Part A2
29327a49d3bSPhilippe Mathieu-Daudé          * - SDIO Specification Version 2.0
29427a49d3bSPhilippe Mathieu-Daudé          * - MMC Specification Version 3.31
29527a49d3bSPhilippe Mathieu-Daudé          */
2963e80f690SMarkus Armbruster         dev = qdev_new(TYPE_SYSBUS_SDHCI);
29727a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint8(dev, "sd-spec-version", 2);
29827a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES);
2993c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
30027a49d3bSPhilippe Mathieu-Daudé         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr);
30127a49d3bSPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - IRQ_OFFSET]);
302b972b4e2SPeter Crosthwaite 
303eb4f566bSPeter Maydell         di = drive_get_next(IF_SD);
304eb4f566bSPeter Maydell         blk = di ? blk_by_legacy_dinfo(di) : NULL;
3053e80f690SMarkus Armbruster         carddev = qdev_new(TYPE_SD_CARD);
306934df912SMarkus Armbruster         qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal);
3073e80f690SMarkus Armbruster         qdev_realize_and_unref(carddev, qdev_get_child_bus(dev, "sd-bus"),
30827a49d3bSPhilippe Mathieu-Daudé                                &error_fatal);
30927a49d3bSPhilippe Mathieu-Daudé     }
310eb4f566bSPeter Maydell 
3113e80f690SMarkus Armbruster     dev = qdev_new(TYPE_ZYNQ_XADC);
3123c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
31374fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
31474fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
31574fcbd22SGuenter Roeck 
3163e80f690SMarkus Armbruster     dev = qdev_new("pl330");
3177451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
3187451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
3197451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
3207451afb6SPeter Crosthwaite 
3217451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
3227451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
3237451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
3247451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
3257451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
3267451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
3277451afb6SPeter Crosthwaite 
3287451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
3293c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
3307451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
3317451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
3325e9fcbd7SPhilippe Mathieu-Daudé     for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */
3337451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
3347451afb6SPeter Crosthwaite     }
3357451afb6SPeter Crosthwaite 
3363e80f690SMarkus Armbruster     dev = qdev_new("xlnx.ps7-dev-cfg");
337f4b99537SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
3383c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
339f4b99537SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
340f4b99537SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8007000);
341f4b99537SPeter Crosthwaite 
342c9800965SIgor Mammedov     zynq_binfo.ram_size = machine->ram_size;
343e3260506SPeter A. G. Crosthwaite     zynq_binfo.nb_cpus = 1;
344e3260506SPeter A. G. Crosthwaite     zynq_binfo.board_id = 0xd32;
345e3260506SPeter A. G. Crosthwaite     zynq_binfo.loader_start = 0;
346c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
347c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
348c3a9a689SPeter Crosthwaite 
3492744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo);
350e3260506SPeter A. G. Crosthwaite }
351e3260506SPeter A. G. Crosthwaite 
3525b49a34cSDamien Hedde static void zynq_machine_class_init(ObjectClass *oc, void *data)
353e3260506SPeter A. G. Crosthwaite {
3545b49a34cSDamien Hedde     MachineClass *mc = MACHINE_CLASS(oc);
355e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
356e264d29dSEduardo Habkost     mc->init = zynq_init;
357e264d29dSEduardo Habkost     mc->max_cpus = 1;
358e264d29dSEduardo Habkost     mc->no_sdcard = 1;
3594672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
360ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
3618182d3d1SIgor Mammedov     mc->default_ram_id = "zynq.ext_ram";
362e3260506SPeter A. G. Crosthwaite }
363e3260506SPeter A. G. Crosthwaite 
3645b49a34cSDamien Hedde static const TypeInfo zynq_machine_type = {
3655b49a34cSDamien Hedde     .name = TYPE_ZYNQ_MACHINE,
3665b49a34cSDamien Hedde     .parent = TYPE_MACHINE,
3675b49a34cSDamien Hedde     .class_init = zynq_machine_class_init,
3685b49a34cSDamien Hedde     .instance_size = sizeof(ZynqMachineState),
3695b49a34cSDamien Hedde };
3705b49a34cSDamien Hedde 
3715b49a34cSDamien Hedde static void zynq_machine_register_types(void)
3725b49a34cSDamien Hedde {
3735b49a34cSDamien Hedde     type_register_static(&zynq_machine_type);
3745b49a34cSDamien Hedde }
3755b49a34cSDamien Hedde 
3765b49a34cSDamien Hedde type_init(zynq_machine_register_types)
377