1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Xilinx Zynq Baseboard System emulation. 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2010 Xilinx. 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com) 6e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Petalogix Pty Ltd. 7e3260506SPeter A. G. Crosthwaite * Written by Haibing Ma 8e3260506SPeter A. G. Crosthwaite * 9e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 10e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 11e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 12e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 13e3260506SPeter A. G. Crosthwaite * 14e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 15e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 16e3260506SPeter A. G. Crosthwaite */ 17e3260506SPeter A. G. Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 1977a7cc61SPhilippe Mathieu-Daudé #include "qemu/units.h" 20da34e65cSMarkus Armbruster #include "qapi/error.h" 214771d756SPaolo Bonzini #include "cpu.h" 2283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 241422e32dSPaolo Bonzini #include "net/net.h" 25022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2783c9f4caSPaolo Bonzini #include "hw/boards.h" 280d09e41aSPaolo Bonzini #include "hw/block/flash.h" 2983c9f4caSPaolo Bonzini #include "hw/loader.h" 3074fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h" 318fd06719SAlistair Francis #include "hw/ssi/ssi.h" 32616ec12dSGuenter Roeck #include "hw/usb/chipidea.h" 33d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h" 34c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 354be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h" 36c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h" 37c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 385b49a34cSDamien Hedde #include "hw/qdev-clock.h" 395b49a34cSDamien Hedde #include "sysemu/reset.h" 405b49a34cSDamien Hedde 415b49a34cSDamien Hedde #define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9") 425b49a34cSDamien Hedde #define ZYNQ_MACHINE(obj) \ 435b49a34cSDamien Hedde OBJECT_CHECK(ZynqMachineState, (obj), TYPE_ZYNQ_MACHINE) 445b49a34cSDamien Hedde 455b49a34cSDamien Hedde /* board base frequency: 33.333333 MHz */ 465b49a34cSDamien Hedde #define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3) 47559d489fSPeter A. G. Crosthwaite 48559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4 497b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2 507b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2 51e3260506SPeter A. G. Crosthwaite 52e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024) 53e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024) 54e3260506SPeter A. G. Crosthwaite 55e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */ 56e3260506SPeter A. G. Crosthwaite 57c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000 58b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090 59c2577128SPeter Crosthwaite 607451afb6SPeter Crosthwaite static const int dma_irqs[8] = { 617451afb6SPeter Crosthwaite 46, 47, 48, 49, 72, 73, 74, 75 627451afb6SPeter Crosthwaite }; 637451afb6SPeter Crosthwaite 64c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR 0x100 65c3a9a689SPeter Crosthwaite 66c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET 0x004 67c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET 0x008 68c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET 0x100 69c3a9a689SPeter Crosthwaite 70c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY 0xdf0d 71c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY 0x767b 72c3a9a689SPeter Crosthwaite 7327a49d3bSPhilippe Mathieu-Daudé #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080 /* Datasheet: UG585 (v1.12.1) */ 7427a49d3bSPhilippe Mathieu-Daudé 75c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x), 0, 12) | \ 76c3a9a689SPeter Crosthwaite extract32((x), 12, 4) << 16) 77c3a9a689SPeter Crosthwaite 78c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset 79c3a9a689SPeter Crosthwaite * of the SLCR block. Clobbers r1. 80c3a9a689SPeter Crosthwaite */ 81c3a9a689SPeter Crosthwaite 82c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \ 83c3a9a689SPeter Crosthwaite 0xe3001000 + ARMV7_IMM16(extract32((val), 0, 16)), /* movw r1 ... */ \ 84c3a9a689SPeter Crosthwaite 0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \ 85c3a9a689SPeter Crosthwaite 0xe5801000 + (addr) 86c3a9a689SPeter Crosthwaite 875b49a34cSDamien Hedde typedef struct ZynqMachineState { 885b49a34cSDamien Hedde MachineState parent; 895b49a34cSDamien Hedde Clock *ps_clk; 905b49a34cSDamien Hedde } ZynqMachineState; 915b49a34cSDamien Hedde 92c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu, 93c3a9a689SPeter Crosthwaite const struct arm_boot_info *info) 94c3a9a689SPeter Crosthwaite { 95c3a9a689SPeter Crosthwaite int n; 96c3a9a689SPeter Crosthwaite uint32_t board_setup_blob[] = { 97c3a9a689SPeter Crosthwaite 0xe3a004f8, /* mov r0, #0xf8000000 */ 98c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY), 99c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008), 100c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY), 101c3a9a689SPeter Crosthwaite 0xe12fff1e, /* bx lr */ 102c3a9a689SPeter Crosthwaite }; 103c3a9a689SPeter Crosthwaite for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { 104c3a9a689SPeter Crosthwaite board_setup_blob[n] = tswap32(board_setup_blob[n]); 105c3a9a689SPeter Crosthwaite } 106c3a9a689SPeter Crosthwaite rom_add_blob_fixed("board-setup", board_setup_blob, 107c3a9a689SPeter Crosthwaite sizeof(board_setup_blob), BOARD_SETUP_ADDR); 108c3a9a689SPeter Crosthwaite } 109c3a9a689SPeter Crosthwaite 110e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {}; 111e3260506SPeter A. G. Crosthwaite 112e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq) 113e3260506SPeter A. G. Crosthwaite { 114e3260506SPeter A. G. Crosthwaite DeviceState *dev; 115e3260506SPeter A. G. Crosthwaite SysBusDevice *s; 116e3260506SPeter A. G. Crosthwaite 1173e80f690SMarkus Armbruster dev = qdev_new(TYPE_CADENCE_GEM); 1187fcd57e8SPeter Crosthwaite if (nd->used) { 119c2de81e2SPhilippe Mathieu-Daudé qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 120e3260506SPeter A. G. Crosthwaite qdev_set_nic_properties(dev, nd); 1217fcd57e8SPeter Crosthwaite } 1221356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1233c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 124e3260506SPeter A. G. Crosthwaite sysbus_mmio_map(s, 0, base); 125e3260506SPeter A. G. Crosthwaite sysbus_connect_irq(s, 0, irq); 126e3260506SPeter A. G. Crosthwaite } 127e3260506SPeter A. G. Crosthwaite 1287b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq, 1297b482bcfSPeter Crosthwaite bool is_qspi) 130559d489fSPeter A. G. Crosthwaite { 131559d489fSPeter A. G. Crosthwaite DeviceState *dev; 132559d489fSPeter A. G. Crosthwaite SysBusDevice *busdev; 133559d489fSPeter A. G. Crosthwaite SSIBus *spi; 13479f5d67eSwalimis DeviceState *flash_dev; 1357b482bcfSPeter Crosthwaite int i, j; 1367b482bcfSPeter Crosthwaite int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1; 1377b482bcfSPeter Crosthwaite int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES; 138559d489fSPeter A. G. Crosthwaite 1393e80f690SMarkus Armbruster dev = qdev_new(is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi"); 1407b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1); 1417b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-ss-bits", num_ss); 1427b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-busses", num_busses); 1431356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 1443c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 145559d489fSPeter A. G. Crosthwaite sysbus_mmio_map(busdev, 0, base_addr); 1467b482bcfSPeter Crosthwaite if (is_qspi) { 1477b482bcfSPeter Crosthwaite sysbus_mmio_map(busdev, 1, 0xFC000000); 1487b482bcfSPeter Crosthwaite } 149559d489fSPeter A. G. Crosthwaite sysbus_connect_irq(busdev, 0, irq); 150559d489fSPeter A. G. Crosthwaite 1517b482bcfSPeter Crosthwaite for (i = 0; i < num_busses; ++i) { 1527b482bcfSPeter Crosthwaite char bus_name[16]; 153559d489fSPeter A. G. Crosthwaite qemu_irq cs_line; 154559d489fSPeter A. G. Crosthwaite 1557b482bcfSPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1567b482bcfSPeter Crosthwaite spi = (SSIBus *)qdev_get_child_bus(dev, bus_name); 1577b482bcfSPeter Crosthwaite 1587b482bcfSPeter Crosthwaite for (j = 0; j < num_ss; ++j) { 15973bce518SPaolo Bonzini DriveInfo *dinfo = drive_get_next(IF_MTD); 16057d479c9SMarkus Armbruster flash_dev = qdev_new("n25q128"); 16173bce518SPaolo Bonzini if (dinfo) { 16273bce518SPaolo Bonzini qdev_prop_set_drive(flash_dev, "drive", 16373bce518SPaolo Bonzini blk_by_legacy_dinfo(dinfo), &error_fatal); 16473bce518SPaolo Bonzini } 16557d479c9SMarkus Armbruster qdev_realize_and_unref(flash_dev, BUS(spi), &error_fatal); 166559d489fSPeter A. G. Crosthwaite 167de77914eSPeter Crosthwaite cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); 1687b482bcfSPeter Crosthwaite sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line); 1697b482bcfSPeter Crosthwaite } 170559d489fSPeter A. G. Crosthwaite } 171559d489fSPeter A. G. Crosthwaite 172559d489fSPeter A. G. Crosthwaite } 173559d489fSPeter A. G. Crosthwaite 1743ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine) 175e3260506SPeter A. G. Crosthwaite { 1765b49a34cSDamien Hedde ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine); 17717c2f0bfSAndreas Färber ARMCPU *cpu; 178e3260506SPeter A. G. Crosthwaite MemoryRegion *address_space_mem = get_system_memory(); 179e3260506SPeter A. G. Crosthwaite MemoryRegion *ocm_ram = g_new(MemoryRegion, 1); 1805b49a34cSDamien Hedde DeviceState *dev, *slcr; 181e3260506SPeter A. G. Crosthwaite SysBusDevice *busdev; 182e3260506SPeter A. G. Crosthwaite qemu_irq pic[64]; 183e3260506SPeter A. G. Crosthwaite int n; 184e3260506SPeter A. G. Crosthwaite 185c9800965SIgor Mammedov /* max 2GB ram */ 186c9800965SIgor Mammedov if (machine->ram_size > 2 * GiB) { 187c9800965SIgor Mammedov error_report("RAM size more than 2 GiB is not supported"); 188c9800965SIgor Mammedov exit(EXIT_FAILURE); 189c9800965SIgor Mammedov } 190c9800965SIgor Mammedov 191ba1ba5ccSIgor Mammedov cpu = ARM_CPU(object_new(machine->cpu_type)); 192d8bbdcf8SPeter Crosthwaite 19361e2f352SGreg Bellows /* By default A9 CPUs have EL3 enabled. This board does not 19461e2f352SGreg Bellows * currently support EL3 so the CPU EL3 property is disabled before 19561e2f352SGreg Bellows * realization. 19661e2f352SGreg Bellows */ 19761e2f352SGreg Bellows if (object_property_find(OBJECT(cpu), "has_el3", NULL)) { 198007b0657SMarkus Armbruster object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal); 19961e2f352SGreg Bellows } 20061e2f352SGreg Bellows 201007b0657SMarkus Armbruster object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr", 202007b0657SMarkus Armbruster &error_fatal); 203007b0657SMarkus Armbruster object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar", 204007b0657SMarkus Armbruster &error_fatal); 205*ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpu), NULL, &error_fatal); 206e3260506SPeter A. G. Crosthwaite 207e3260506SPeter A. G. Crosthwaite /* DDR remapped to address zero. */ 2088182d3d1SIgor Mammedov memory_region_add_subregion(address_space_mem, 0, machine->ram); 209e3260506SPeter A. G. Crosthwaite 210e3260506SPeter A. G. Crosthwaite /* 256K of on-chip memory */ 21177a7cc61SPhilippe Mathieu-Daudé memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, 212f8ed85acSMarkus Armbruster &error_fatal); 213e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); 214e3260506SPeter A. G. Crosthwaite 215e3260506SPeter A. G. Crosthwaite DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0); 216e3260506SPeter A. G. Crosthwaite 217e3260506SPeter A. G. Crosthwaite /* AMD */ 218940d5b13SMarkus Armbruster pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE, 2194be74634SMarkus Armbruster dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 220ce14710fSMarkus Armbruster FLASH_SECTOR_SIZE, 1, 221e3260506SPeter A. G. Crosthwaite 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, 222e3260506SPeter A. G. Crosthwaite 0); 223e3260506SPeter A. G. Crosthwaite 2245b49a34cSDamien Hedde /* Create slcr, keep a pointer to connect clocks */ 2253e80f690SMarkus Armbruster slcr = qdev_new("xilinx,zynq_slcr"); 2263c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); 2275b49a34cSDamien Hedde sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); 2285b49a34cSDamien Hedde 2295b49a34cSDamien Hedde /* Create the main clock source, and feed slcr with it */ 2305b49a34cSDamien Hedde zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK)); 2315b49a34cSDamien Hedde object_property_add_child(OBJECT(zynq_machine), "ps_clk", 232d2623129SMarkus Armbruster OBJECT(zynq_machine->ps_clk)); 2335b49a34cSDamien Hedde object_unref(OBJECT(zynq_machine->ps_clk)); 2345b49a34cSDamien Hedde clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY); 2355b49a34cSDamien Hedde qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk); 236e3260506SPeter A. G. Crosthwaite 2373e80f690SMarkus Armbruster dev = qdev_new(TYPE_A9MPCORE_PRIV); 238e3260506SPeter A. G. Crosthwaite qdev_prop_set_uint32(dev, "num-cpu", 1); 2391356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2403c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 241c2577128SPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 242e4a6540dSPeter Maydell sysbus_connect_irq(busdev, 0, 243e4a6540dSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 244e3260506SPeter A. G. Crosthwaite 245e3260506SPeter A. G. Crosthwaite for (n = 0; n < 64; n++) { 246e3260506SPeter A. G. Crosthwaite pic[n] = qdev_get_gpio_in(dev, n); 247e3260506SPeter A. G. Crosthwaite } 248e3260506SPeter A. G. Crosthwaite 2497b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false); 2507b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false); 2517b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true); 252559d489fSPeter A. G. Crosthwaite 253616ec12dSGuenter Roeck sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]); 254616ec12dSGuenter Roeck sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]); 255892776ceSPeter Crosthwaite 2565b49a34cSDamien Hedde dev = cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0)); 2575b49a34cSDamien Hedde qdev_connect_clock_in(dev, "refclk", 2585b49a34cSDamien Hedde qdev_get_clock_out(slcr, "uart0_ref_clk")); 2595b49a34cSDamien Hedde dev = cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1)); 2605b49a34cSDamien Hedde qdev_connect_clock_in(dev, "refclk", 2615b49a34cSDamien Hedde qdev_get_clock_out(slcr, "uart1_ref_clk")); 262e3260506SPeter A. G. Crosthwaite 263e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8001000, 264e3260506SPeter A. G. Crosthwaite pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); 265e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8002000, 266e3260506SPeter A. G. Crosthwaite pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL); 267e3260506SPeter A. G. Crosthwaite 2687fcd57e8SPeter Crosthwaite gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]); 2697fcd57e8SPeter Crosthwaite gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]); 270e3260506SPeter A. G. Crosthwaite 27127a49d3bSPhilippe Mathieu-Daudé for (n = 0; n < 2; n++) { 27227a49d3bSPhilippe Mathieu-Daudé int hci_irq = n ? 79 : 56; 27327a49d3bSPhilippe Mathieu-Daudé hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000; 27427a49d3bSPhilippe Mathieu-Daudé DriveInfo *di; 27527a49d3bSPhilippe Mathieu-Daudé BlockBackend *blk; 27627a49d3bSPhilippe Mathieu-Daudé DeviceState *carddev; 27727a49d3bSPhilippe Mathieu-Daudé 27827a49d3bSPhilippe Mathieu-Daudé /* Compatible with: 27927a49d3bSPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 2.0 Part A2 28027a49d3bSPhilippe Mathieu-Daudé * - SDIO Specification Version 2.0 28127a49d3bSPhilippe Mathieu-Daudé * - MMC Specification Version 3.31 28227a49d3bSPhilippe Mathieu-Daudé */ 2833e80f690SMarkus Armbruster dev = qdev_new(TYPE_SYSBUS_SDHCI); 28427a49d3bSPhilippe Mathieu-Daudé qdev_prop_set_uint8(dev, "sd-spec-version", 2); 28527a49d3bSPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES); 2863c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 28727a49d3bSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr); 28827a49d3bSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - IRQ_OFFSET]); 289b972b4e2SPeter Crosthwaite 290eb4f566bSPeter Maydell di = drive_get_next(IF_SD); 291eb4f566bSPeter Maydell blk = di ? blk_by_legacy_dinfo(di) : NULL; 2923e80f690SMarkus Armbruster carddev = qdev_new(TYPE_SD_CARD); 293eb4f566bSPeter Maydell qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); 2943e80f690SMarkus Armbruster qdev_realize_and_unref(carddev, qdev_get_child_bus(dev, "sd-bus"), 29527a49d3bSPhilippe Mathieu-Daudé &error_fatal); 29627a49d3bSPhilippe Mathieu-Daudé } 297eb4f566bSPeter Maydell 2983e80f690SMarkus Armbruster dev = qdev_new(TYPE_ZYNQ_XADC); 2993c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 30074fcbd22SGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100); 30174fcbd22SGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]); 30274fcbd22SGuenter Roeck 3033e80f690SMarkus Armbruster dev = qdev_new("pl330"); 3047451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_chnls", 8); 3057451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_periph_req", 4); 3067451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_events", 16); 3077451afb6SPeter Crosthwaite 3087451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "data_width", 64); 3097451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_cap", 8); 3107451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_q_dep", 16); 3117451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_cap", 8); 3127451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_q_dep", 16); 3137451afb6SPeter Crosthwaite qdev_prop_set_uint16(dev, "data_buffer_dep", 256); 3147451afb6SPeter Crosthwaite 3157451afb6SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 3163c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 3177451afb6SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8003000); 3187451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */ 3195e9fcbd7SPhilippe Mathieu-Daudé for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */ 3207451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]); 3217451afb6SPeter Crosthwaite } 3227451afb6SPeter Crosthwaite 3233e80f690SMarkus Armbruster dev = qdev_new("xlnx.ps7-dev-cfg"); 324f4b99537SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 3253c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 326f4b99537SPeter Crosthwaite sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]); 327f4b99537SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8007000); 328f4b99537SPeter Crosthwaite 329c9800965SIgor Mammedov zynq_binfo.ram_size = machine->ram_size; 330e3260506SPeter A. G. Crosthwaite zynq_binfo.nb_cpus = 1; 331e3260506SPeter A. G. Crosthwaite zynq_binfo.board_id = 0xd32; 332e3260506SPeter A. G. Crosthwaite zynq_binfo.loader_start = 0; 333c3a9a689SPeter Crosthwaite zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR; 334c3a9a689SPeter Crosthwaite zynq_binfo.write_board_setup = zynq_write_board_setup; 335c3a9a689SPeter Crosthwaite 3362744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo); 337e3260506SPeter A. G. Crosthwaite } 338e3260506SPeter A. G. Crosthwaite 3395b49a34cSDamien Hedde static void zynq_machine_class_init(ObjectClass *oc, void *data) 340e3260506SPeter A. G. Crosthwaite { 3415b49a34cSDamien Hedde MachineClass *mc = MACHINE_CLASS(oc); 342e264d29dSEduardo Habkost mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9"; 343e264d29dSEduardo Habkost mc->init = zynq_init; 344e264d29dSEduardo Habkost mc->max_cpus = 1; 345e264d29dSEduardo Habkost mc->no_sdcard = 1; 3464672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 347ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 3488182d3d1SIgor Mammedov mc->default_ram_id = "zynq.ext_ram"; 349e3260506SPeter A. G. Crosthwaite } 350e3260506SPeter A. G. Crosthwaite 3515b49a34cSDamien Hedde static const TypeInfo zynq_machine_type = { 3525b49a34cSDamien Hedde .name = TYPE_ZYNQ_MACHINE, 3535b49a34cSDamien Hedde .parent = TYPE_MACHINE, 3545b49a34cSDamien Hedde .class_init = zynq_machine_class_init, 3555b49a34cSDamien Hedde .instance_size = sizeof(ZynqMachineState), 3565b49a34cSDamien Hedde }; 3575b49a34cSDamien Hedde 3585b49a34cSDamien Hedde static void zynq_machine_register_types(void) 3595b49a34cSDamien Hedde { 3605b49a34cSDamien Hedde type_register_static(&zynq_machine_type); 3615b49a34cSDamien Hedde } 3625b49a34cSDamien Hedde 3635b49a34cSDamien Hedde type_init(zynq_machine_register_types) 364