1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Xilinx Zynq Baseboard System emulation. 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2010 Xilinx. 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com) 6e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Petalogix Pty Ltd. 7e3260506SPeter A. G. Crosthwaite * Written by Haibing Ma 8e3260506SPeter A. G. Crosthwaite * 9e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 10e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 11e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 12e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 13e3260506SPeter A. G. Crosthwaite * 14e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 15e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 16e3260506SPeter A. G. Crosthwaite */ 17e3260506SPeter A. G. Crosthwaite 1883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 19bd2be150SPeter Maydell #include "hw/arm/arm.h" 201422e32dSPaolo Bonzini #include "net/net.h" 21022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 229c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2383c9f4caSPaolo Bonzini #include "hw/boards.h" 240d09e41aSPaolo Bonzini #include "hw/block/flash.h" 25fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 2683c9f4caSPaolo Bonzini #include "hw/loader.h" 2783c9f4caSPaolo Bonzini #include "hw/ssi.h" 28d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h" 29559d489fSPeter A. G. Crosthwaite 30559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4 317b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2 327b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2 33e3260506SPeter A. G. Crosthwaite 34e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024) 35e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024) 36e3260506SPeter A. G. Crosthwaite 37e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */ 38e3260506SPeter A. G. Crosthwaite 39c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000 40b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090 41c2577128SPeter Crosthwaite 427451afb6SPeter Crosthwaite static const int dma_irqs[8] = { 437451afb6SPeter Crosthwaite 46, 47, 48, 49, 72, 73, 74, 75 447451afb6SPeter Crosthwaite }; 457451afb6SPeter Crosthwaite 46e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {}; 47e3260506SPeter A. G. Crosthwaite 48e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq) 49e3260506SPeter A. G. Crosthwaite { 50e3260506SPeter A. G. Crosthwaite DeviceState *dev; 51e3260506SPeter A. G. Crosthwaite SysBusDevice *s; 52e3260506SPeter A. G. Crosthwaite 53e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "cadence_gem"); 547fcd57e8SPeter Crosthwaite if (nd->used) { 557fcd57e8SPeter Crosthwaite qemu_check_nic_model(nd, "cadence_gem"); 56e3260506SPeter A. G. Crosthwaite qdev_set_nic_properties(dev, nd); 577fcd57e8SPeter Crosthwaite } 58e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 591356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 60e3260506SPeter A. G. Crosthwaite sysbus_mmio_map(s, 0, base); 61e3260506SPeter A. G. Crosthwaite sysbus_connect_irq(s, 0, irq); 62e3260506SPeter A. G. Crosthwaite } 63e3260506SPeter A. G. Crosthwaite 647b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq, 657b482bcfSPeter Crosthwaite bool is_qspi) 66559d489fSPeter A. G. Crosthwaite { 67559d489fSPeter A. G. Crosthwaite DeviceState *dev; 68559d489fSPeter A. G. Crosthwaite SysBusDevice *busdev; 69559d489fSPeter A. G. Crosthwaite SSIBus *spi; 7079f5d67eSwalimis DeviceState *flash_dev; 717b482bcfSPeter Crosthwaite int i, j; 727b482bcfSPeter Crosthwaite int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1; 737b482bcfSPeter Crosthwaite int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES; 74559d489fSPeter A. G. Crosthwaite 756b91f015SPeter Crosthwaite dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi"); 767b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1); 777b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-ss-bits", num_ss); 787b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-busses", num_busses); 79559d489fSPeter A. G. Crosthwaite qdev_init_nofail(dev); 801356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 81559d489fSPeter A. G. Crosthwaite sysbus_mmio_map(busdev, 0, base_addr); 827b482bcfSPeter Crosthwaite if (is_qspi) { 837b482bcfSPeter Crosthwaite sysbus_mmio_map(busdev, 1, 0xFC000000); 847b482bcfSPeter Crosthwaite } 85559d489fSPeter A. G. Crosthwaite sysbus_connect_irq(busdev, 0, irq); 86559d489fSPeter A. G. Crosthwaite 877b482bcfSPeter Crosthwaite for (i = 0; i < num_busses; ++i) { 887b482bcfSPeter Crosthwaite char bus_name[16]; 89559d489fSPeter A. G. Crosthwaite qemu_irq cs_line; 90559d489fSPeter A. G. Crosthwaite 917b482bcfSPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 927b482bcfSPeter Crosthwaite spi = (SSIBus *)qdev_get_child_bus(dev, bus_name); 937b482bcfSPeter Crosthwaite 947b482bcfSPeter Crosthwaite for (j = 0; j < num_ss; ++j) { 95f1922e36SPeter Crosthwaite flash_dev = ssi_create_slave(spi, "n25q128"); 96559d489fSPeter A. G. Crosthwaite 97de77914eSPeter Crosthwaite cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); 987b482bcfSPeter Crosthwaite sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line); 997b482bcfSPeter Crosthwaite } 100559d489fSPeter A. G. Crosthwaite } 101559d489fSPeter A. G. Crosthwaite 102559d489fSPeter A. G. Crosthwaite } 103559d489fSPeter A. G. Crosthwaite 1043ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine) 105e3260506SPeter A. G. Crosthwaite { 1063ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 1073ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 1083ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 1093ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 1103ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 111d8bbdcf8SPeter Crosthwaite ObjectClass *cpu_oc; 11217c2f0bfSAndreas Färber ARMCPU *cpu; 113e3260506SPeter A. G. Crosthwaite MemoryRegion *address_space_mem = get_system_memory(); 114e3260506SPeter A. G. Crosthwaite MemoryRegion *ext_ram = g_new(MemoryRegion, 1); 115e3260506SPeter A. G. Crosthwaite MemoryRegion *ocm_ram = g_new(MemoryRegion, 1); 116e3260506SPeter A. G. Crosthwaite DeviceState *dev; 117e3260506SPeter A. G. Crosthwaite SysBusDevice *busdev; 118e3260506SPeter A. G. Crosthwaite qemu_irq pic[64]; 119d8bbdcf8SPeter Crosthwaite Error *err = NULL; 120e3260506SPeter A. G. Crosthwaite int n; 121e3260506SPeter A. G. Crosthwaite 122e3260506SPeter A. G. Crosthwaite if (!cpu_model) { 123e3260506SPeter A. G. Crosthwaite cpu_model = "cortex-a9"; 124e3260506SPeter A. G. Crosthwaite } 125d8bbdcf8SPeter Crosthwaite cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model); 126e3260506SPeter A. G. Crosthwaite 127d8bbdcf8SPeter Crosthwaite cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc))); 128d8bbdcf8SPeter Crosthwaite 12961e2f352SGreg Bellows /* By default A9 CPUs have EL3 enabled. This board does not 13061e2f352SGreg Bellows * currently support EL3 so the CPU EL3 property is disabled before 13161e2f352SGreg Bellows * realization. 13261e2f352SGreg Bellows */ 13361e2f352SGreg Bellows if (object_property_find(OBJECT(cpu), "has_el3", NULL)) { 13461e2f352SGreg Bellows object_property_set_bool(OBJECT(cpu), false, "has_el3", &err); 13561e2f352SGreg Bellows if (err) { 136565f65d2SMarkus Armbruster error_report_err(err); 13761e2f352SGreg Bellows exit(1); 13861e2f352SGreg Bellows } 13961e2f352SGreg Bellows } 14061e2f352SGreg Bellows 141b48adc0dSAlistair Francis object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr", &err); 142b48adc0dSAlistair Francis if (err) { 143565f65d2SMarkus Armbruster error_report_err(err); 144b48adc0dSAlistair Francis exit(1); 145b48adc0dSAlistair Francis } 146b48adc0dSAlistair Francis 147c2577128SPeter Crosthwaite object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar", &err); 148c2577128SPeter Crosthwaite if (err) { 149565f65d2SMarkus Armbruster error_report_err(err); 150c2577128SPeter Crosthwaite exit(1); 151c2577128SPeter Crosthwaite } 152d8bbdcf8SPeter Crosthwaite object_property_set_bool(OBJECT(cpu), true, "realized", &err); 153d8bbdcf8SPeter Crosthwaite if (err) { 154565f65d2SMarkus Armbruster error_report_err(err); 155e3260506SPeter A. G. Crosthwaite exit(1); 156e3260506SPeter A. G. Crosthwaite } 157e3260506SPeter A. G. Crosthwaite 158e3260506SPeter A. G. Crosthwaite /* max 2GB ram */ 159e3260506SPeter A. G. Crosthwaite if (ram_size > 0x80000000) { 160e3260506SPeter A. G. Crosthwaite ram_size = 0x80000000; 161e3260506SPeter A. G. Crosthwaite } 162e3260506SPeter A. G. Crosthwaite 163e3260506SPeter A. G. Crosthwaite /* DDR remapped to address zero. */ 164*c8623c02SDirk Müller memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram", 165*c8623c02SDirk Müller ram_size); 166e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0, ext_ram); 167e3260506SPeter A. G. Crosthwaite 168e3260506SPeter A. G. Crosthwaite /* 256K of on-chip memory */ 16949946538SHu Tao memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10, 17049946538SHu Tao &error_abort); 171e3260506SPeter A. G. Crosthwaite vmstate_register_ram_global(ocm_ram); 172e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); 173e3260506SPeter A. G. Crosthwaite 174e3260506SPeter A. G. Crosthwaite DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0); 175e3260506SPeter A. G. Crosthwaite 176e3260506SPeter A. G. Crosthwaite /* AMD */ 177e3260506SPeter A. G. Crosthwaite pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE, 1784be74634SMarkus Armbruster dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 179fa1d36dfSMarkus Armbruster FLASH_SECTOR_SIZE, 180e3260506SPeter A. G. Crosthwaite FLASH_SIZE/FLASH_SECTOR_SIZE, 1, 181e3260506SPeter A. G. Crosthwaite 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, 182e3260506SPeter A. G. Crosthwaite 0); 183e3260506SPeter A. G. Crosthwaite 184e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "xilinx,zynq_slcr"); 185e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 1861356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000); 187e3260506SPeter A. G. Crosthwaite 188e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "a9mpcore_priv"); 189e3260506SPeter A. G. Crosthwaite qdev_prop_set_uint32(dev, "num-cpu", 1); 190e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 1911356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 192c2577128SPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 193e4a6540dSPeter Maydell sysbus_connect_irq(busdev, 0, 194e4a6540dSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 195e3260506SPeter A. G. Crosthwaite 196e3260506SPeter A. G. Crosthwaite for (n = 0; n < 64; n++) { 197e3260506SPeter A. G. Crosthwaite pic[n] = qdev_get_gpio_in(dev, n); 198e3260506SPeter A. G. Crosthwaite } 199e3260506SPeter A. G. Crosthwaite 2007b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false); 2017b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false); 2027b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true); 203559d489fSPeter A. G. Crosthwaite 204892776ceSPeter Crosthwaite sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]); 20570ef6a5bSLiming Wang sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]); 206892776ceSPeter Crosthwaite 207e3260506SPeter A. G. Crosthwaite sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]); 208e3260506SPeter A. G. Crosthwaite sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]); 209e3260506SPeter A. G. Crosthwaite 210e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8001000, 211e3260506SPeter A. G. Crosthwaite pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); 212e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8002000, 213e3260506SPeter A. G. Crosthwaite pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL); 214e3260506SPeter A. G. Crosthwaite 2157fcd57e8SPeter Crosthwaite gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]); 2167fcd57e8SPeter Crosthwaite gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]); 217e3260506SPeter A. G. Crosthwaite 218b972b4e2SPeter Crosthwaite dev = qdev_create(NULL, "generic-sdhci"); 219b972b4e2SPeter Crosthwaite qdev_init_nofail(dev); 220b972b4e2SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000); 221b972b4e2SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]); 222b972b4e2SPeter Crosthwaite 223b972b4e2SPeter Crosthwaite dev = qdev_create(NULL, "generic-sdhci"); 224b972b4e2SPeter Crosthwaite qdev_init_nofail(dev); 225b972b4e2SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000); 226b972b4e2SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]); 227b972b4e2SPeter Crosthwaite 2287451afb6SPeter Crosthwaite dev = qdev_create(NULL, "pl330"); 2297451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_chnls", 8); 2307451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_periph_req", 4); 2317451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_events", 16); 2327451afb6SPeter Crosthwaite 2337451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "data_width", 64); 2347451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_cap", 8); 2357451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_q_dep", 16); 2367451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_cap", 8); 2377451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_q_dep", 16); 2387451afb6SPeter Crosthwaite qdev_prop_set_uint16(dev, "data_buffer_dep", 256); 2397451afb6SPeter Crosthwaite 2407451afb6SPeter Crosthwaite qdev_init_nofail(dev); 2417451afb6SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 2427451afb6SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8003000); 2437451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */ 2447451afb6SPeter Crosthwaite for (n = 0; n < 8; ++n) { /* event irqs */ 2457451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]); 2467451afb6SPeter Crosthwaite } 2477451afb6SPeter Crosthwaite 248e3260506SPeter A. G. Crosthwaite zynq_binfo.ram_size = ram_size; 249e3260506SPeter A. G. Crosthwaite zynq_binfo.kernel_filename = kernel_filename; 250e3260506SPeter A. G. Crosthwaite zynq_binfo.kernel_cmdline = kernel_cmdline; 251e3260506SPeter A. G. Crosthwaite zynq_binfo.initrd_filename = initrd_filename; 252e3260506SPeter A. G. Crosthwaite zynq_binfo.nb_cpus = 1; 253e3260506SPeter A. G. Crosthwaite zynq_binfo.board_id = 0xd32; 254e3260506SPeter A. G. Crosthwaite zynq_binfo.loader_start = 0; 255182735efSAndreas Färber arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo); 256e3260506SPeter A. G. Crosthwaite } 257e3260506SPeter A. G. Crosthwaite 258e3260506SPeter A. G. Crosthwaite static QEMUMachine zynq_machine = { 259e3260506SPeter A. G. Crosthwaite .name = "xilinx-zynq-a9", 260e3260506SPeter A. G. Crosthwaite .desc = "Xilinx Zynq Platform Baseboard for Cortex-A9", 261e3260506SPeter A. G. Crosthwaite .init = zynq_init, 2622d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 263e3260506SPeter A. G. Crosthwaite .max_cpus = 1, 264e4ada29eSAvik Sil .no_sdcard = 1, 265e3260506SPeter A. G. Crosthwaite }; 266e3260506SPeter A. G. Crosthwaite 267e3260506SPeter A. G. Crosthwaite static void zynq_machine_init(void) 268e3260506SPeter A. G. Crosthwaite { 269e3260506SPeter A. G. Crosthwaite qemu_register_machine(&zynq_machine); 270e3260506SPeter A. G. Crosthwaite } 271e3260506SPeter A. G. Crosthwaite 272e3260506SPeter A. G. Crosthwaite machine_init(zynq_machine_init); 273