1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Xilinx Zynq Baseboard System emulation. 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2010 Xilinx. 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com) 6e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Petalogix Pty Ltd. 7e3260506SPeter A. G. Crosthwaite * Written by Haibing Ma 8e3260506SPeter A. G. Crosthwaite * 9e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 10e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 11e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 12e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 13e3260506SPeter A. G. Crosthwaite * 14e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 15e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 16e3260506SPeter A. G. Crosthwaite */ 17e3260506SPeter A. G. Crosthwaite 1883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 19bd2be150SPeter Maydell #include "hw/arm/arm.h" 201422e32dSPaolo Bonzini #include "net/net.h" 21022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 229c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2383c9f4caSPaolo Bonzini #include "hw/boards.h" 240d09e41aSPaolo Bonzini #include "hw/block/flash.h" 259c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 2683c9f4caSPaolo Bonzini #include "hw/loader.h" 2783c9f4caSPaolo Bonzini #include "hw/ssi.h" 28d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h" 29559d489fSPeter A. G. Crosthwaite 30559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4 317b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2 327b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2 33e3260506SPeter A. G. Crosthwaite 34e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024) 35e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024) 36e3260506SPeter A. G. Crosthwaite 37e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */ 38e3260506SPeter A. G. Crosthwaite 39c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000 40c2577128SPeter Crosthwaite 417451afb6SPeter Crosthwaite static const int dma_irqs[8] = { 427451afb6SPeter Crosthwaite 46, 47, 48, 49, 72, 73, 74, 75 437451afb6SPeter Crosthwaite }; 447451afb6SPeter Crosthwaite 45e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {}; 46e3260506SPeter A. G. Crosthwaite 47e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq) 48e3260506SPeter A. G. Crosthwaite { 49e3260506SPeter A. G. Crosthwaite DeviceState *dev; 50e3260506SPeter A. G. Crosthwaite SysBusDevice *s; 51e3260506SPeter A. G. Crosthwaite 52e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "cadence_gem"); 53*7fcd57e8SPeter Crosthwaite if (nd->used) { 54*7fcd57e8SPeter Crosthwaite qemu_check_nic_model(nd, "cadence_gem"); 55e3260506SPeter A. G. Crosthwaite qdev_set_nic_properties(dev, nd); 56*7fcd57e8SPeter Crosthwaite } 57e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 581356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 59e3260506SPeter A. G. Crosthwaite sysbus_mmio_map(s, 0, base); 60e3260506SPeter A. G. Crosthwaite sysbus_connect_irq(s, 0, irq); 61e3260506SPeter A. G. Crosthwaite } 62e3260506SPeter A. G. Crosthwaite 637b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq, 647b482bcfSPeter Crosthwaite bool is_qspi) 65559d489fSPeter A. G. Crosthwaite { 66559d489fSPeter A. G. Crosthwaite DeviceState *dev; 67559d489fSPeter A. G. Crosthwaite SysBusDevice *busdev; 68559d489fSPeter A. G. Crosthwaite SSIBus *spi; 6979f5d67eSwalimis DeviceState *flash_dev; 707b482bcfSPeter Crosthwaite int i, j; 717b482bcfSPeter Crosthwaite int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1; 727b482bcfSPeter Crosthwaite int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES; 73559d489fSPeter A. G. Crosthwaite 746b91f015SPeter Crosthwaite dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi"); 757b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1); 767b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-ss-bits", num_ss); 777b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-busses", num_busses); 78559d489fSPeter A. G. Crosthwaite qdev_init_nofail(dev); 791356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 80559d489fSPeter A. G. Crosthwaite sysbus_mmio_map(busdev, 0, base_addr); 817b482bcfSPeter Crosthwaite if (is_qspi) { 827b482bcfSPeter Crosthwaite sysbus_mmio_map(busdev, 1, 0xFC000000); 837b482bcfSPeter Crosthwaite } 84559d489fSPeter A. G. Crosthwaite sysbus_connect_irq(busdev, 0, irq); 85559d489fSPeter A. G. Crosthwaite 867b482bcfSPeter Crosthwaite for (i = 0; i < num_busses; ++i) { 877b482bcfSPeter Crosthwaite char bus_name[16]; 88559d489fSPeter A. G. Crosthwaite qemu_irq cs_line; 89559d489fSPeter A. G. Crosthwaite 907b482bcfSPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 917b482bcfSPeter Crosthwaite spi = (SSIBus *)qdev_get_child_bus(dev, bus_name); 927b482bcfSPeter Crosthwaite 937b482bcfSPeter Crosthwaite for (j = 0; j < num_ss; ++j) { 94f1922e36SPeter Crosthwaite flash_dev = ssi_create_slave(spi, "n25q128"); 95559d489fSPeter A. G. Crosthwaite 9679f5d67eSwalimis cs_line = qdev_get_gpio_in(flash_dev, 0); 977b482bcfSPeter Crosthwaite sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line); 987b482bcfSPeter Crosthwaite } 99559d489fSPeter A. G. Crosthwaite } 100559d489fSPeter A. G. Crosthwaite 101559d489fSPeter A. G. Crosthwaite } 102559d489fSPeter A. G. Crosthwaite 1035f072e1fSEduardo Habkost static void zynq_init(QEMUMachineInitArgs *args) 104e3260506SPeter A. G. Crosthwaite { 1055f072e1fSEduardo Habkost ram_addr_t ram_size = args->ram_size; 1065f072e1fSEduardo Habkost const char *cpu_model = args->cpu_model; 1075f072e1fSEduardo Habkost const char *kernel_filename = args->kernel_filename; 1085f072e1fSEduardo Habkost const char *kernel_cmdline = args->kernel_cmdline; 1095f072e1fSEduardo Habkost const char *initrd_filename = args->initrd_filename; 110d8bbdcf8SPeter Crosthwaite ObjectClass *cpu_oc; 11117c2f0bfSAndreas Färber ARMCPU *cpu; 112e3260506SPeter A. G. Crosthwaite MemoryRegion *address_space_mem = get_system_memory(); 113e3260506SPeter A. G. Crosthwaite MemoryRegion *ext_ram = g_new(MemoryRegion, 1); 114e3260506SPeter A. G. Crosthwaite MemoryRegion *ocm_ram = g_new(MemoryRegion, 1); 115e3260506SPeter A. G. Crosthwaite DeviceState *dev; 116e3260506SPeter A. G. Crosthwaite SysBusDevice *busdev; 117e3260506SPeter A. G. Crosthwaite qemu_irq pic[64]; 118d8bbdcf8SPeter Crosthwaite Error *err = NULL; 119e3260506SPeter A. G. Crosthwaite int n; 120e3260506SPeter A. G. Crosthwaite 121e3260506SPeter A. G. Crosthwaite if (!cpu_model) { 122e3260506SPeter A. G. Crosthwaite cpu_model = "cortex-a9"; 123e3260506SPeter A. G. Crosthwaite } 124d8bbdcf8SPeter Crosthwaite cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model); 125e3260506SPeter A. G. Crosthwaite 126d8bbdcf8SPeter Crosthwaite cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc))); 127d8bbdcf8SPeter Crosthwaite 128c2577128SPeter Crosthwaite object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar", &err); 129c2577128SPeter Crosthwaite if (err) { 130c2577128SPeter Crosthwaite error_report("%s", error_get_pretty(err)); 131c2577128SPeter Crosthwaite exit(1); 132c2577128SPeter Crosthwaite } 133d8bbdcf8SPeter Crosthwaite object_property_set_bool(OBJECT(cpu), true, "realized", &err); 134d8bbdcf8SPeter Crosthwaite if (err) { 135d8bbdcf8SPeter Crosthwaite error_report("%s", error_get_pretty(err)); 136e3260506SPeter A. G. Crosthwaite exit(1); 137e3260506SPeter A. G. Crosthwaite } 138e3260506SPeter A. G. Crosthwaite 139e3260506SPeter A. G. Crosthwaite /* max 2GB ram */ 140e3260506SPeter A. G. Crosthwaite if (ram_size > 0x80000000) { 141e3260506SPeter A. G. Crosthwaite ram_size = 0x80000000; 142e3260506SPeter A. G. Crosthwaite } 143e3260506SPeter A. G. Crosthwaite 144e3260506SPeter A. G. Crosthwaite /* DDR remapped to address zero. */ 1452c9b15caSPaolo Bonzini memory_region_init_ram(ext_ram, NULL, "zynq.ext_ram", ram_size); 146e3260506SPeter A. G. Crosthwaite vmstate_register_ram_global(ext_ram); 147e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0, ext_ram); 148e3260506SPeter A. G. Crosthwaite 149e3260506SPeter A. G. Crosthwaite /* 256K of on-chip memory */ 1502c9b15caSPaolo Bonzini memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10); 151e3260506SPeter A. G. Crosthwaite vmstate_register_ram_global(ocm_ram); 152e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); 153e3260506SPeter A. G. Crosthwaite 154e3260506SPeter A. G. Crosthwaite DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0); 155e3260506SPeter A. G. Crosthwaite 156e3260506SPeter A. G. Crosthwaite /* AMD */ 157e3260506SPeter A. G. Crosthwaite pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE, 158e3260506SPeter A. G. Crosthwaite dinfo ? dinfo->bdrv : NULL, FLASH_SECTOR_SIZE, 159e3260506SPeter A. G. Crosthwaite FLASH_SIZE/FLASH_SECTOR_SIZE, 1, 160e3260506SPeter A. G. Crosthwaite 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, 161e3260506SPeter A. G. Crosthwaite 0); 162e3260506SPeter A. G. Crosthwaite 163e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "xilinx,zynq_slcr"); 164e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 1651356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000); 166e3260506SPeter A. G. Crosthwaite 167e3260506SPeter A. G. Crosthwaite dev = qdev_create(NULL, "a9mpcore_priv"); 168e3260506SPeter A. G. Crosthwaite qdev_prop_set_uint32(dev, "num-cpu", 1); 169e3260506SPeter A. G. Crosthwaite qdev_init_nofail(dev); 1701356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 171c2577128SPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 172e4a6540dSPeter Maydell sysbus_connect_irq(busdev, 0, 173e4a6540dSPeter Maydell qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); 174e3260506SPeter A. G. Crosthwaite 175e3260506SPeter A. G. Crosthwaite for (n = 0; n < 64; n++) { 176e3260506SPeter A. G. Crosthwaite pic[n] = qdev_get_gpio_in(dev, n); 177e3260506SPeter A. G. Crosthwaite } 178e3260506SPeter A. G. Crosthwaite 1797b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false); 1807b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false); 1817b482bcfSPeter Crosthwaite zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true); 182559d489fSPeter A. G. Crosthwaite 183892776ceSPeter Crosthwaite sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]); 18470ef6a5bSLiming Wang sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]); 185892776ceSPeter Crosthwaite 186e3260506SPeter A. G. Crosthwaite sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]); 187e3260506SPeter A. G. Crosthwaite sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]); 188e3260506SPeter A. G. Crosthwaite 189e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8001000, 190e3260506SPeter A. G. Crosthwaite pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); 191e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8002000, 192e3260506SPeter A. G. Crosthwaite pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL); 193e3260506SPeter A. G. Crosthwaite 194*7fcd57e8SPeter Crosthwaite gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]); 195*7fcd57e8SPeter Crosthwaite gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]); 196e3260506SPeter A. G. Crosthwaite 197b972b4e2SPeter Crosthwaite dev = qdev_create(NULL, "generic-sdhci"); 198b972b4e2SPeter Crosthwaite qdev_init_nofail(dev); 199b972b4e2SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000); 200b972b4e2SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]); 201b972b4e2SPeter Crosthwaite 202b972b4e2SPeter Crosthwaite dev = qdev_create(NULL, "generic-sdhci"); 203b972b4e2SPeter Crosthwaite qdev_init_nofail(dev); 204b972b4e2SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000); 205b972b4e2SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]); 206b972b4e2SPeter Crosthwaite 2077451afb6SPeter Crosthwaite dev = qdev_create(NULL, "pl330"); 2087451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_chnls", 8); 2097451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_periph_req", 4); 2107451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_events", 16); 2117451afb6SPeter Crosthwaite 2127451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "data_width", 64); 2137451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_cap", 8); 2147451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_q_dep", 16); 2157451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_cap", 8); 2167451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_q_dep", 16); 2177451afb6SPeter Crosthwaite qdev_prop_set_uint16(dev, "data_buffer_dep", 256); 2187451afb6SPeter Crosthwaite 2197451afb6SPeter Crosthwaite qdev_init_nofail(dev); 2207451afb6SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 2217451afb6SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8003000); 2227451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */ 2237451afb6SPeter Crosthwaite for (n = 0; n < 8; ++n) { /* event irqs */ 2247451afb6SPeter Crosthwaite sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]); 2257451afb6SPeter Crosthwaite } 2267451afb6SPeter Crosthwaite 227e3260506SPeter A. G. Crosthwaite zynq_binfo.ram_size = ram_size; 228e3260506SPeter A. G. Crosthwaite zynq_binfo.kernel_filename = kernel_filename; 229e3260506SPeter A. G. Crosthwaite zynq_binfo.kernel_cmdline = kernel_cmdline; 230e3260506SPeter A. G. Crosthwaite zynq_binfo.initrd_filename = initrd_filename; 231e3260506SPeter A. G. Crosthwaite zynq_binfo.nb_cpus = 1; 232e3260506SPeter A. G. Crosthwaite zynq_binfo.board_id = 0xd32; 233e3260506SPeter A. G. Crosthwaite zynq_binfo.loader_start = 0; 234182735efSAndreas Färber arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo); 235e3260506SPeter A. G. Crosthwaite } 236e3260506SPeter A. G. Crosthwaite 237e3260506SPeter A. G. Crosthwaite static QEMUMachine zynq_machine = { 238e3260506SPeter A. G. Crosthwaite .name = "xilinx-zynq-a9", 239e3260506SPeter A. G. Crosthwaite .desc = "Xilinx Zynq Platform Baseboard for Cortex-A9", 240e3260506SPeter A. G. Crosthwaite .init = zynq_init, 2412d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 242e3260506SPeter A. G. Crosthwaite .max_cpus = 1, 243e4ada29eSAvik Sil .no_sdcard = 1, 244e3260506SPeter A. G. Crosthwaite }; 245e3260506SPeter A. G. Crosthwaite 246e3260506SPeter A. G. Crosthwaite static void zynq_machine_init(void) 247e3260506SPeter A. G. Crosthwaite { 248e3260506SPeter A. G. Crosthwaite qemu_register_machine(&zynq_machine); 249e3260506SPeter A. G. Crosthwaite } 250e3260506SPeter A. G. Crosthwaite 251e3260506SPeter A. G. Crosthwaite machine_init(zynq_machine_init); 252