xref: /qemu/hw/arm/xilinx_zynq.c (revision 4672cbd7bed88dc67f089e84a0fd5d7739020c92)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Xilinx Zynq Baseboard System emulation.
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2010 Xilinx.
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Petalogix Pty Ltd.
7e3260506SPeter A. G. Crosthwaite  * Written by Haibing Ma
8e3260506SPeter A. G. Crosthwaite  *
9e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
10e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
11e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
12e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
13e3260506SPeter A. G. Crosthwaite  *
14e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
15e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
16e3260506SPeter A. G. Crosthwaite  */
17e3260506SPeter A. G. Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
204771d756SPaolo Bonzini #include "qemu-common.h"
214771d756SPaolo Bonzini #include "cpu.h"
2283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
23bd2be150SPeter Maydell #include "hw/arm/arm.h"
241422e32dSPaolo Bonzini #include "net/net.h"
25022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/boards.h"
280d09e41aSPaolo Bonzini #include "hw/block/flash.h"
29fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
3083c9f4caSPaolo Bonzini #include "hw/loader.h"
3174fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h"
328fd06719SAlistair Francis #include "hw/ssi/ssi.h"
33d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
34c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
354be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h"
36c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h"
37c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
38559d489fSPeter A. G. Crosthwaite 
39559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
407b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2
417b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2
42e3260506SPeter A. G. Crosthwaite 
43e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024)
44e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024)
45e3260506SPeter A. G. Crosthwaite 
46e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
47e3260506SPeter A. G. Crosthwaite 
48c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
49b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
50c2577128SPeter Crosthwaite 
517451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
527451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
537451afb6SPeter Crosthwaite };
547451afb6SPeter Crosthwaite 
55c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
56c3a9a689SPeter Crosthwaite 
57c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
58c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
59c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
60c3a9a689SPeter Crosthwaite 
61c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
62c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
63c3a9a689SPeter Crosthwaite 
64c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
65c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
66c3a9a689SPeter Crosthwaite 
67c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
68c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
69c3a9a689SPeter Crosthwaite  */
70c3a9a689SPeter Crosthwaite 
71c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
72c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
73c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
74c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
75c3a9a689SPeter Crosthwaite 
76c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
77c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
78c3a9a689SPeter Crosthwaite {
79c3a9a689SPeter Crosthwaite     int n;
80c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
81c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
82c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
83c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
84c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
85c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
86c3a9a689SPeter Crosthwaite     };
87c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
88c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
89c3a9a689SPeter Crosthwaite     }
90c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
91c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
92c3a9a689SPeter Crosthwaite }
93c3a9a689SPeter Crosthwaite 
94e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {};
95e3260506SPeter A. G. Crosthwaite 
96e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
97e3260506SPeter A. G. Crosthwaite {
98e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
99e3260506SPeter A. G. Crosthwaite     SysBusDevice *s;
100e3260506SPeter A. G. Crosthwaite 
101c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_CADENCE_GEM);
1027fcd57e8SPeter Crosthwaite     if (nd->used) {
103c2de81e2SPhilippe Mathieu-Daudé         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
104e3260506SPeter A. G. Crosthwaite         qdev_set_nic_properties(dev, nd);
1057fcd57e8SPeter Crosthwaite     }
106e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1071356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
108e3260506SPeter A. G. Crosthwaite     sysbus_mmio_map(s, 0, base);
109e3260506SPeter A. G. Crosthwaite     sysbus_connect_irq(s, 0, irq);
110e3260506SPeter A. G. Crosthwaite }
111e3260506SPeter A. G. Crosthwaite 
1127b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
1137b482bcfSPeter Crosthwaite                                          bool is_qspi)
114559d489fSPeter A. G. Crosthwaite {
115559d489fSPeter A. G. Crosthwaite     DeviceState *dev;
116559d489fSPeter A. G. Crosthwaite     SysBusDevice *busdev;
117559d489fSPeter A. G. Crosthwaite     SSIBus *spi;
11879f5d67eSwalimis     DeviceState *flash_dev;
1197b482bcfSPeter Crosthwaite     int i, j;
1207b482bcfSPeter Crosthwaite     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
1217b482bcfSPeter Crosthwaite     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
122559d489fSPeter A. G. Crosthwaite 
1236b91f015SPeter Crosthwaite     dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
1247b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
1257b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
1267b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-busses", num_busses);
127559d489fSPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1281356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
129559d489fSPeter A. G. Crosthwaite     sysbus_mmio_map(busdev, 0, base_addr);
1307b482bcfSPeter Crosthwaite     if (is_qspi) {
1317b482bcfSPeter Crosthwaite         sysbus_mmio_map(busdev, 1, 0xFC000000);
1327b482bcfSPeter Crosthwaite     }
133559d489fSPeter A. G. Crosthwaite     sysbus_connect_irq(busdev, 0, irq);
134559d489fSPeter A. G. Crosthwaite 
1357b482bcfSPeter Crosthwaite     for (i = 0; i < num_busses; ++i) {
1367b482bcfSPeter Crosthwaite         char bus_name[16];
137559d489fSPeter A. G. Crosthwaite         qemu_irq cs_line;
138559d489fSPeter A. G. Crosthwaite 
1397b482bcfSPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
1407b482bcfSPeter Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
1417b482bcfSPeter Crosthwaite 
1427b482bcfSPeter Crosthwaite         for (j = 0; j < num_ss; ++j) {
14373bce518SPaolo Bonzini             DriveInfo *dinfo = drive_get_next(IF_MTD);
14473bce518SPaolo Bonzini             flash_dev = ssi_create_slave_no_init(spi, "n25q128");
14573bce518SPaolo Bonzini             if (dinfo) {
14673bce518SPaolo Bonzini                 qdev_prop_set_drive(flash_dev, "drive",
14773bce518SPaolo Bonzini                                     blk_by_legacy_dinfo(dinfo), &error_fatal);
14873bce518SPaolo Bonzini             }
14973bce518SPaolo Bonzini             qdev_init_nofail(flash_dev);
150559d489fSPeter A. G. Crosthwaite 
151de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
1527b482bcfSPeter Crosthwaite             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
1537b482bcfSPeter Crosthwaite         }
154559d489fSPeter A. G. Crosthwaite     }
155559d489fSPeter A. G. Crosthwaite 
156559d489fSPeter A. G. Crosthwaite }
157559d489fSPeter A. G. Crosthwaite 
1583ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
159e3260506SPeter A. G. Crosthwaite {
1603ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
1613ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
1623ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
1633ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
1643ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
165d8bbdcf8SPeter Crosthwaite     ObjectClass *cpu_oc;
16617c2f0bfSAndreas Färber     ARMCPU *cpu;
167e3260506SPeter A. G. Crosthwaite     MemoryRegion *address_space_mem = get_system_memory();
168e3260506SPeter A. G. Crosthwaite     MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
169e3260506SPeter A. G. Crosthwaite     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
170eb4f566bSPeter Maydell     DeviceState *dev, *carddev;
171e3260506SPeter A. G. Crosthwaite     SysBusDevice *busdev;
172eb4f566bSPeter Maydell     DriveInfo *di;
173eb4f566bSPeter Maydell     BlockBackend *blk;
174e3260506SPeter A. G. Crosthwaite     qemu_irq pic[64];
175e3260506SPeter A. G. Crosthwaite     int n;
176e3260506SPeter A. G. Crosthwaite 
177e3260506SPeter A. G. Crosthwaite     if (!cpu_model) {
178e3260506SPeter A. G. Crosthwaite         cpu_model = "cortex-a9";
179e3260506SPeter A. G. Crosthwaite     }
180d8bbdcf8SPeter Crosthwaite     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
181e3260506SPeter A. G. Crosthwaite 
182d8bbdcf8SPeter Crosthwaite     cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc)));
183d8bbdcf8SPeter Crosthwaite 
18461e2f352SGreg Bellows     /* By default A9 CPUs have EL3 enabled.  This board does not
18561e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
18661e2f352SGreg Bellows      * realization.
18761e2f352SGreg Bellows      */
18861e2f352SGreg Bellows     if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
189007b0657SMarkus Armbruster         object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal);
19061e2f352SGreg Bellows     }
19161e2f352SGreg Bellows 
192007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr",
193007b0657SMarkus Armbruster                             &error_fatal);
194007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
195007b0657SMarkus Armbruster                             &error_fatal);
196007b0657SMarkus Armbruster     object_property_set_bool(OBJECT(cpu), true, "realized", &error_fatal);
197e3260506SPeter A. G. Crosthwaite 
198e3260506SPeter A. G. Crosthwaite     /* max 2GB ram */
199e3260506SPeter A. G. Crosthwaite     if (ram_size > 0x80000000) {
200e3260506SPeter A. G. Crosthwaite         ram_size = 0x80000000;
201e3260506SPeter A. G. Crosthwaite     }
202e3260506SPeter A. G. Crosthwaite 
203e3260506SPeter A. G. Crosthwaite     /* DDR remapped to address zero.  */
204c8623c02SDirk Müller     memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram",
205c8623c02SDirk Müller                                          ram_size);
206e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0, ext_ram);
207e3260506SPeter A. G. Crosthwaite 
208e3260506SPeter A. G. Crosthwaite     /* 256K of on-chip memory */
20998a99ce0SPeter Maydell     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
210f8ed85acSMarkus Armbruster                            &error_fatal);
211e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
212e3260506SPeter A. G. Crosthwaite 
213e3260506SPeter A. G. Crosthwaite     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
214e3260506SPeter A. G. Crosthwaite 
215e3260506SPeter A. G. Crosthwaite     /* AMD */
216e3260506SPeter A. G. Crosthwaite     pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
2174be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
218fa1d36dfSMarkus Armbruster                           FLASH_SECTOR_SIZE,
219e3260506SPeter A. G. Crosthwaite                           FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
220e3260506SPeter A. G. Crosthwaite                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
221e3260506SPeter A. G. Crosthwaite                               0);
222e3260506SPeter A. G. Crosthwaite 
223e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "xilinx,zynq_slcr");
224e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2251356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
226e3260506SPeter A. G. Crosthwaite 
227c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
228e3260506SPeter A. G. Crosthwaite     qdev_prop_set_uint32(dev, "num-cpu", 1);
229e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2301356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
231c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
232e4a6540dSPeter Maydell     sysbus_connect_irq(busdev, 0,
233e4a6540dSPeter Maydell                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
234e3260506SPeter A. G. Crosthwaite 
235e3260506SPeter A. G. Crosthwaite     for (n = 0; n < 64; n++) {
236e3260506SPeter A. G. Crosthwaite         pic[n] = qdev_get_gpio_in(dev, n);
237e3260506SPeter A. G. Crosthwaite     }
238e3260506SPeter A. G. Crosthwaite 
2397b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
2407b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
2417b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
242559d489fSPeter A. G. Crosthwaite 
243892776ceSPeter Crosthwaite     sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
24470ef6a5bSLiming Wang     sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
245892776ceSPeter Crosthwaite 
2464be12ea0Sxiaoqiang zhao     cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hds[0]);
2474be12ea0Sxiaoqiang zhao     cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hds[1]);
248e3260506SPeter A. G. Crosthwaite 
249e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8001000,
250e3260506SPeter A. G. Crosthwaite             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
251e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8002000,
252e3260506SPeter A. G. Crosthwaite             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
253e3260506SPeter A. G. Crosthwaite 
2547fcd57e8SPeter Crosthwaite     gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
2557fcd57e8SPeter Crosthwaite     gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
256e3260506SPeter A. G. Crosthwaite 
257c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
258b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
259b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000);
260b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]);
261b972b4e2SPeter Crosthwaite 
262eb4f566bSPeter Maydell     di = drive_get_next(IF_SD);
263eb4f566bSPeter Maydell     blk = di ? blk_by_legacy_dinfo(di) : NULL;
264eb4f566bSPeter Maydell     carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
265eb4f566bSPeter Maydell     qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
266eb4f566bSPeter Maydell     object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal);
267eb4f566bSPeter Maydell 
268c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
269b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
270b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000);
271b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]);
272b972b4e2SPeter Crosthwaite 
273eb4f566bSPeter Maydell     di = drive_get_next(IF_SD);
274eb4f566bSPeter Maydell     blk = di ? blk_by_legacy_dinfo(di) : NULL;
275eb4f566bSPeter Maydell     carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
276eb4f566bSPeter Maydell     qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
277eb4f566bSPeter Maydell     object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal);
278eb4f566bSPeter Maydell 
27974fcbd22SGuenter Roeck     dev = qdev_create(NULL, TYPE_ZYNQ_XADC);
28074fcbd22SGuenter Roeck     qdev_init_nofail(dev);
28174fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
28274fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
28374fcbd22SGuenter Roeck 
2847451afb6SPeter Crosthwaite     dev = qdev_create(NULL, "pl330");
2857451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
2867451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
2877451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
2887451afb6SPeter Crosthwaite 
2897451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
2907451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
2917451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
2927451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
2937451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
2947451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
2957451afb6SPeter Crosthwaite 
2967451afb6SPeter Crosthwaite     qdev_init_nofail(dev);
2977451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
2987451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
2997451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
3007451afb6SPeter Crosthwaite     for (n = 0; n < 8; ++n) { /* event irqs */
3017451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
3027451afb6SPeter Crosthwaite     }
3037451afb6SPeter Crosthwaite 
304f4b99537SPeter Crosthwaite     dev = qdev_create(NULL, "xlnx.ps7-dev-cfg");
305f4b99537SPeter Crosthwaite     qdev_init_nofail(dev);
306f4b99537SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
307f4b99537SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
308f4b99537SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8007000);
309f4b99537SPeter Crosthwaite 
310e3260506SPeter A. G. Crosthwaite     zynq_binfo.ram_size = ram_size;
311e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_filename = kernel_filename;
312e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_cmdline = kernel_cmdline;
313e3260506SPeter A. G. Crosthwaite     zynq_binfo.initrd_filename = initrd_filename;
314e3260506SPeter A. G. Crosthwaite     zynq_binfo.nb_cpus = 1;
315e3260506SPeter A. G. Crosthwaite     zynq_binfo.board_id = 0xd32;
316e3260506SPeter A. G. Crosthwaite     zynq_binfo.loader_start = 0;
317c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
318c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
319c3a9a689SPeter Crosthwaite 
320182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo);
321e3260506SPeter A. G. Crosthwaite }
322e3260506SPeter A. G. Crosthwaite 
323e264d29dSEduardo Habkost static void zynq_machine_init(MachineClass *mc)
324e3260506SPeter A. G. Crosthwaite {
325e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
326e264d29dSEduardo Habkost     mc->init = zynq_init;
327e264d29dSEduardo Habkost     mc->max_cpus = 1;
328e264d29dSEduardo Habkost     mc->no_sdcard = 1;
329*4672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
330e3260506SPeter A. G. Crosthwaite }
331e3260506SPeter A. G. Crosthwaite 
332e264d29dSEduardo Habkost DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
333